blob: 14a3f7118c73a5862f4335f83b2d396efed27089 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/init.h>
15#include <linux/module.h>
16#include <linux/sched.h>
17#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/sysdev.h>
19#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021
22#include <asm/hardware.h>
23#include <asm/irq.h>
24#include <asm/arch/irqs.h>
25#include <asm/arch/gpio.h>
26#include <asm/mach/irq.h>
27
28#include <asm/io.h>
29
30/*
31 * OMAP1510 GPIO registers
32 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010033#define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010034#define OMAP1510_GPIO_DATA_INPUT 0x00
35#define OMAP1510_GPIO_DATA_OUTPUT 0x04
36#define OMAP1510_GPIO_DIR_CONTROL 0x08
37#define OMAP1510_GPIO_INT_CONTROL 0x0c
38#define OMAP1510_GPIO_INT_MASK 0x10
39#define OMAP1510_GPIO_INT_STATUS 0x14
40#define OMAP1510_GPIO_PIN_CONTROL 0x18
41
42#define OMAP1510_IH_GPIO_BASE 64
43
44/*
45 * OMAP1610 specific GPIO registers
46 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010047#define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
48#define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
49#define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
50#define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010051#define OMAP1610_GPIO_REVISION 0x0000
52#define OMAP1610_GPIO_SYSCONFIG 0x0010
53#define OMAP1610_GPIO_SYSSTATUS 0x0014
54#define OMAP1610_GPIO_IRQSTATUS1 0x0018
55#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010056#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010057#define OMAP1610_GPIO_DATAIN 0x002c
58#define OMAP1610_GPIO_DATAOUT 0x0030
59#define OMAP1610_GPIO_DIRECTION 0x0034
60#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
61#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
62#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010063#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010064#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
65#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010066#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010067#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
68
69/*
70 * OMAP730 specific GPIO registers
71 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010072#define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
73#define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
74#define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
75#define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
76#define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
77#define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010078#define OMAP730_GPIO_DATA_INPUT 0x00
79#define OMAP730_GPIO_DATA_OUTPUT 0x04
80#define OMAP730_GPIO_DIR_CONTROL 0x08
81#define OMAP730_GPIO_INT_CONTROL 0x0c
82#define OMAP730_GPIO_INT_MASK 0x10
83#define OMAP730_GPIO_INT_STATUS 0x14
84
Tony Lindgren92105bb2005-09-07 17:20:26 +010085/*
86 * omap24xx specific GPIO registers
87 */
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080088#define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
89#define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
90#define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
91#define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
92
93#define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
94#define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
95#define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
96#define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
97#define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
98
Tony Lindgren92105bb2005-09-07 17:20:26 +010099#define OMAP24XX_GPIO_REVISION 0x0000
100#define OMAP24XX_GPIO_SYSCONFIG 0x0010
101#define OMAP24XX_GPIO_SYSSTATUS 0x0014
102#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300103#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
104#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100105#define OMAP24XX_GPIO_IRQENABLE1 0x001c
106#define OMAP24XX_GPIO_CTRL 0x0030
107#define OMAP24XX_GPIO_OE 0x0034
108#define OMAP24XX_GPIO_DATAIN 0x0038
109#define OMAP24XX_GPIO_DATAOUT 0x003c
110#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
111#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
112#define OMAP24XX_GPIO_RISINGDETECT 0x0048
113#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
114#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
115#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
116#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
117#define OMAP24XX_GPIO_SETWKUENA 0x0084
118#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
119#define OMAP24XX_GPIO_SETDATAOUT 0x0094
120
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100121struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100122 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100123 u16 irq;
124 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100125 int method;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100126 u32 reserved_map;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800127#if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100128 u32 suspend_wakeup;
129 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800130#endif
131#ifdef CONFIG_ARCH_OMAP24XX
132 u32 non_wakeup_gpios;
133 u32 enabled_non_wakeup_gpios;
134
135 u32 saved_datain;
136 u32 saved_fallingdetect;
137 u32 saved_risingdetect;
138#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139 spinlock_t lock;
140};
141
142#define METHOD_MPUIO 0
143#define METHOD_GPIO_1510 1
144#define METHOD_GPIO_1610 2
145#define METHOD_GPIO_730 3
Tony Lindgren92105bb2005-09-07 17:20:26 +0100146#define METHOD_GPIO_24XX 4
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100147
Tony Lindgren92105bb2005-09-07 17:20:26 +0100148#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100149static struct gpio_bank gpio_bank_1610[5] = {
150 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
151 { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
152 { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
153 { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
154 { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
155};
156#endif
157
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000158#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100159static struct gpio_bank gpio_bank_1510[2] = {
160 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
161 { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
162};
163#endif
164
165#ifdef CONFIG_ARCH_OMAP730
166static struct gpio_bank gpio_bank_730[7] = {
167 { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
168 { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
169 { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
170 { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
171 { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
172 { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
173 { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
174};
175#endif
176
Tony Lindgren92105bb2005-09-07 17:20:26 +0100177#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800178
179static struct gpio_bank gpio_bank_242x[4] = {
180 { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
181 { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
182 { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
183 { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100184};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800185
186static struct gpio_bank gpio_bank_243x[5] = {
187 { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
188 { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
189 { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
190 { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
191 { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
192};
193
Tony Lindgren92105bb2005-09-07 17:20:26 +0100194#endif
195
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100196static struct gpio_bank *gpio_bank;
197static int gpio_bank_count;
198
199static inline struct gpio_bank *get_gpio_bank(int gpio)
200{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000201#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +0100202 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100203 if (OMAP_GPIO_IS_MPUIO(gpio))
204 return &gpio_bank[0];
205 return &gpio_bank[1];
206 }
207#endif
208#if defined(CONFIG_ARCH_OMAP16XX)
209 if (cpu_is_omap16xx()) {
210 if (OMAP_GPIO_IS_MPUIO(gpio))
211 return &gpio_bank[0];
212 return &gpio_bank[1 + (gpio >> 4)];
213 }
214#endif
215#ifdef CONFIG_ARCH_OMAP730
216 if (cpu_is_omap730()) {
217 if (OMAP_GPIO_IS_MPUIO(gpio))
218 return &gpio_bank[0];
219 return &gpio_bank[1 + (gpio >> 5)];
220 }
221#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222#ifdef CONFIG_ARCH_OMAP24XX
223 if (cpu_is_omap24xx())
224 return &gpio_bank[gpio >> 5];
225#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
227
228static inline int get_gpio_index(int gpio)
229{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100230#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100231 if (cpu_is_omap730())
232 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233#endif
234#ifdef CONFIG_ARCH_OMAP24XX
235 if (cpu_is_omap24xx())
236 return gpio & 0x1f;
237#endif
238 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239}
240
241static inline int gpio_valid(int gpio)
242{
243 if (gpio < 0)
244 return -1;
Imre Deak5a4e86d2006-09-25 12:41:27 +0300245#ifndef CONFIG_ARCH_OMAP24XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100246 if (OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300247 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100248 return -1;
249 return 0;
250 }
Imre Deak5a4e86d2006-09-25 12:41:27 +0300251#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000252#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +0100253 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100254 return 0;
255#endif
256#if defined(CONFIG_ARCH_OMAP16XX)
257 if ((cpu_is_omap16xx()) && gpio < 64)
258 return 0;
259#endif
260#ifdef CONFIG_ARCH_OMAP730
261 if (cpu_is_omap730() && gpio < 192)
262 return 0;
263#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100264#ifdef CONFIG_ARCH_OMAP24XX
265 if (cpu_is_omap24xx() && gpio < 128)
266 return 0;
267#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100268 return -1;
269}
270
271static int check_gpio(int gpio)
272{
273 if (unlikely(gpio_valid(gpio)) < 0) {
274 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
275 dump_stack();
276 return -1;
277 }
278 return 0;
279}
280
281static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
282{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100283 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100284 u32 l;
285
286 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800287#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100288 case METHOD_MPUIO:
289 reg += OMAP_MPUIO_IO_CNTL;
290 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800291#endif
292#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100293 case METHOD_GPIO_1510:
294 reg += OMAP1510_GPIO_DIR_CONTROL;
295 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800296#endif
297#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100298 case METHOD_GPIO_1610:
299 reg += OMAP1610_GPIO_DIRECTION;
300 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800301#endif
302#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100303 case METHOD_GPIO_730:
304 reg += OMAP730_GPIO_DIR_CONTROL;
305 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800306#endif
307#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100308 case METHOD_GPIO_24XX:
309 reg += OMAP24XX_GPIO_OE;
310 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800311#endif
312 default:
313 WARN_ON(1);
314 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100315 }
316 l = __raw_readl(reg);
317 if (is_input)
318 l |= 1 << gpio;
319 else
320 l &= ~(1 << gpio);
321 __raw_writel(l, reg);
322}
323
324void omap_set_gpio_direction(int gpio, int is_input)
325{
326 struct gpio_bank *bank;
327
328 if (check_gpio(gpio) < 0)
329 return;
330 bank = get_gpio_bank(gpio);
331 spin_lock(&bank->lock);
332 _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
333 spin_unlock(&bank->lock);
334}
335
336static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
337{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100338 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339 u32 l = 0;
340
341 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800342#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100343 case METHOD_MPUIO:
344 reg += OMAP_MPUIO_OUTPUT;
345 l = __raw_readl(reg);
346 if (enable)
347 l |= 1 << gpio;
348 else
349 l &= ~(1 << gpio);
350 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800351#endif
352#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100353 case METHOD_GPIO_1510:
354 reg += OMAP1510_GPIO_DATA_OUTPUT;
355 l = __raw_readl(reg);
356 if (enable)
357 l |= 1 << gpio;
358 else
359 l &= ~(1 << gpio);
360 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800361#endif
362#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100363 case METHOD_GPIO_1610:
364 if (enable)
365 reg += OMAP1610_GPIO_SET_DATAOUT;
366 else
367 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
368 l = 1 << gpio;
369 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800370#endif
371#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100372 case METHOD_GPIO_730:
373 reg += OMAP730_GPIO_DATA_OUTPUT;
374 l = __raw_readl(reg);
375 if (enable)
376 l |= 1 << gpio;
377 else
378 l &= ~(1 << gpio);
379 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800380#endif
381#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100382 case METHOD_GPIO_24XX:
383 if (enable)
384 reg += OMAP24XX_GPIO_SETDATAOUT;
385 else
386 reg += OMAP24XX_GPIO_CLEARDATAOUT;
387 l = 1 << gpio;
388 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800389#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100390 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800391 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100392 return;
393 }
394 __raw_writel(l, reg);
395}
396
397void omap_set_gpio_dataout(int gpio, int enable)
398{
399 struct gpio_bank *bank;
400
401 if (check_gpio(gpio) < 0)
402 return;
403 bank = get_gpio_bank(gpio);
404 spin_lock(&bank->lock);
405 _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
406 spin_unlock(&bank->lock);
407}
408
409int omap_get_gpio_datain(int gpio)
410{
411 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100412 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413
414 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800415 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100416 bank = get_gpio_bank(gpio);
417 reg = bank->base;
418 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800419#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 case METHOD_MPUIO:
421 reg += OMAP_MPUIO_INPUT_LATCH;
422 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800423#endif
424#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100425 case METHOD_GPIO_1510:
426 reg += OMAP1510_GPIO_DATA_INPUT;
427 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800428#endif
429#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100430 case METHOD_GPIO_1610:
431 reg += OMAP1610_GPIO_DATAIN;
432 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800433#endif
434#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100435 case METHOD_GPIO_730:
436 reg += OMAP730_GPIO_DATA_INPUT;
437 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800438#endif
439#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100440 case METHOD_GPIO_24XX:
441 reg += OMAP24XX_GPIO_DATAIN;
442 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800443#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100444 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800445 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100446 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100447 return (__raw_readl(reg)
448 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100449}
450
Tony Lindgren92105bb2005-09-07 17:20:26 +0100451#define MOD_REG_BIT(reg, bit_mask, set) \
452do { \
453 int l = __raw_readl(base + reg); \
454 if (set) l |= bit_mask; \
455 else l &= ~bit_mask; \
456 __raw_writel(l, base + reg); \
457} while(0)
458
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800459#ifdef CONFIG_ARCH_OMAP24XX
460static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800462 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100463 u32 gpio_bit = 1 << gpio;
464
465 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100466 trigger & __IRQT_LOWLVL);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100467 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100468 trigger & __IRQT_HIGHLVL);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100469 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100470 trigger & __IRQT_RISEDGE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100471 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
Tony Lindgren6e60e792006-04-02 17:46:23 +0100472 trigger & __IRQT_FALEDGE);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800473 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
474 if (trigger != 0)
475 __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
476 else
477 __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
478 } else {
479 if (trigger != 0)
480 bank->enabled_non_wakeup_gpios |= gpio_bit;
481 else
482 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
483 }
Russell King10dd5ce2006-11-23 11:41:32 +0000484 /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
Tony Lindgren92105bb2005-09-07 17:20:26 +0100485 * triggering requested. */
486}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800487#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100488
489static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
490{
491 void __iomem *reg = bank->base;
492 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100493
494 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800495#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100496 case METHOD_MPUIO:
497 reg += OMAP_MPUIO_GPIO_INT_EDGE;
498 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100499 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100500 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100501 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100502 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100503 else
504 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100505 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800506#endif
507#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100508 case METHOD_GPIO_1510:
509 reg += OMAP1510_GPIO_INT_CONTROL;
510 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100511 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100512 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100513 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100514 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100515 else
516 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100517 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800518#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800519#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100520 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521 if (gpio & 0x08)
522 reg += OMAP1610_GPIO_EDGE_CTRL2;
523 else
524 reg += OMAP1610_GPIO_EDGE_CTRL1;
525 gpio &= 0x07;
526 l = __raw_readl(reg);
527 l &= ~(3 << (gpio << 1));
Tony Lindgren6e60e792006-04-02 17:46:23 +0100528 if (trigger & __IRQT_RISEDGE)
529 l |= 2 << (gpio << 1);
530 if (trigger & __IRQT_FALEDGE)
531 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800532 if (trigger)
533 /* Enable wake-up during idle for dynamic tick */
534 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
535 else
536 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800538#endif
539#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100540 case METHOD_GPIO_730:
541 reg += OMAP730_GPIO_INT_CONTROL;
542 l = __raw_readl(reg);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100543 if (trigger & __IRQT_RISEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100544 l |= 1 << gpio;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100545 else if (trigger & __IRQT_FALEDGE)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100546 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100547 else
548 goto bad;
549 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800550#endif
551#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100552 case METHOD_GPIO_24XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800553 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100554 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800555#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100557 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100559 __raw_writel(l, reg);
560 return 0;
561bad:
562 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100563}
564
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566{
567 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100568 unsigned gpio;
569 int retval;
570
David Brownelle5c56ed2006-12-06 17:13:59 -0800571 if (!cpu_is_omap24xx() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100572 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
573 else
574 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575
576 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100577 return -EINVAL;
578
David Brownelle5c56ed2006-12-06 17:13:59 -0800579 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100580 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800581
582 /* OMAP1 allows only only edge triggering */
583 if (!cpu_is_omap24xx()
584 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100585 return -EINVAL;
586
David Brownell58781012006-12-06 17:14:10 -0800587 bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100588 spin_lock(&bank->lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100589 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800590 if (retval == 0) {
591 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
592 irq_desc[irq].status |= type;
593 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594 spin_unlock(&bank->lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100595 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596}
597
598static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
599{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100600 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100601
602 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800603#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604 case METHOD_MPUIO:
605 /* MPUIO irqstatus is reset by reading the status register,
606 * so do nothing here */
607 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800608#endif
609#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100610 case METHOD_GPIO_1510:
611 reg += OMAP1510_GPIO_INT_STATUS;
612 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800613#endif
614#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615 case METHOD_GPIO_1610:
616 reg += OMAP1610_GPIO_IRQSTATUS1;
617 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800618#endif
619#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100620 case METHOD_GPIO_730:
621 reg += OMAP730_GPIO_INT_STATUS;
622 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800623#endif
624#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100625 case METHOD_GPIO_24XX:
626 reg += OMAP24XX_GPIO_IRQSTATUS1;
627 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800628#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800630 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631 return;
632 }
633 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300634
635 /* Workaround for clearing DSP GPIO interrupts to allow retention */
636 if (cpu_is_omap2420())
637 __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100638}
639
640static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
641{
642 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
643}
644
Imre Deakea6dedd2006-06-26 16:16:00 -0700645static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
646{
647 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700648 int inv = 0;
649 u32 l;
650 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700651
652 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800653#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700654 case METHOD_MPUIO:
655 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700656 mask = 0xffff;
657 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700658 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800659#endif
660#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700661 case METHOD_GPIO_1510:
662 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700663 mask = 0xffff;
664 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700665 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800666#endif
667#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700668 case METHOD_GPIO_1610:
669 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700670 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700671 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800672#endif
673#ifdef CONFIG_ARCH_OMAP730
Imre Deakea6dedd2006-06-26 16:16:00 -0700674 case METHOD_GPIO_730:
675 reg += OMAP730_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700676 mask = 0xffffffff;
677 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700678 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800679#endif
680#ifdef CONFIG_ARCH_OMAP24XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700681 case METHOD_GPIO_24XX:
682 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700683 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700684 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800685#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700686 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800687 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700688 return 0;
689 }
690
Imre Deak99c47702006-06-26 16:16:07 -0700691 l = __raw_readl(reg);
692 if (inv)
693 l = ~l;
694 l &= mask;
695 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700696}
697
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100698static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
699{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100700 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701 u32 l;
702
703 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800704#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100705 case METHOD_MPUIO:
706 reg += OMAP_MPUIO_GPIO_MASKIT;
707 l = __raw_readl(reg);
708 if (enable)
709 l &= ~(gpio_mask);
710 else
711 l |= gpio_mask;
712 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800713#endif
714#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100715 case METHOD_GPIO_1510:
716 reg += OMAP1510_GPIO_INT_MASK;
717 l = __raw_readl(reg);
718 if (enable)
719 l &= ~(gpio_mask);
720 else
721 l |= gpio_mask;
722 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800723#endif
724#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100725 case METHOD_GPIO_1610:
726 if (enable)
727 reg += OMAP1610_GPIO_SET_IRQENABLE1;
728 else
729 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
730 l = gpio_mask;
731 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800732#endif
733#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734 case METHOD_GPIO_730:
735 reg += OMAP730_GPIO_INT_MASK;
736 l = __raw_readl(reg);
737 if (enable)
738 l &= ~(gpio_mask);
739 else
740 l |= gpio_mask;
741 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800742#endif
743#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100744 case METHOD_GPIO_24XX:
745 if (enable)
746 reg += OMAP24XX_GPIO_SETIRQENABLE1;
747 else
748 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
749 l = gpio_mask;
750 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800751#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100752 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800753 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100754 return;
755 }
756 __raw_writel(l, reg);
757}
758
759static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
760{
761 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
762}
763
Tony Lindgren92105bb2005-09-07 17:20:26 +0100764/*
765 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
766 * 1510 does not seem to have a wake-up register. If JTAG is connected
767 * to the target, system will wake up always on GPIO events. While
768 * system is running all registered GPIO interrupts need to have wake-up
769 * enabled. When system is suspended, only selected GPIO interrupts need
770 * to have wake-up enabled.
771 */
772static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
773{
774 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800775#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +0100776 case METHOD_GPIO_1610:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100777 spin_lock(&bank->lock);
778 if (enable)
779 bank->suspend_wakeup |= (1 << gpio);
780 else
781 bank->suspend_wakeup &= ~(1 << gpio);
782 spin_unlock(&bank->lock);
783 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800784#endif
785#ifdef CONFIG_ARCH_OMAP24XX
786 case METHOD_GPIO_24XX:
787 spin_lock(&bank->lock);
788 if (enable) {
789 if (bank->non_wakeup_gpios & (1 << gpio)) {
David Brownellb9772a22006-12-06 17:13:53 -0800790 printk(KERN_ERR "Unable to enable wakeup on "
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800791 "non-wakeup GPIO%d\n",
792 (bank - gpio_bank) * 32 + gpio);
793 spin_unlock(&bank->lock);
794 return -EINVAL;
795 }
796 bank->suspend_wakeup |= (1 << gpio);
797 } else
798 bank->suspend_wakeup &= ~(1 << gpio);
799 spin_unlock(&bank->lock);
800 return 0;
801#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100802 default:
803 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
804 bank->method);
805 return -EINVAL;
806 }
807}
808
Tony Lindgren4196dd62006-09-25 12:41:38 +0300809static void _reset_gpio(struct gpio_bank *bank, int gpio)
810{
811 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
812 _set_gpio_irqenable(bank, gpio, 0);
813 _clear_gpio_irqstatus(bank, gpio);
814 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
815}
816
Tony Lindgren92105bb2005-09-07 17:20:26 +0100817/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
818static int gpio_wake_enable(unsigned int irq, unsigned int enable)
819{
820 unsigned int gpio = irq - IH_GPIO_BASE;
821 struct gpio_bank *bank;
822 int retval;
823
824 if (check_gpio(gpio) < 0)
825 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -0800826 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100827 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100828
829 return retval;
830}
831
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100832int omap_request_gpio(int gpio)
833{
834 struct gpio_bank *bank;
835
836 if (check_gpio(gpio) < 0)
837 return -EINVAL;
838
839 bank = get_gpio_bank(gpio);
840 spin_lock(&bank->lock);
841 if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
842 printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
843 dump_stack();
844 spin_unlock(&bank->lock);
845 return -1;
846 }
847 bank->reserved_map |= (1 << get_gpio_index(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100848
Tony Lindgren4196dd62006-09-25 12:41:38 +0300849 /* Set trigger to none. You need to enable the desired trigger with
850 * request_irq() or set_irq_type().
851 */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100852 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
853
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000854#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100855 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100856 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100857
Tony Lindgren92105bb2005-09-07 17:20:26 +0100858 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100859 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
860 __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
861 }
862#endif
863 spin_unlock(&bank->lock);
864
865 return 0;
866}
867
868void omap_free_gpio(int gpio)
869{
870 struct gpio_bank *bank;
871
872 if (check_gpio(gpio) < 0)
873 return;
874 bank = get_gpio_bank(gpio);
875 spin_lock(&bank->lock);
876 if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
877 printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
878 dump_stack();
879 spin_unlock(&bank->lock);
880 return;
881 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100882#ifdef CONFIG_ARCH_OMAP16XX
883 if (bank->method == METHOD_GPIO_1610) {
884 /* Disable wake-up during idle for dynamic tick */
885 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
886 __raw_writel(1 << get_gpio_index(gpio), reg);
887 }
888#endif
889#ifdef CONFIG_ARCH_OMAP24XX
890 if (bank->method == METHOD_GPIO_24XX) {
891 /* Disable wake-up during idle for dynamic tick */
892 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
893 __raw_writel(1 << get_gpio_index(gpio), reg);
894 }
895#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100896 bank->reserved_map &= ~(1 << get_gpio_index(gpio));
Tony Lindgren4196dd62006-09-25 12:41:38 +0300897 _reset_gpio(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100898 spin_unlock(&bank->lock);
899}
900
901/*
902 * We need to unmask the GPIO bank interrupt as soon as possible to
903 * avoid missing GPIO interrupts for other lines in the bank.
904 * Then we need to mask-read-clear-unmask the triggered GPIO lines
905 * in the bank to avoid missing nested interrupts for a GPIO line.
906 * If we wait to unmask individual GPIO lines in the bank after the
907 * line's interrupt handler has been run, we may miss some nested
908 * interrupts.
909 */
Russell King10dd5ce2006-11-23 11:41:32 +0000910static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100911{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100912 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100913 u32 isr;
914 unsigned int gpio_irq;
915 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700916 u32 retrigger = 0;
917 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100918
919 desc->chip->ack(irq);
920
Thomas Gleixner418ca1f2006-07-01 22:32:41 +0100921 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -0800922#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100923 if (bank->method == METHOD_MPUIO)
924 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -0800925#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000926#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100927 if (bank->method == METHOD_GPIO_1510)
928 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
929#endif
930#if defined(CONFIG_ARCH_OMAP16XX)
931 if (bank->method == METHOD_GPIO_1610)
932 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
933#endif
934#ifdef CONFIG_ARCH_OMAP730
935 if (bank->method == METHOD_GPIO_730)
936 isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
937#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100938#ifdef CONFIG_ARCH_OMAP24XX
939 if (bank->method == METHOD_GPIO_24XX)
940 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
941#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100942 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100943 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700944 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100945
Imre Deakea6dedd2006-06-26 16:16:00 -0700946 enabled = _get_gpio_irqbank_mask(bank);
947 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100948
949 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
950 isr &= 0x0000ffff;
951
Imre Deakea6dedd2006-06-26 16:16:00 -0700952 if (cpu_is_omap24xx()) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100953 level_mask =
954 __raw_readl(bank->base +
955 OMAP24XX_GPIO_LEVELDETECT0) |
956 __raw_readl(bank->base +
957 OMAP24XX_GPIO_LEVELDETECT1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700958 level_mask &= enabled;
959 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100960
961 /* clear edge sensitive interrupts before handler(s) are
962 called so that we don't miss any interrupt occurred while
963 executing them */
964 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
965 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
966 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
967
968 /* if there is only edge sensitive GPIO pin interrupts
969 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700970 if (!level_mask && !unmasked) {
971 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100972 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -0700973 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100974
Imre Deakea6dedd2006-06-26 16:16:00 -0700975 isr |= retrigger;
976 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100977 if (!isr)
978 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100979
Tony Lindgren92105bb2005-09-07 17:20:26 +0100980 gpio_irq = bank->virtual_irq_start;
981 for (; isr != 0; isr >>= 1, gpio_irq++) {
Russell King10dd5ce2006-11-23 11:41:32 +0000982 struct irq_desc *d;
Imre Deakea6dedd2006-06-26 16:16:00 -0700983 int irq_mask;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100984 if (!(isr & 1))
985 continue;
986 d = irq_desc + gpio_irq;
Imre Deakea6dedd2006-06-26 16:16:00 -0700987 /* Don't run the handler if it's already running
988 * or was disabled lazely.
989 */
Thomas Gleixner29454dd2006-07-03 02:22:22 +0200990 if (unlikely((d->depth ||
991 (d->status & IRQ_INPROGRESS)))) {
Imre Deakea6dedd2006-06-26 16:16:00 -0700992 irq_mask = 1 <<
993 (gpio_irq - bank->virtual_irq_start);
994 /* The unmasking will be done by
995 * enable_irq in case it is disabled or
996 * after returning from the handler if
997 * it's already running.
998 */
999 _enable_gpio_irqbank(bank, irq_mask, 0);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001000 if (!d->depth) {
Imre Deakea6dedd2006-06-26 16:16:00 -07001001 /* Level triggered interrupts
1002 * won't ever be reentered
1003 */
1004 BUG_ON(level_mask & irq_mask);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001005 d->status |= IRQ_PENDING;
Imre Deakea6dedd2006-06-26 16:16:00 -07001006 }
1007 continue;
1008 }
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001009
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001010 desc_handle_irq(gpio_irq, d);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001011
1012 if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
Imre Deakea6dedd2006-06-26 16:16:00 -07001013 irq_mask = 1 <<
1014 (gpio_irq - bank->virtual_irq_start);
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001015 d->status &= ~IRQ_PENDING;
Imre Deakea6dedd2006-06-26 16:16:00 -07001016 _enable_gpio_irqbank(bank, irq_mask, 1);
1017 retrigger |= irq_mask;
1018 }
Tony Lindgren92105bb2005-09-07 17:20:26 +01001019 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001020
1021 if (cpu_is_omap24xx()) {
1022 /* clear level sensitive interrupts after handler(s) */
1023 _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
1024 _clear_gpio_irqbank(bank, isr_saved & level_mask);
1025 _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
1026 }
1027
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001028 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001029 /* if bank has any level sensitive GPIO pin interrupt
1030 configured, we must unmask the bank interrupt only after
1031 handler(s) are executed in order to avoid spurious bank
1032 interrupt */
1033 if (!unmasked)
1034 desc->chip->unmask(irq);
1035
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001036}
1037
Tony Lindgren4196dd62006-09-25 12:41:38 +03001038static void gpio_irq_shutdown(unsigned int irq)
1039{
1040 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001041 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001042
1043 _reset_gpio(bank, gpio);
1044}
1045
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001046static void gpio_ack_irq(unsigned int irq)
1047{
1048 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001049 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001050
1051 _clear_gpio_irqstatus(bank, gpio);
1052}
1053
1054static void gpio_mask_irq(unsigned int irq)
1055{
1056 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001057 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001058
1059 _set_gpio_irqenable(bank, gpio, 0);
1060}
1061
1062static void gpio_unmask_irq(unsigned int irq)
1063{
1064 unsigned int gpio = irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001065 unsigned int gpio_idx = get_gpio_index(gpio);
David Brownell58781012006-12-06 17:14:10 -08001066 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001067
Tony Lindgren92105bb2005-09-07 17:20:26 +01001068 _set_gpio_irqenable(bank, gpio_idx, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001069}
1070
David Brownelle5c56ed2006-12-06 17:13:59 -08001071static struct irq_chip gpio_irq_chip = {
1072 .name = "GPIO",
1073 .shutdown = gpio_irq_shutdown,
1074 .ack = gpio_ack_irq,
1075 .mask = gpio_mask_irq,
1076 .unmask = gpio_unmask_irq,
1077 .set_type = gpio_irq_type,
1078 .set_wake = gpio_wake_enable,
1079};
1080
1081/*---------------------------------------------------------------------*/
1082
1083#ifdef CONFIG_ARCH_OMAP1
1084
1085/* MPUIO uses the always-on 32k clock */
1086
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001087static void mpuio_ack_irq(unsigned int irq)
1088{
1089 /* The ISR is reset automatically, so do nothing here. */
1090}
1091
1092static void mpuio_mask_irq(unsigned int irq)
1093{
1094 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001095 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001096
1097 _set_gpio_irqenable(bank, gpio, 0);
1098}
1099
1100static void mpuio_unmask_irq(unsigned int irq)
1101{
1102 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001103 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001104
1105 _set_gpio_irqenable(bank, gpio, 1);
1106}
1107
David Brownelle5c56ed2006-12-06 17:13:59 -08001108static struct irq_chip mpuio_irq_chip = {
1109 .name = "MPUIO",
1110 .ack = mpuio_ack_irq,
1111 .mask = mpuio_mask_irq,
1112 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001113 .set_type = gpio_irq_type,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001114};
1115
David Brownelle5c56ed2006-12-06 17:13:59 -08001116
1117#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1118
1119#else
1120
1121extern struct irq_chip mpuio_irq_chip;
1122
1123#define bank_is_mpuio(bank) 0
1124
1125#endif
1126
1127/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001128
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001129static int initialized;
1130static struct clk * gpio_ick;
1131static struct clk * gpio_fck;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001132
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001133#ifdef CONFIG_ARCH_OMAP2430
1134static struct clk * gpio5_ick;
1135static struct clk * gpio5_fck;
1136#endif
1137
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001138static int __init _omap_gpio_init(void)
1139{
1140 int i;
1141 struct gpio_bank *bank;
1142
1143 initialized = 1;
1144
Tony Lindgren6e60e792006-04-02 17:46:23 +01001145 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001146 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1147 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001148 printk("Could not get arm_gpio_ck\n");
1149 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001150 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001151 }
1152 if (cpu_is_omap24xx()) {
1153 gpio_ick = clk_get(NULL, "gpios_ick");
1154 if (IS_ERR(gpio_ick))
1155 printk("Could not get gpios_ick\n");
1156 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001157 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001158 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001159 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001160 printk("Could not get gpios_fck\n");
1161 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001162 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001163
1164 /*
1165 * On 2430 GPIO 5 uses CORE L4 ICLK
1166 */
1167#ifdef CONFIG_ARCH_OMAP2430
1168 if (cpu_is_omap2430()) {
1169 gpio5_ick = clk_get(NULL, "gpio5_ick");
1170 if (IS_ERR(gpio5_ick))
1171 printk("Could not get gpio5_ick\n");
1172 else
1173 clk_enable(gpio5_ick);
1174 gpio5_fck = clk_get(NULL, "gpio5_fck");
1175 if (IS_ERR(gpio5_fck))
1176 printk("Could not get gpio5_fck\n");
1177 else
1178 clk_enable(gpio5_fck);
1179 }
1180#endif
1181}
Tony Lindgren92105bb2005-09-07 17:20:26 +01001182
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001183#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001184 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001185 printk(KERN_INFO "OMAP1510 GPIO hardware\n");
1186 gpio_bank_count = 2;
1187 gpio_bank = gpio_bank_1510;
1188 }
1189#endif
1190#if defined(CONFIG_ARCH_OMAP16XX)
1191 if (cpu_is_omap16xx()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001192 u32 rev;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001193
1194 gpio_bank_count = 5;
1195 gpio_bank = gpio_bank_1610;
1196 rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1197 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1198 (rev >> 4) & 0x0f, rev & 0x0f);
1199 }
1200#endif
1201#ifdef CONFIG_ARCH_OMAP730
1202 if (cpu_is_omap730()) {
1203 printk(KERN_INFO "OMAP730 GPIO hardware\n");
1204 gpio_bank_count = 7;
1205 gpio_bank = gpio_bank_730;
1206 }
1207#endif
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001208
Tony Lindgren92105bb2005-09-07 17:20:26 +01001209#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001210 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001211 int rev;
1212
1213 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001214 gpio_bank = gpio_bank_242x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001215 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001216 printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
1217 (rev >> 4) & 0x0f, rev & 0x0f);
1218 }
1219 if (cpu_is_omap243x()) {
1220 int rev;
1221
1222 gpio_bank_count = 5;
1223 gpio_bank = gpio_bank_243x;
1224 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1225 printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001226 (rev >> 4) & 0x0f, rev & 0x0f);
1227 }
1228#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001229 for (i = 0; i < gpio_bank_count; i++) {
1230 int j, gpio_count = 16;
1231
1232 bank = &gpio_bank[i];
1233 bank->reserved_map = 0;
1234 bank->base = IO_ADDRESS(bank->base);
1235 spin_lock_init(&bank->lock);
David Brownelle5c56ed2006-12-06 17:13:59 -08001236 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001237 omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001238#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001239 if (bank->method == METHOD_GPIO_1510) {
1240 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1241 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1242 }
1243#endif
1244#if defined(CONFIG_ARCH_OMAP16XX)
1245 if (bank->method == METHOD_GPIO_1610) {
1246 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1247 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001248 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001249 }
1250#endif
1251#ifdef CONFIG_ARCH_OMAP730
1252 if (bank->method == METHOD_GPIO_730) {
1253 __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
1254 __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
1255
1256 gpio_count = 32; /* 730 has 32-bit GPIOs */
1257 }
1258#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001259#ifdef CONFIG_ARCH_OMAP24XX
1260 if (bank->method == METHOD_GPIO_24XX) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001261 static const u32 non_wakeup_gpios[] = {
1262 0xe203ffc0, 0x08700040
1263 };
1264
Tony Lindgren92105bb2005-09-07 17:20:26 +01001265 __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
1266 __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001267 __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1268
1269 /* Initialize interface clock ungated, module enabled */
1270 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001271 if (i < ARRAY_SIZE(non_wakeup_gpios))
1272 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001273 gpio_count = 32;
1274 }
1275#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001276 for (j = bank->virtual_irq_start;
1277 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell58781012006-12-06 17:14:10 -08001278 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001279 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001280 set_irq_chip(j, &mpuio_irq_chip);
1281 else
1282 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001283 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001284 set_irq_flags(j, IRQF_VALID);
1285 }
1286 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1287 set_irq_data(bank->irq, bank);
1288 }
1289
1290 /* Enable system clock for GPIO module.
1291 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001292 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001293 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1294
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001295#ifdef CONFIG_ARCH_OMAP24XX
1296 /* Enable autoidle for the OCP interface */
1297 if (cpu_is_omap24xx())
1298 omap_writel(1 << 0, 0x48019010);
1299#endif
1300
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001301 return 0;
1302}
1303
Tony Lindgren92105bb2005-09-07 17:20:26 +01001304#if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
1305static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1306{
1307 int i;
1308
1309 if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
1310 return 0;
1311
1312 for (i = 0; i < gpio_bank_count; i++) {
1313 struct gpio_bank *bank = &gpio_bank[i];
1314 void __iomem *wake_status;
1315 void __iomem *wake_clear;
1316 void __iomem *wake_set;
1317
1318 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001319#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001320 case METHOD_GPIO_1610:
1321 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1322 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1323 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1324 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001325#endif
1326#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001327 case METHOD_GPIO_24XX:
1328 wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
1329 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1330 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1331 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001332#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001333 default:
1334 continue;
1335 }
1336
1337 spin_lock(&bank->lock);
1338 bank->saved_wakeup = __raw_readl(wake_status);
1339 __raw_writel(0xffffffff, wake_clear);
1340 __raw_writel(bank->suspend_wakeup, wake_set);
1341 spin_unlock(&bank->lock);
1342 }
1343
1344 return 0;
1345}
1346
1347static int omap_gpio_resume(struct sys_device *dev)
1348{
1349 int i;
1350
1351 if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
1352 return 0;
1353
1354 for (i = 0; i < gpio_bank_count; i++) {
1355 struct gpio_bank *bank = &gpio_bank[i];
1356 void __iomem *wake_clear;
1357 void __iomem *wake_set;
1358
1359 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001360#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001361 case METHOD_GPIO_1610:
1362 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1363 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1364 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001365#endif
1366#ifdef CONFIG_ARCH_OMAP24XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001367 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001368 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1369 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001370 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001371#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001372 default:
1373 continue;
1374 }
1375
1376 spin_lock(&bank->lock);
1377 __raw_writel(0xffffffff, wake_clear);
1378 __raw_writel(bank->saved_wakeup, wake_set);
1379 spin_unlock(&bank->lock);
1380 }
1381
1382 return 0;
1383}
1384
1385static struct sysdev_class omap_gpio_sysclass = {
1386 set_kset_name("gpio"),
1387 .suspend = omap_gpio_suspend,
1388 .resume = omap_gpio_resume,
1389};
1390
1391static struct sys_device omap_gpio_device = {
1392 .id = 0,
1393 .cls = &omap_gpio_sysclass,
1394};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001395
1396#endif
1397
1398#ifdef CONFIG_ARCH_OMAP24XX
1399
1400static int workaround_enabled;
1401
1402void omap2_gpio_prepare_for_retention(void)
1403{
1404 int i, c = 0;
1405
1406 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
1407 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
1408 for (i = 0; i < gpio_bank_count; i++) {
1409 struct gpio_bank *bank = &gpio_bank[i];
1410 u32 l1, l2;
1411
1412 if (!(bank->enabled_non_wakeup_gpios))
1413 continue;
1414 bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1415 l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1416 l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1417 bank->saved_fallingdetect = l1;
1418 bank->saved_risingdetect = l2;
1419 l1 &= ~bank->enabled_non_wakeup_gpios;
1420 l2 &= ~bank->enabled_non_wakeup_gpios;
1421 __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1422 __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1423 c++;
1424 }
1425 if (!c) {
1426 workaround_enabled = 0;
1427 return;
1428 }
1429 workaround_enabled = 1;
1430}
1431
1432void omap2_gpio_resume_after_retention(void)
1433{
1434 int i;
1435
1436 if (!workaround_enabled)
1437 return;
1438 for (i = 0; i < gpio_bank_count; i++) {
1439 struct gpio_bank *bank = &gpio_bank[i];
1440 u32 l;
1441
1442 if (!(bank->enabled_non_wakeup_gpios))
1443 continue;
1444 __raw_writel(bank->saved_fallingdetect,
1445 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1446 __raw_writel(bank->saved_risingdetect,
1447 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1448 /* Check if any of the non-wakeup interrupt GPIOs have changed
1449 * state. If so, generate an IRQ by software. This is
1450 * horribly racy, but it's the best we can do to work around
1451 * this silicon bug. */
1452 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1453 l ^= bank->saved_datain;
1454 l &= bank->non_wakeup_gpios;
1455 if (l) {
1456 u32 old0, old1;
1457
1458 old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1459 old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1460 __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1461 __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1462 __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1463 __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1464 }
1465 }
1466
1467}
1468
Tony Lindgren92105bb2005-09-07 17:20:26 +01001469#endif
1470
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001471/*
1472 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001473 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001474 */
1475int omap_gpio_init(void)
1476{
1477 if (!initialized)
1478 return _omap_gpio_init();
1479 else
1480 return 0;
1481}
1482
Tony Lindgren92105bb2005-09-07 17:20:26 +01001483static int __init omap_gpio_sysinit(void)
1484{
1485 int ret = 0;
1486
1487 if (!initialized)
1488 ret = _omap_gpio_init();
1489
1490#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
1491 if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
1492 if (ret == 0) {
1493 ret = sysdev_class_register(&omap_gpio_sysclass);
1494 if (ret == 0)
1495 ret = sysdev_register(&omap_gpio_device);
1496 }
1497 }
1498#endif
1499
1500 return ret;
1501}
1502
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001503EXPORT_SYMBOL(omap_request_gpio);
1504EXPORT_SYMBOL(omap_free_gpio);
1505EXPORT_SYMBOL(omap_set_gpio_direction);
1506EXPORT_SYMBOL(omap_set_gpio_dataout);
1507EXPORT_SYMBOL(omap_get_gpio_datain);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001508
Tony Lindgren92105bb2005-09-07 17:20:26 +01001509arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08001510
1511
1512#ifdef CONFIG_DEBUG_FS
1513
1514#include <linux/debugfs.h>
1515#include <linux/seq_file.h>
1516
1517static int gpio_is_input(struct gpio_bank *bank, int mask)
1518{
1519 void __iomem *reg = bank->base;
1520
1521 switch (bank->method) {
1522 case METHOD_MPUIO:
1523 reg += OMAP_MPUIO_IO_CNTL;
1524 break;
1525 case METHOD_GPIO_1510:
1526 reg += OMAP1510_GPIO_DIR_CONTROL;
1527 break;
1528 case METHOD_GPIO_1610:
1529 reg += OMAP1610_GPIO_DIRECTION;
1530 break;
1531 case METHOD_GPIO_730:
1532 reg += OMAP730_GPIO_DIR_CONTROL;
1533 break;
1534 case METHOD_GPIO_24XX:
1535 reg += OMAP24XX_GPIO_OE;
1536 break;
1537 }
1538 return __raw_readl(reg) & mask;
1539}
1540
1541
1542static int dbg_gpio_show(struct seq_file *s, void *unused)
1543{
1544 unsigned i, j, gpio;
1545
1546 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
1547 struct gpio_bank *bank = gpio_bank + i;
1548 unsigned bankwidth = 16;
1549 u32 mask = 1;
1550
David Brownelle5c56ed2006-12-06 17:13:59 -08001551 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001552 gpio = OMAP_MPUIO(0);
1553 else if (cpu_is_omap24xx() || cpu_is_omap730())
1554 bankwidth = 32;
1555
1556 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
1557 unsigned irq, value, is_in, irqstat;
1558
1559 if (!(bank->reserved_map & mask))
1560 continue;
1561
1562 irq = bank->virtual_irq_start + j;
1563 value = omap_get_gpio_datain(gpio);
1564 is_in = gpio_is_input(bank, mask);
1565
David Brownelle5c56ed2006-12-06 17:13:59 -08001566 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001567 seq_printf(s, "MPUIO %2d: ", j);
1568 else
1569 seq_printf(s, "GPIO %3d: ", gpio);
1570 seq_printf(s, "%s %s",
1571 is_in ? "in " : "out",
1572 value ? "hi" : "lo");
1573
1574 irqstat = irq_desc[irq].status;
1575 if (is_in && ((bank->suspend_wakeup & mask)
1576 || irqstat & IRQ_TYPE_SENSE_MASK)) {
1577 char *trigger = NULL;
1578
1579 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
1580 case IRQ_TYPE_EDGE_FALLING:
1581 trigger = "falling";
1582 break;
1583 case IRQ_TYPE_EDGE_RISING:
1584 trigger = "rising";
1585 break;
1586 case IRQ_TYPE_EDGE_BOTH:
1587 trigger = "bothedge";
1588 break;
1589 case IRQ_TYPE_LEVEL_LOW:
1590 trigger = "low";
1591 break;
1592 case IRQ_TYPE_LEVEL_HIGH:
1593 trigger = "high";
1594 break;
1595 case IRQ_TYPE_NONE:
1596 trigger = "(unspecified)";
1597 break;
1598 }
1599 seq_printf(s, ", irq-%d %s%s",
1600 irq, trigger,
1601 (bank->suspend_wakeup & mask)
1602 ? " wakeup" : "");
1603 }
1604 seq_printf(s, "\n");
1605 }
1606
David Brownelle5c56ed2006-12-06 17:13:59 -08001607 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08001608 seq_printf(s, "\n");
1609 gpio = 0;
1610 }
1611 }
1612 return 0;
1613}
1614
1615static int dbg_gpio_open(struct inode *inode, struct file *file)
1616{
David Brownelle5c56ed2006-12-06 17:13:59 -08001617 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08001618}
1619
1620static const struct file_operations debug_fops = {
1621 .open = dbg_gpio_open,
1622 .read = seq_read,
1623 .llseek = seq_lseek,
1624 .release = single_release,
1625};
1626
1627static int __init omap_gpio_debuginit(void)
1628{
David Brownelle5c56ed2006-12-06 17:13:59 -08001629 (void) debugfs_create_file("omap_gpio", S_IRUGO,
1630 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08001631 return 0;
1632}
1633late_initcall(omap_gpio_debuginit);
1634#endif