blob: 3aef7448b2a50f8cbcdf6fc87c09ea08307ca3de [file] [log] [blame]
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +03001/*
2 * linux/arch/arm/mach-omap3/sram.S
3 *
4 * Omap3 specific functions that need to be run in internal SRAM
5 *
Paul Walmsley4267b5d2009-06-19 19:08:27 -06006 * Copyright (C) 2004, 2007, 2008 Texas Instruments, Inc.
7 * Copyright (C) 2008 Nokia Corporation
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +03008 *
Paul Walmsley4267b5d2009-06-19 19:08:27 -06009 * Rajendra Nayak <rnayak@ti.com>
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030010 * Richard Woodruff <r-woodruff2@ti.com>
Paul Walmsley4267b5d2009-06-19 19:08:27 -060011 * Paul Walmsley
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030012 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28#include <linux/linkage.h>
29#include <asm/assembler.h>
30#include <mach/hardware.h>
31
32#include <mach/io.h>
33
34#include "sdrc.h"
35#include "cm.h"
36
37 .text
38
Jean Pihet58cda882009-07-24 19:43:25 -060039/* r1 parameters */
Paul Walmsleydf14e472009-06-19 19:08:28 -060040#define SDRC_NO_UNLOCK_DLL 0x0
41#define SDRC_UNLOCK_DLL 0x1
42
43/* SDRC_DLLA_CTRL bit settings */
Paul Walmsley7b7bcef2009-06-19 19:08:29 -060044#define FIXEDDELAY_SHIFT 24
45#define FIXEDDELAY_MASK (0xff << FIXEDDELAY_SHIFT)
Paul Walmsleydf14e472009-06-19 19:08:28 -060046#define DLLIDLE_MASK 0x4
47
Paul Walmsley7b7bcef2009-06-19 19:08:29 -060048/*
49 * SDRC_DLLA_CTRL default values: TI hardware team indicates that
50 * FIXEDDELAY should be initialized to 0xf. This apparently was
51 * empirically determined during process testing, so no derivation
52 * was provided.
53 */
54#define FIXEDDELAY_DEFAULT (0x0f << FIXEDDELAY_SHIFT)
55
Paul Walmsleydf14e472009-06-19 19:08:28 -060056/* SDRC_DLLA_STATUS bit settings */
57#define LOCKSTATUS_MASK 0x4
58
59/* SDRC_POWER bit settings */
60#define SRFRONIDLEREQ_MASK 0x40
61#define PWDENA_MASK 0x4
62
63/* CM_IDLEST1_CORE bit settings */
64#define ST_SDRC_MASK 0x2
65
66/* CM_ICLKEN1_CORE bit settings */
67#define EN_SDRC_MASK 0x2
68
69/* CM_CLKSEL1_PLL bit settings */
70#define CORE_DPLL_CLKOUT_DIV_SHIFT 0x1b
71
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030072/*
Paul Walmsley4267b5d2009-06-19 19:08:27 -060073 * omap3_sram_configure_core_dpll - change DPLL3 M2 divider
Paul Walmsleyc9812d02009-06-19 19:08:26 -060074 *
Jean Pihet58cda882009-07-24 19:43:25 -060075 * Params passed in registers:
76 * r0 = new M2 divider setting (only 1 and 2 supported right now)
77 * r1 = unlock SDRC DLL? (1 = yes, 0 = no). Only unlock DLL for
78 * SDRC rates < 83MHz
79 * r2 = number of MPU cycles to wait for SDRC to stabilize after
80 * reprogramming the SDRC when switching to a slower MPU speed
81 * r3 = increasing SDRC rate? (1 = yes, 0 = no)
82 *
83 * Params passed via the stack. The needed params will be copied in SRAM
84 * before use by the code in SRAM (SDRAM is not accessible during SDRC
85 * reconfiguration):
86 * new SDRC_RFR_CTRL_0 register contents
87 * new SDRC_ACTIM_CTRL_A_0 register contents
88 * new SDRC_ACTIM_CTRL_B_0 register contents
89 * new SDRC_MR_0 register value
90 * new SDRC_RFR_CTRL_1 register contents
91 * new SDRC_ACTIM_CTRL_A_1 register contents
92 * new SDRC_ACTIM_CTRL_B_1 register contents
93 * new SDRC_MR_1 register value
94 *
95 * If the param SDRC_RFR_CTRL_1 is 0, the parameters
96 * are not programmed into the SDRC CS1 registers
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030097 */
98ENTRY(omap3_sram_configure_core_dpll)
99 stmfd sp!, {r1-r12, lr} @ store regs to stack
Jean Pihet58cda882009-07-24 19:43:25 -0600100
101 @ pull the extra args off the stack
102 @ and store them in SRAM
103 ldr r4, [sp, #52]
104 str r4, omap_sdrc_rfr_ctrl_0_val
105 ldr r4, [sp, #56]
106 str r4, omap_sdrc_actim_ctrl_a_0_val
107 ldr r4, [sp, #60]
108 str r4, omap_sdrc_actim_ctrl_b_0_val
109 ldr r4, [sp, #64]
110 str r4, omap_sdrc_mr_0_val
111 ldr r4, [sp, #68]
112 str r4, omap_sdrc_rfr_ctrl_1_val
113 cmp r4, #0 @ if SDRC_RFR_CTRL_1 is 0,
114 beq skip_cs1_params @ do not use cs1 params
115 ldr r4, [sp, #72]
116 str r4, omap_sdrc_actim_ctrl_a_1_val
117 ldr r4, [sp, #76]
118 str r4, omap_sdrc_actim_ctrl_b_1_val
119 ldr r4, [sp, #80]
120 str r4, omap_sdrc_mr_1_val
121skip_cs1_params:
Paul Walmsley69d42552009-05-12 17:27:09 -0600122 dsb @ flush buffered writes to interconnect
Jean Pihet58cda882009-07-24 19:43:25 -0600123
124 cmp r3, #1 @ if increasing SDRC clk rate,
Tero Kristo3afec6332009-06-19 19:08:29 -0600125 bleq configure_sdrc @ program the SDRC regs early (for RFR)
Jean Pihet58cda882009-07-24 19:43:25 -0600126 cmp r1, #SDRC_UNLOCK_DLL @ set the intended DLL state
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600127 bleq unlock_dll
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300128 blne lock_dll
Paul Walmsley4267b5d2009-06-19 19:08:27 -0600129 bl sdram_in_selfrefresh @ put SDRAM in self refresh, idle SDRC
130 bl configure_core_dpll @ change the DPLL3 M2 divider
131 bl enable_sdrc @ take SDRC out of idle
Jean Pihet58cda882009-07-24 19:43:25 -0600132 cmp r1, #SDRC_UNLOCK_DLL @ wait for DLL status to change
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600133 bleq wait_dll_unlock
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300134 blne wait_dll_lock
Jean Pihet58cda882009-07-24 19:43:25 -0600135 cmp r3, #1 @ if increasing SDRC clk rate,
Paul Walmsley4267b5d2009-06-19 19:08:27 -0600136 beq return_to_sdram @ return to SDRAM code, otherwise,
137 bl configure_sdrc @ reprogram SDRC regs now
Jean Pihet58cda882009-07-24 19:43:25 -0600138 mov r12, r2
Paul Walmsley4267b5d2009-06-19 19:08:27 -0600139 bl wait_clk_stable @ wait for SDRC to stabilize
Paul Walmsleyc9812d02009-06-19 19:08:26 -0600140return_to_sdram:
Paul Walmsley69d42552009-05-12 17:27:09 -0600141 isb @ prevent speculative exec past here
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300142 mov r0, #0 @ return value
143 ldmfd sp!, {r1-r12, pc} @ restore regs and return
144unlock_dll:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600145 ldr r11, omap3_sdrc_dlla_ctrl
146 ldr r12, [r11]
Paul Walmsley7b7bcef2009-06-19 19:08:29 -0600147 and r12, r12, #FIXEDDELAY_MASK
148 orr r12, r12, #FIXEDDELAY_DEFAULT
Paul Walmsleydf14e472009-06-19 19:08:28 -0600149 orr r12, r12, #DLLIDLE_MASK
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600150 str r12, [r11] @ (no OCP barrier needed)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300151 bx lr
152lock_dll:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600153 ldr r11, omap3_sdrc_dlla_ctrl
154 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600155 bic r12, r12, #DLLIDLE_MASK
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600156 str r12, [r11] @ (no OCP barrier needed)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300157 bx lr
158sdram_in_selfrefresh:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600159 ldr r11, omap3_sdrc_power @ read the SDRC_POWER register
160 ldr r12, [r11] @ read the contents of SDRC_POWER
161 mov r9, r12 @ keep a copy of SDRC_POWER bits
Paul Walmsleydf14e472009-06-19 19:08:28 -0600162 orr r12, r12, #SRFRONIDLEREQ_MASK @ enable self refresh on idle
163 bic r12, r12, #PWDENA_MASK @ clear PWDENA
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600164 str r12, [r11] @ write back to SDRC_POWER register
165 ldr r12, [r11] @ posted-write barrier for SDRC
Paul Walmsley4267b5d2009-06-19 19:08:27 -0600166idle_sdrc:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600167 ldr r11, omap3_cm_iclken1_core @ read the CM_ICLKEN1_CORE reg
168 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600169 bic r12, r12, #EN_SDRC_MASK @ disable iclk bit for SDRC
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600170 str r12, [r11]
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300171wait_sdrc_idle:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600172 ldr r11, omap3_cm_idlest1_core
173 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600174 and r12, r12, #ST_SDRC_MASK @ check for SDRC idle
175 cmp r12, #ST_SDRC_MASK
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300176 bne wait_sdrc_idle
177 bx lr
178configure_core_dpll:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600179 ldr r11, omap3_cm_clksel1_pll
180 ldr r12, [r11]
181 ldr r10, core_m2_mask_val @ modify m2 for core dpll
182 and r12, r12, r10
Jean Pihet58cda882009-07-24 19:43:25 -0600183 orr r12, r12, r0, lsl #CORE_DPLL_CLKOUT_DIV_SHIFT
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600184 str r12, [r11]
185 ldr r12, [r11] @ posted-write barrier for CM
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300186 bx lr
187wait_clk_stable:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600188 subs r12, r12, #1
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300189 bne wait_clk_stable
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300190 bx lr
191enable_sdrc:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600192 ldr r11, omap3_cm_iclken1_core
193 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600194 orr r12, r12, #EN_SDRC_MASK @ enable iclk bit for SDRC
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600195 str r12, [r11]
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300196wait_sdrc_idle1:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600197 ldr r11, omap3_cm_idlest1_core
198 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600199 and r12, r12, #ST_SDRC_MASK
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600200 cmp r12, #0
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300201 bne wait_sdrc_idle1
Paul Walmsleyfa0406a2009-05-12 17:27:09 -0600202restore_sdrc_power_val:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600203 ldr r11, omap3_sdrc_power
204 str r9, [r11] @ restore SDRC_POWER, no barrier needed
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300205 bx lr
206wait_dll_lock:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600207 ldr r11, omap3_sdrc_dlla_status
208 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600209 and r12, r12, #LOCKSTATUS_MASK
210 cmp r12, #LOCKSTATUS_MASK
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300211 bne wait_dll_lock
212 bx lr
213wait_dll_unlock:
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600214 ldr r11, omap3_sdrc_dlla_status
215 ldr r12, [r11]
Paul Walmsleydf14e472009-06-19 19:08:28 -0600216 and r12, r12, #LOCKSTATUS_MASK
Paul Walmsleyb2abb272009-05-12 17:27:10 -0600217 cmp r12, #0x0
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300218 bne wait_dll_unlock
219 bx lr
220configure_sdrc:
Jean Pihet58cda882009-07-24 19:43:25 -0600221 ldr r12, omap_sdrc_rfr_ctrl_0_val @ fetch value from SRAM
222 ldr r11, omap3_sdrc_rfr_ctrl_0 @ fetch addr from SRAM
223 str r12, [r11] @ store
224 ldr r12, omap_sdrc_actim_ctrl_a_0_val
225 ldr r11, omap3_sdrc_actim_ctrl_a_0
226 str r12, [r11]
227 ldr r12, omap_sdrc_actim_ctrl_b_0_val
228 ldr r11, omap3_sdrc_actim_ctrl_b_0
229 str r12, [r11]
230 ldr r12, omap_sdrc_mr_0_val
Paul Walmsleyd0ba3922009-06-19 19:08:27 -0600231 ldr r11, omap3_sdrc_mr_0
Jean Pihet58cda882009-07-24 19:43:25 -0600232 str r12, [r11]
233 ldr r12, omap_sdrc_rfr_ctrl_1_val
234 cmp r12, #0 @ if SDRC_RFR_CTRL_1 is 0,
235 beq skip_cs1_prog @ do not program cs1 params
236 ldr r11, omap3_sdrc_rfr_ctrl_1
237 str r12, [r11]
238 ldr r12, omap_sdrc_actim_ctrl_a_1_val
239 ldr r11, omap3_sdrc_actim_ctrl_a_1
240 str r12, [r11]
241 ldr r12, omap_sdrc_actim_ctrl_b_1_val
242 ldr r11, omap3_sdrc_actim_ctrl_b_1
243 str r12, [r11]
244 ldr r12, omap_sdrc_mr_1_val
245 ldr r11, omap3_sdrc_mr_1
246 str r12, [r11]
247skip_cs1_prog:
248 ldr r12, [r11] @ posted-write barrier for SDRC
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300249 bx lr
250
251omap3_sdrc_power:
252 .word OMAP34XX_SDRC_REGADDR(SDRC_POWER)
253omap3_cm_clksel1_pll:
254 .word OMAP34XX_CM_REGADDR(PLL_MOD, CM_CLKSEL1)
255omap3_cm_idlest1_core:
256 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST)
257omap3_cm_iclken1_core:
258 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_ICLKEN1)
Jean Pihet58cda882009-07-24 19:43:25 -0600259
260omap3_sdrc_rfr_ctrl_0:
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300261 .word OMAP34XX_SDRC_REGADDR(SDRC_RFR_CTRL_0)
Jean Pihet58cda882009-07-24 19:43:25 -0600262omap3_sdrc_rfr_ctrl_1:
263 .word OMAP34XX_SDRC_REGADDR(SDRC_RFR_CTRL_1)
264omap3_sdrc_actim_ctrl_a_0:
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300265 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_A_0)
Jean Pihet58cda882009-07-24 19:43:25 -0600266omap3_sdrc_actim_ctrl_a_1:
267 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_A_1)
268omap3_sdrc_actim_ctrl_b_0:
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300269 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_B_0)
Jean Pihet58cda882009-07-24 19:43:25 -0600270omap3_sdrc_actim_ctrl_b_1:
271 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_B_1)
Paul Walmsleyd0ba3922009-06-19 19:08:27 -0600272omap3_sdrc_mr_0:
273 .word OMAP34XX_SDRC_REGADDR(SDRC_MR_0)
Jean Pihet58cda882009-07-24 19:43:25 -0600274omap3_sdrc_mr_1:
275 .word OMAP34XX_SDRC_REGADDR(SDRC_MR_1)
276omap_sdrc_rfr_ctrl_0_val:
277 .word 0xDEADBEEF
278omap_sdrc_rfr_ctrl_1_val:
279 .word 0xDEADBEEF
280omap_sdrc_actim_ctrl_a_0_val:
281 .word 0xDEADBEEF
282omap_sdrc_actim_ctrl_a_1_val:
283 .word 0xDEADBEEF
284omap_sdrc_actim_ctrl_b_0_val:
285 .word 0xDEADBEEF
286omap_sdrc_actim_ctrl_b_1_val:
287 .word 0xDEADBEEF
288omap_sdrc_mr_0_val:
289 .word 0xDEADBEEF
290omap_sdrc_mr_1_val:
291 .word 0xDEADBEEF
292
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300293omap3_sdrc_dlla_status:
294 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
295omap3_sdrc_dlla_ctrl:
296 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
297core_m2_mask_val:
298 .word 0x07FFFFFF
299
300ENTRY(omap3_sram_configure_core_dpll_sz)
301 .word . - omap3_sram_configure_core_dpll
Jean Pihet58cda882009-07-24 19:43:25 -0600302