blob: dec2d55d718213a608dfdb11ce89a419edb18708 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Jean Pihet5e7c58d2011-03-03 11:25:43 +010031#include <trace/events/power.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
Russell King2c74a0c2011-06-22 17:41:48 +010033#include <asm/suspend.h>
David Howells9f97da72012-03-28 18:30:01 +010034#include <asm/system_misc.h>
Russell King2c74a0c2011-06-22 17:41:48 +010035
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070037#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070038#include "powerdomain.h"
Rajendra Nayak61255ab2008-09-26 17:49:56 +053039#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053040#include <plat/prcm.h>
41#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000042#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070043
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070045#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070046#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
Paul Walmsley59fb6592010-12-21 15:30:55 -070049#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070050#include "pm.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030051#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060052#include "control.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030053
Nishanth Menon8cdfd832010-12-20 14:05:05 -060054/* pm34xx errata defined in pm.h */
55u16 pm34xx_errata;
56
Kevin Hilman8bd22942009-05-28 10:56:16 -070057struct power_state {
58 struct powerdomain *pwrdm;
59 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070060#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070061 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070062#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070063 struct list_head node;
64};
65
66static LIST_HEAD(pwrst_list);
67
Tero Kristo27d59a42008-10-13 13:15:00 +030068static int (*_omap_save_secure_sram)(u32 *addr);
Jean Pihet46e130d2011-06-29 18:40:23 +020069void (*omap3_do_wfi_sram)(void);
Tero Kristo27d59a42008-10-13 13:15:00 +030070
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053071static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
72static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020073static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053074
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053075static void omap3_core_save_context(void)
76{
Paul Walmsley596efe42010-12-21 21:05:16 -070077 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +020078
79 /*
80 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +010081 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +020082 */
83 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
84 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
85
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053086 /* Save the Interrupt controller context */
87 omap_intc_save_context();
88 /* Save the GPMC context */
89 omap3_gpmc_save_context();
90 /* Save the system control module context, padconf already save above*/
91 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +000092 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053093}
94
95static void omap3_core_restore_context(void)
96{
97 /* Restore the control module context, padconf restored by h/w */
98 omap3_control_restore_context();
99 /* Restore the GPMC context */
100 omap3_gpmc_restore_context();
101 /* Restore the interrupt controller context */
102 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000103 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530104}
105
Tero Kristo9d971402008-12-12 11:20:05 +0200106/*
107 * FIXME: This function should be called before entering off-mode after
108 * OMAP3 secure services have been accessed. Currently it is only called
109 * once during boot sequence, but this works as we are not using secure
110 * services.
111 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800112static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300113{
114 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800115 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300116
117 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300118 /*
119 * MPU next state must be set to POWER_ON temporarily,
120 * otherwise the WFI executed inside the ROM code
121 * will hang the system.
122 */
123 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
124 ret = _omap_save_secure_sram((u32 *)
125 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800126 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300127 /* Following is for error tracking, it should not happen */
128 if (ret) {
Mark A. Greer98179852012-03-17 18:22:48 -0700129 pr_err("save_secure_sram() returns %08x\n", ret);
Tero Kristo27d59a42008-10-13 13:15:00 +0300130 while (1)
131 ;
132 }
133 }
134}
135
Jon Hunter77da2d92009-06-27 00:07:25 -0500136/*
137 * PRCM Interrupt Handler Helper Function
138 *
139 * The purpose of this function is to clear any wake-up events latched
140 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
141 * may occur whilst attempting to clear a PM_WKST_x register and thus
142 * set another bit in this register. A while loop is used to ensure
143 * that any peripheral wake-up events occurring while attempting to
144 * clear the PM_WKST_x are detected and cleared.
145 */
Tero Kristo22f51372011-12-16 14:36:59 -0700146static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
Jon Hunter77da2d92009-06-27 00:07:25 -0500147{
Vikram Pandita71a80772009-07-17 19:33:09 -0500148 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500149 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
150 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
151 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700152 u16 grpsel_off = (regs == 3) ?
153 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700154 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500155
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700156 wkst = omap2_prm_read_mod_reg(module, wkst_off);
157 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Tero Kristo22f51372011-12-16 14:36:59 -0700158 wkst &= ~ignore_bits;
Jon Hunter77da2d92009-06-27 00:07:25 -0500159 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700160 iclk = omap2_cm_read_mod_reg(module, iclk_off);
161 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500162 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500163 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700164 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500165 /*
166 * For USBHOST, we don't know whether HOST1 or
167 * HOST2 woke us up, so enable both f-clocks
168 */
169 if (module == OMAP3430ES2_USBHOST_MOD)
170 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700171 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
172 omap2_prm_write_mod_reg(wkst, module, wkst_off);
173 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Tero Kristo22f51372011-12-16 14:36:59 -0700174 wkst &= ~ignore_bits;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700175 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500176 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700177 omap2_cm_write_mod_reg(iclk, module, iclk_off);
178 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500179 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700180
181 return c;
182}
183
Tero Kristo22f51372011-12-16 14:36:59 -0700184static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700185{
186 int c;
187
Tero Kristo22f51372011-12-16 14:36:59 -0700188 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
189 ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700190
Tero Kristo22f51372011-12-16 14:36:59 -0700191 return c ? IRQ_HANDLED : IRQ_NONE;
Jon Hunter77da2d92009-06-27 00:07:25 -0500192}
193
Tero Kristo22f51372011-12-16 14:36:59 -0700194static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700195{
Tero Kristo22f51372011-12-16 14:36:59 -0700196 int c;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700197
Tero Kristo22f51372011-12-16 14:36:59 -0700198 /*
199 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
200 * these are handled in a separate handler to avoid acking
201 * IO events before parsing in mux code
202 */
203 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
204 OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
205 c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
206 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
207 if (omap_rev() > OMAP3430_REV_ES1_0) {
208 c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
209 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
210 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700211
Tero Kristo22f51372011-12-16 14:36:59 -0700212 return c ? IRQ_HANDLED : IRQ_NONE;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700213}
214
Russell Kingcbe26342011-06-30 08:45:49 +0100215static void omap34xx_save_context(u32 *save)
216{
217 u32 val;
218
219 /* Read Auxiliary Control Register */
220 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
221 *save++ = 1;
222 *save++ = val;
223
224 /* Read L2 AUX ctrl register */
225 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
226 *save++ = 1;
227 *save++ = val;
228}
229
Russell King29cb3cd2011-07-02 09:54:01 +0100230static int omap34xx_do_sram_idle(unsigned long save_state)
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530231{
Russell Kingcbe26342011-06-30 08:45:49 +0100232 omap34xx_cpu_suspend(save_state);
Russell King29cb3cd2011-07-02 09:54:01 +0100233 return 0;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530234}
235
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530236void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700237{
238 /* Variable to tell what needs to be saved and restored
239 * in omap_sram_idle*/
240 /* save_state = 0 => Nothing to save and restored */
241 /* save_state = 1 => Only L1 and logic lost */
242 /* save_state = 2 => Only L2 lost */
243 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530244 int save_state = 0;
245 int mpu_next_state = PWRDM_POWER_ON;
246 int per_next_state = PWRDM_POWER_ON;
247 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700248 int per_going_off;
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600249 int core_prev_state;
Tero Kristo13a6fe02008-10-13 13:17:06 +0300250 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700251
Kevin Hilman8bd22942009-05-28 10:56:16 -0700252 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
253 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530254 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700255 case PWRDM_POWER_RET:
256 /* No need to save context */
257 save_state = 0;
258 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530259 case PWRDM_POWER_OFF:
260 save_state = 3;
261 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700262 default:
263 /* Invalid state */
Mark A. Greer98179852012-03-17 18:22:48 -0700264 pr_err("Invalid mpu state in sram_idle\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700265 return;
266 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300267
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530268 /* NEON control */
269 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200270 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530271
Mike Chan40742fa2010-05-03 16:04:06 -0700272 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800273 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200274 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Mike Chan40742fa2010-05-03 16:04:06 -0700275
Kevin Hilman58f08292012-05-11 15:47:17 -0700276 if (mpu_next_state < PWRDM_POWER_ON) {
277 pwrdm_pre_transition(mpu_pwrdm);
278 pwrdm_pre_transition(neon_pwrdm);
279 }
Charulatha Vff2f8e52011-09-13 18:32:37 +0530280
Mike Chan40742fa2010-05-03 16:04:06 -0700281 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800282 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman58f08292012-05-11 15:47:17 -0700283 pwrdm_pre_transition(per_pwrdm);
Paul Walmsley72e06d02010-12-21 21:05:16 -0700284 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700285 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilman658ce972008-11-04 20:50:52 -0800286 }
287
288 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530289 if (core_next_state < PWRDM_POWER_ON) {
Kevin Hilman58f08292012-05-11 15:47:17 -0700290 pwrdm_pre_transition(core_pwrdm);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530291 if (core_next_state == PWRDM_POWER_OFF) {
292 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700293 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530294 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530295 }
Mike Chan40742fa2010-05-03 16:04:06 -0700296
Tero Kristof18cc2f2009-10-23 19:03:50 +0300297 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700298
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530299 /*
Paul Walmsley30474542011-10-06 13:43:23 -0600300 * On EMU/HS devices ROM code restores a SRDC value
301 * from scratchpad which has automatic self refresh on timeout
302 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
303 * Hence store/restore the SDRC_POWER register here.
304 */
305 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
306 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
307 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530308 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe02008-10-13 13:17:06 +0300309 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe02008-10-13 13:17:06 +0300310
311 /*
Russell King076f2cc2011-06-22 15:42:54 +0100312 * omap3_arm_context is the location where some ARM context
313 * get saved. The rest is placed on the stack, and restored
314 * from there before resuming.
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530315 */
Russell Kingcbe26342011-06-30 08:45:49 +0100316 if (save_state)
317 omap34xx_save_context(omap3_arm_context);
Russell King076f2cc2011-06-22 15:42:54 +0100318 if (save_state == 1 || save_state == 3)
Russell King2c74a0c2011-06-22 17:41:48 +0100319 cpu_suspend(save_state, omap34xx_do_sram_idle);
Russell King076f2cc2011-06-22 15:42:54 +0100320 else
321 omap34xx_do_sram_idle(save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700322
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530323 /* Restore normal SDRC POWER settings */
Paul Walmsley30474542011-10-06 13:43:23 -0600324 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
325 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
326 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Tero Kristo13a6fe02008-10-13 13:17:06 +0300327 core_next_state == PWRDM_POWER_OFF)
328 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
329
Kevin Hilman658ce972008-11-04 20:50:52 -0800330 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530331 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530332 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
333 if (core_prev_state == PWRDM_POWER_OFF) {
334 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700335 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530336 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300337 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530338 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800339 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700340 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800341 OMAP3430_GR_MOD,
342 OMAP3_PRM_VOLTCTRL_OFFSET);
Kevin Hilman58f08292012-05-11 15:47:17 -0700343 pwrdm_post_transition(core_pwrdm);
Kevin Hilman658ce972008-11-04 20:50:52 -0800344 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300345 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800346
347 /* PER */
Kevin Hilman58f08292012-05-11 15:47:17 -0700348 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800349 omap2_gpio_resume_after_idle();
Kevin Hilman58f08292012-05-11 15:47:17 -0700350 pwrdm_post_transition(per_pwrdm);
351 }
352
353 if (mpu_next_state < PWRDM_POWER_ON) {
354 pwrdm_post_transition(mpu_pwrdm);
355 pwrdm_post_transition(neon_pwrdm);
356 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300357
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700358 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700359}
360
Kevin Hilman8bd22942009-05-28 10:56:16 -0700361static void omap3_pm_idle(void)
362{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700363 local_fiq_disable();
364
Nicolas Pitre0bcd24b2012-01-04 16:27:48 -0500365 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700366 goto out;
367
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100368 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
369 trace_cpu_idle(1, smp_processor_id());
370
Kevin Hilman8bd22942009-05-28 10:56:16 -0700371 omap_sram_idle();
372
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100373 trace_power_end(smp_processor_id());
374 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
375
Kevin Hilman8bd22942009-05-28 10:56:16 -0700376out:
377 local_fiq_enable();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700378}
379
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700380#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700381static int omap3_pm_suspend(void)
382{
383 struct power_state *pwrst;
384 int state, ret = 0;
385
386 /* Read current next_pwrsts */
387 list_for_each_entry(pwrst, &pwrst_list, node)
388 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
389 /* Set ones wanted by suspend */
390 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530391 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700392 goto restore;
393 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
394 goto restore;
395 }
396
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300397 omap3_intc_suspend();
398
Kevin Hilman8bd22942009-05-28 10:56:16 -0700399 omap_sram_idle();
400
401restore:
402 /* Restore next_pwrsts */
403 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700404 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
405 if (state > pwrst->next_state) {
Mark A. Greer98179852012-03-17 18:22:48 -0700406 pr_info("Powerdomain (%s) didn't enter "
407 "target state %d\n",
Kevin Hilman8bd22942009-05-28 10:56:16 -0700408 pwrst->pwrdm->name, pwrst->next_state);
409 ret = -1;
410 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530411 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700412 }
413 if (ret)
Mark A. Greer98179852012-03-17 18:22:48 -0700414 pr_err("Could not enter target state in pm_suspend\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700415 else
Mark A. Greer98179852012-03-17 18:22:48 -0700416 pr_info("Successfully put all powerdomains to target state\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700417
418 return ret;
419}
420
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700421#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700422
Kevin Hilman1155e422008-11-25 11:48:24 -0800423
424/**
425 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
426 * retention
427 *
428 * In cases where IVA2 is activated by bootcode, it may prevent
429 * full-chip retention or off-mode because it is not idle. This
430 * function forces the IVA2 into idle state so it can go
431 * into retention/off and thus allow full-chip retention/off.
432 *
433 **/
434static void __init omap3_iva_idle(void)
435{
436 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700437 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800438
439 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700440 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800441 OMAP3430_CLKACTIVITY_IVA2_MASK))
442 return;
443
444 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700445 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600446 OMAP3430_RST2_IVA2_MASK |
447 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700448 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800449
450 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700451 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800452 OMAP3430_IVA2_MOD, CM_FCLKEN);
453
454 /* Set IVA2 boot mode to 'idle' */
455 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
456 OMAP343X_CONTROL_IVA2_BOOTMOD);
457
458 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700459 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800460
461 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700462 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800463
464 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700465 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600466 OMAP3430_RST2_IVA2_MASK |
467 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700468 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800469}
470
Kevin Hilman8111b222009-04-28 15:27:44 -0700471static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700472{
Kevin Hilman8111b222009-04-28 15:27:44 -0700473 u16 mask, padconf;
474
475 /* In a stand alone OMAP3430 where there is not a stacked
476 * modem for the D2D Idle Ack and D2D MStandby must be pulled
477 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
478 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
479 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
480 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
481 padconf |= mask;
482 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
483
484 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
485 padconf |= mask;
486 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
487
Kevin Hilman8bd22942009-05-28 10:56:16 -0700488 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700489 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600490 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700491 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700492 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700493}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700494
Kevin Hilman8111b222009-04-28 15:27:44 -0700495static void __init prcm_setup_regs(void)
496{
Govindraj.Re5863682010-09-27 20:20:25 +0530497 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
498 OMAP3630_EN_UART4_MASK : 0;
499 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
500 OMAP3630_GRPSEL_UART4_MASK : 0;
501
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700502 /* XXX This should be handled by hwmod code or SCM init code */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600503 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300504
Kevin Hilman8bd22942009-05-28 10:56:16 -0700505 /*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700506 * Enable control of expternal oscillator through
507 * sys_clkreq. In the long run clock framework should
508 * take care of this.
509 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700510 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700511 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
512 OMAP3430_GR_MOD,
513 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
514
515 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700516 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600517 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700518 WKUP_MOD, PM_WKEN);
519 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700520 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600521 OMAP3430_GRPSEL_GPT1_MASK |
522 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700523 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800524
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530525 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700526 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530527 OMAP3430_DSS_MOD, PM_WKEN);
528
Kevin Hilmanb427f922009-10-22 14:48:13 -0700529 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700530 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530531 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600532 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
533 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
534 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
535 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700536 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000537 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700538 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530539 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600540 OMAP3430_GRPSEL_GPIO3_MASK |
541 OMAP3430_GRPSEL_GPIO4_MASK |
542 OMAP3430_GRPSEL_GPIO5_MASK |
543 OMAP3430_GRPSEL_GPIO6_MASK |
544 OMAP3430_GRPSEL_UART3_MASK |
545 OMAP3430_GRPSEL_MCBSP2_MASK |
546 OMAP3430_GRPSEL_MCBSP3_MASK |
547 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000548 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
549
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700550 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700551 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
552 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
553 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
554 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700555
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700556 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700557 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
558 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
559 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
560 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
561 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
562 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
563 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700564
Kevin Hilman014c46d2009-04-27 07:50:23 -0700565 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700566 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700567
Kevin Hilman1155e422008-11-25 11:48:24 -0800568 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700569 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700570}
571
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700572void omap3_pm_off_mode_enable(int enable)
573{
574 struct power_state *pwrst;
575 u32 state;
576
577 if (enable)
578 state = PWRDM_POWER_OFF;
579 else
580 state = PWRDM_POWER_RET;
581
582 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600583 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
584 pwrst->pwrdm == core_pwrdm &&
585 state == PWRDM_POWER_OFF) {
586 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200587 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600588 __func__);
589 } else {
590 pwrst->next_state = state;
591 }
592 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700593 }
594}
595
Tero Kristo68d47782008-11-26 12:26:24 +0200596int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
597{
598 struct power_state *pwrst;
599
600 list_for_each_entry(pwrst, &pwrst_list, node) {
601 if (pwrst->pwrdm == pwrdm)
602 return pwrst->next_state;
603 }
604 return -EINVAL;
605}
606
607int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
608{
609 struct power_state *pwrst;
610
611 list_for_each_entry(pwrst, &pwrst_list, node) {
612 if (pwrst->pwrdm == pwrdm) {
613 pwrst->next_state = state;
614 return 0;
615 }
616 }
617 return -EINVAL;
618}
619
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300620static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700621{
622 struct power_state *pwrst;
623
624 if (!pwrdm->pwrsts)
625 return 0;
626
Ming Leid3d381c2009-08-22 21:20:26 +0800627 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700628 if (!pwrst)
629 return -ENOMEM;
630 pwrst->pwrdm = pwrdm;
631 pwrst->next_state = PWRDM_POWER_RET;
632 list_add(&pwrst->node, &pwrst_list);
633
634 if (pwrdm_has_hdwr_sar(pwrdm))
635 pwrdm_enable_hdwr_sar(pwrdm);
636
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530637 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700638}
639
640/*
Jean Pihet46e130d2011-06-29 18:40:23 +0200641 * Push functions to SRAM
642 *
643 * The minimum set of functions is pushed to SRAM for execution:
644 * - omap3_do_wfi for erratum i581 WA,
645 * - save_secure_ram_context for security extensions.
646 */
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530647void omap_push_sram_idle(void)
648{
Jean Pihet46e130d2011-06-29 18:40:23 +0200649 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
650
Tero Kristo27d59a42008-10-13 13:15:00 +0300651 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
652 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
653 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530654}
655
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600656static void __init pm_errata_configure(void)
657{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600658 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600659 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600660 /* Enable the l2 cache toggling in sleep logic */
661 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600662 if (omap_rev() < OMAP3630_REV_ES1_2)
663 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600664 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600665}
666
Shawn Guobbd707a2012-04-26 16:06:50 +0800667int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700668{
669 struct power_state *pwrst, *tmp;
Paul Walmsleyeeb37112012-04-13 06:34:32 -0600670 struct clockdomain *neon_clkdm, *mpu_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700671 int ret;
672
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600673 if (!omap3_has_io_chain_ctrl())
674 pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
675
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600676 pm_errata_configure();
677
Kevin Hilman8bd22942009-05-28 10:56:16 -0700678 /* XXX prcm_setup_regs needs to be before enabling hw
679 * supervised mode for powerdomains */
680 prcm_setup_regs();
681
Tero Kristo22f51372011-12-16 14:36:59 -0700682 ret = request_irq(omap_prcm_event_to_irq("wkup"),
683 _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
684
Kevin Hilman8bd22942009-05-28 10:56:16 -0700685 if (ret) {
Tero Kristo22f51372011-12-16 14:36:59 -0700686 pr_err("pm: Failed to request pm_wkup irq\n");
687 goto err1;
688 }
689
690 /* IO interrupt is shared with mux code */
691 ret = request_irq(omap_prcm_event_to_irq("io"),
692 _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
693 omap3_pm_init);
Kevin Hilman99b59df2012-04-27 16:05:51 -0700694 enable_irq(omap_prcm_event_to_irq("io"));
Tero Kristo22f51372011-12-16 14:36:59 -0700695
696 if (ret) {
697 pr_err("pm: Failed to request pm_io irq\n");
Mark A. Greerce229c52012-03-17 18:22:47 -0700698 goto err2;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700699 }
700
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300701 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700702 if (ret) {
Mark A. Greer98179852012-03-17 18:22:48 -0700703 pr_err("Failed to setup powerdomains\n");
Mark A. Greerce229c52012-03-17 18:22:47 -0700704 goto err3;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700705 }
706
Paul Walmsley92206fd2012-02-02 02:38:50 -0700707 (void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700708
709 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
710 if (mpu_pwrdm == NULL) {
Mark A. Greer98179852012-03-17 18:22:48 -0700711 pr_err("Failed to get mpu_pwrdm\n");
Mark A. Greerce229c52012-03-17 18:22:47 -0700712 ret = -EINVAL;
713 goto err3;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700714 }
715
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530716 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
717 per_pwrdm = pwrdm_lookup("per_pwrdm");
718 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +0200719 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530720
Paul Walmsley55ed9692010-01-26 20:12:59 -0700721 neon_clkdm = clkdm_lookup("neon_clkdm");
722 mpu_clkdm = clkdm_lookup("mpu_clkdm");
Paul Walmsley55ed9692010-01-26 20:12:59 -0700723
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700724#ifdef CONFIG_SUSPEND
Paul Walmsley14164082012-02-02 02:30:50 -0700725 omap_pm_suspend = omap3_pm_suspend;
726#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -0700727
Nicolas Pitre0bcd24b2012-01-04 16:27:48 -0500728 arm_pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300729 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700730
Nishanth Menon458e9992010-12-20 14:05:06 -0600731 /*
732 * RTA is disabled during initialization as per erratum i608
733 * it is safer to disable RTA by the bootloader, but we would like
734 * to be doubly sure here and prevent any mishaps.
735 */
736 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
737 omap3630_ctrl_disable_rta();
738
Paul Walmsley55ed9692010-01-26 20:12:59 -0700739 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300740 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
741 omap3_secure_ram_storage =
742 kmalloc(0x803F, GFP_KERNEL);
743 if (!omap3_secure_ram_storage)
Mark A. Greer98179852012-03-17 18:22:48 -0700744 pr_err("Memory allocation failed when "
745 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +0300746
Tero Kristo9d971402008-12-12 11:20:05 +0200747 local_irq_disable();
748 local_fiq_disable();
749
750 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -0800751 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +0200752 omap_dma_global_context_restore();
753
754 local_irq_enable();
755 local_fiq_enable();
756 }
757
758 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700759 return ret;
Mark A. Greerce229c52012-03-17 18:22:47 -0700760
761err3:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700762 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
763 list_del(&pwrst->node);
764 kfree(pwrst);
765 }
Mark A. Greerce229c52012-03-17 18:22:47 -0700766 free_irq(omap_prcm_event_to_irq("io"), omap3_pm_init);
767err2:
768 free_irq(omap_prcm_event_to_irq("wkup"), NULL);
769err1:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700770 return ret;
771}