| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *  sata_vsc.c - Vitesse VSC7174 4 port DPA SATA | 
 | 3 |  * | 
 | 4 |  *  Maintained by:  Jeremy Higdon @ SGI | 
 | 5 |  * 		    Please ALWAYS copy linux-ide@vger.kernel.org | 
 | 6 |  *		    on emails. | 
 | 7 |  * | 
 | 8 |  *  Copyright 2004 SGI | 
 | 9 |  * | 
 | 10 |  *  Bits from Jeff Garzik, Copyright RedHat, Inc. | 
 | 11 |  * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 12 |  * | 
 | 13 |  *  This program is free software; you can redistribute it and/or modify | 
 | 14 |  *  it under the terms of the GNU General Public License as published by | 
 | 15 |  *  the Free Software Foundation; either version 2, or (at your option) | 
 | 16 |  *  any later version. | 
 | 17 |  * | 
 | 18 |  *  This program is distributed in the hope that it will be useful, | 
 | 19 |  *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 20 |  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 21 |  *  GNU General Public License for more details. | 
 | 22 |  * | 
 | 23 |  *  You should have received a copy of the GNU General Public License | 
 | 24 |  *  along with this program; see the file COPYING.  If not, write to | 
 | 25 |  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 26 |  * | 
 | 27 |  * | 
 | 28 |  *  libata documentation is available via 'make {ps|pdf}docs', | 
 | 29 |  *  as Documentation/DocBook/libata.* | 
 | 30 |  * | 
 | 31 |  *  Vitesse hardware documentation presumably available under NDA. | 
 | 32 |  *  Intel 31244 (same hardware interface) documentation presumably | 
 | 33 |  *  available from http://developer.intel.com/ | 
 | 34 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 |  */ | 
 | 36 |  | 
 | 37 | #include <linux/kernel.h> | 
 | 38 | #include <linux/module.h> | 
 | 39 | #include <linux/pci.h> | 
 | 40 | #include <linux/init.h> | 
 | 41 | #include <linux/blkdev.h> | 
 | 42 | #include <linux/delay.h> | 
 | 43 | #include <linux/interrupt.h> | 
| domen@coderock.org | 7003c05 | 2005-04-08 09:53:09 +0200 | [diff] [blame] | 44 | #include <linux/dma-mapping.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 45 | #include <linux/device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include <scsi/scsi_host.h> | 
 | 47 | #include <linux/libata.h> | 
 | 48 |  | 
 | 49 | #define DRV_NAME	"sata_vsc" | 
| Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 50 | #define DRV_VERSION	"2.3" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 52 | enum { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 53 | 	VSC_MMIO_BAR			= 0, | 
 | 54 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 55 | 	/* Interrupt register offsets (from chip base address) */ | 
 | 56 | 	VSC_SATA_INT_STAT_OFFSET	= 0x00, | 
 | 57 | 	VSC_SATA_INT_MASK_OFFSET	= 0x04, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 59 | 	/* Taskfile registers offsets */ | 
 | 60 | 	VSC_SATA_TF_CMD_OFFSET		= 0x00, | 
 | 61 | 	VSC_SATA_TF_DATA_OFFSET		= 0x00, | 
 | 62 | 	VSC_SATA_TF_ERROR_OFFSET	= 0x04, | 
 | 63 | 	VSC_SATA_TF_FEATURE_OFFSET	= 0x06, | 
 | 64 | 	VSC_SATA_TF_NSECT_OFFSET	= 0x08, | 
 | 65 | 	VSC_SATA_TF_LBAL_OFFSET		= 0x0c, | 
 | 66 | 	VSC_SATA_TF_LBAM_OFFSET		= 0x10, | 
 | 67 | 	VSC_SATA_TF_LBAH_OFFSET		= 0x14, | 
 | 68 | 	VSC_SATA_TF_DEVICE_OFFSET	= 0x18, | 
 | 69 | 	VSC_SATA_TF_STATUS_OFFSET	= 0x1c, | 
 | 70 | 	VSC_SATA_TF_COMMAND_OFFSET	= 0x1d, | 
 | 71 | 	VSC_SATA_TF_ALTSTATUS_OFFSET	= 0x28, | 
 | 72 | 	VSC_SATA_TF_CTL_OFFSET		= 0x29, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 74 | 	/* DMA base */ | 
 | 75 | 	VSC_SATA_UP_DESCRIPTOR_OFFSET	= 0x64, | 
 | 76 | 	VSC_SATA_UP_DATA_BUFFER_OFFSET	= 0x6C, | 
 | 77 | 	VSC_SATA_DMA_CMD_OFFSET		= 0x70, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 79 | 	/* SCRs base */ | 
 | 80 | 	VSC_SATA_SCR_STATUS_OFFSET	= 0x100, | 
 | 81 | 	VSC_SATA_SCR_ERROR_OFFSET	= 0x104, | 
 | 82 | 	VSC_SATA_SCR_CONTROL_OFFSET	= 0x108, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 84 | 	/* Port stride */ | 
 | 85 | 	VSC_SATA_PORT_OFFSET		= 0x200, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 |  | 
| Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 87 | 	/* Error interrupt status bit offsets */ | 
 | 88 | 	VSC_SATA_INT_ERROR_CRC		= 0x40, | 
 | 89 | 	VSC_SATA_INT_ERROR_T		= 0x20, | 
 | 90 | 	VSC_SATA_INT_ERROR_P		= 0x10, | 
 | 91 | 	VSC_SATA_INT_ERROR_R		= 0x8, | 
 | 92 | 	VSC_SATA_INT_ERROR_E		= 0x4, | 
 | 93 | 	VSC_SATA_INT_ERROR_M		= 0x2, | 
 | 94 | 	VSC_SATA_INT_PHY_CHANGE		= 0x1, | 
 | 95 | 	VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC  | VSC_SATA_INT_ERROR_T | \ | 
 | 96 | 			      VSC_SATA_INT_ERROR_P    | VSC_SATA_INT_ERROR_R | \ | 
 | 97 | 			      VSC_SATA_INT_ERROR_E    | VSC_SATA_INT_ERROR_M | \ | 
 | 98 | 			      VSC_SATA_INT_PHY_CHANGE), | 
| Dan Wolstenholme | 7cbaa86 | 2007-01-09 05:59:21 -0500 | [diff] [blame] | 99 | }; | 
| Dan Williams | c962990 | 2006-03-21 22:07:13 -0500 | [diff] [blame] | 100 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 101 | static int vsc_sata_scr_read(struct ata_link *link, | 
 | 102 | 			     unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | { | 
 | 104 | 	if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 105 | 		return -EINVAL; | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 106 | 	*val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 107 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | } | 
 | 109 |  | 
 | 110 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 111 | static int vsc_sata_scr_write(struct ata_link *link, | 
 | 112 | 			      unsigned int sc_reg, u32 val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | { | 
 | 114 | 	if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 115 | 		return -EINVAL; | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 116 | 	writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 117 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | } | 
 | 119 |  | 
 | 120 |  | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 121 | static void vsc_freeze(struct ata_port *ap) | 
 | 122 | { | 
 | 123 | 	void __iomem *mask_addr; | 
 | 124 |  | 
 | 125 | 	mask_addr = ap->host->iomap[VSC_MMIO_BAR] + | 
 | 126 | 		VSC_SATA_INT_MASK_OFFSET + ap->port_no; | 
 | 127 |  | 
 | 128 | 	writeb(0, mask_addr); | 
 | 129 | } | 
 | 130 |  | 
 | 131 |  | 
 | 132 | static void vsc_thaw(struct ata_port *ap) | 
 | 133 | { | 
 | 134 | 	void __iomem *mask_addr; | 
 | 135 |  | 
 | 136 | 	mask_addr = ap->host->iomap[VSC_MMIO_BAR] + | 
 | 137 | 		VSC_SATA_INT_MASK_OFFSET + ap->port_no; | 
 | 138 |  | 
 | 139 | 	writeb(0xff, mask_addr); | 
 | 140 | } | 
 | 141 |  | 
 | 142 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl) | 
 | 144 | { | 
| Al Viro | 307e4dc | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 145 | 	void __iomem *mask_addr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | 	u8 mask; | 
 | 147 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 148 | 	mask_addr = ap->host->iomap[VSC_MMIO_BAR] + | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | 		VSC_SATA_INT_MASK_OFFSET + ap->port_no; | 
 | 150 | 	mask = readb(mask_addr); | 
 | 151 | 	if (ctl & ATA_NIEN) | 
 | 152 | 		mask |= 0x80; | 
 | 153 | 	else | 
 | 154 | 		mask &= 0x7F; | 
 | 155 | 	writeb(mask, mask_addr); | 
 | 156 | } | 
 | 157 |  | 
 | 158 |  | 
| Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 159 | static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | { | 
 | 161 | 	struct ata_ioports *ioaddr = &ap->ioaddr; | 
 | 162 | 	unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR; | 
 | 163 |  | 
 | 164 | 	/* | 
 | 165 | 	 * The only thing the ctl register is used for is SRST. | 
 | 166 | 	 * That is not enabled or disabled via tf_load. | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 167 | 	 * However, if ATA_NIEN is changed, then we need to change | 
 | 168 | 	 * the interrupt register. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | 	 */ | 
 | 170 | 	if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) { | 
 | 171 | 		ap->last_ctl = tf->ctl; | 
 | 172 | 		vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN); | 
 | 173 | 	} | 
 | 174 | 	if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) { | 
| Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 175 | 		writew(tf->feature | (((u16)tf->hob_feature) << 8), | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 176 | 		       ioaddr->feature_addr); | 
| Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 177 | 		writew(tf->nsect | (((u16)tf->hob_nsect) << 8), | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 178 | 		       ioaddr->nsect_addr); | 
| Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 179 | 		writew(tf->lbal | (((u16)tf->hob_lbal) << 8), | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 180 | 		       ioaddr->lbal_addr); | 
| Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 181 | 		writew(tf->lbam | (((u16)tf->hob_lbam) << 8), | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 182 | 		       ioaddr->lbam_addr); | 
| Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 183 | 		writew(tf->lbah | (((u16)tf->hob_lbah) << 8), | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 184 | 		       ioaddr->lbah_addr); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | 	} else if (is_addr) { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 186 | 		writew(tf->feature, ioaddr->feature_addr); | 
 | 187 | 		writew(tf->nsect, ioaddr->nsect_addr); | 
 | 188 | 		writew(tf->lbal, ioaddr->lbal_addr); | 
 | 189 | 		writew(tf->lbam, ioaddr->lbam_addr); | 
 | 190 | 		writew(tf->lbah, ioaddr->lbah_addr); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | 	} | 
 | 192 |  | 
 | 193 | 	if (tf->flags & ATA_TFLAG_DEVICE) | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 194 | 		writeb(tf->device, ioaddr->device_addr); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 |  | 
 | 196 | 	ata_wait_idle(ap); | 
 | 197 | } | 
 | 198 |  | 
 | 199 |  | 
 | 200 | static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf) | 
 | 201 | { | 
 | 202 | 	struct ata_ioports *ioaddr = &ap->ioaddr; | 
| Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 203 | 	u16 nsect, lbal, lbam, lbah, feature; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 |  | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 205 | 	tf->command = ata_sff_check_status(ap); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 206 | 	tf->device = readw(ioaddr->device_addr); | 
 | 207 | 	feature = readw(ioaddr->error_addr); | 
 | 208 | 	nsect = readw(ioaddr->nsect_addr); | 
 | 209 | 	lbal = readw(ioaddr->lbal_addr); | 
 | 210 | 	lbam = readw(ioaddr->lbam_addr); | 
 | 211 | 	lbah = readw(ioaddr->lbah_addr); | 
| Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 212 |  | 
 | 213 | 	tf->feature = feature; | 
 | 214 | 	tf->nsect = nsect; | 
 | 215 | 	tf->lbal = lbal; | 
 | 216 | 	tf->lbam = lbam; | 
 | 217 | 	tf->lbah = lbah; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 |  | 
 | 219 | 	if (tf->flags & ATA_TFLAG_LBA48) { | 
| Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 220 | 		tf->hob_feature = feature >> 8; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | 		tf->hob_nsect = nsect >> 8; | 
 | 222 | 		tf->hob_lbal = lbal >> 8; | 
 | 223 | 		tf->hob_lbam = lbam >> 8; | 
 | 224 | 		tf->hob_lbah = lbah >> 8; | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 225 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | } | 
 | 227 |  | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 228 | static inline void vsc_error_intr(u8 port_status, struct ata_port *ap) | 
 | 229 | { | 
 | 230 | 	if (port_status & (VSC_SATA_INT_PHY_CHANGE | VSC_SATA_INT_ERROR_M)) | 
 | 231 | 		ata_port_freeze(ap); | 
 | 232 | 	else | 
 | 233 | 		ata_port_abort(ap); | 
 | 234 | } | 
 | 235 |  | 
 | 236 | static void vsc_port_intr(u8 port_status, struct ata_port *ap) | 
 | 237 | { | 
 | 238 | 	struct ata_queued_cmd *qc; | 
 | 239 | 	int handled = 0; | 
 | 240 |  | 
 | 241 | 	if (unlikely(port_status & VSC_SATA_INT_ERROR)) { | 
 | 242 | 		vsc_error_intr(port_status, ap); | 
 | 243 | 		return; | 
 | 244 | 	} | 
 | 245 |  | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 246 | 	qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 247 | 	if (qc && likely(!(qc->tf.flags & ATA_TFLAG_POLLING))) | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 248 | 		handled = ata_bmdma_port_intr(ap, qc); | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 249 |  | 
 | 250 | 	/* We received an interrupt during a polled command, | 
 | 251 | 	 * or some other spurious condition.  Interrupt reporting | 
 | 252 | 	 * with this hardware is fairly reliable so it is safe to | 
 | 253 | 	 * simply clear the interrupt | 
 | 254 | 	 */ | 
 | 255 | 	if (unlikely(!handled)) | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 256 | 		ap->ops->sff_check_status(ap); | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 257 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 |  | 
 | 259 | /* | 
 | 260 |  * vsc_sata_interrupt | 
 | 261 |  * | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 262 |  * Read the interrupt register and process for the devices that have | 
 | 263 |  * them pending. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 |  */ | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 265 | static irqreturn_t vsc_sata_interrupt(int irq, void *dev_instance) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 267 | 	struct ata_host *host = dev_instance; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | 	unsigned int i; | 
 | 269 | 	unsigned int handled = 0; | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 270 | 	u32 status; | 
 | 271 |  | 
 | 272 | 	status = readl(host->iomap[VSC_MMIO_BAR] + VSC_SATA_INT_STAT_OFFSET); | 
 | 273 |  | 
 | 274 | 	if (unlikely(status == 0xffffffff || status == 0)) { | 
 | 275 | 		if (status) | 
 | 276 | 			dev_printk(KERN_ERR, host->dev, | 
 | 277 | 				": IRQ status == 0xffffffff, " | 
 | 278 | 				"PCI fault or device removal?\n"); | 
 | 279 | 		goto out; | 
 | 280 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 282 | 	spin_lock(&host->lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 284 | 	for (i = 0; i < host->n_ports; i++) { | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 285 | 		u8 port_status = (status >> (8 * i)) & 0xff; | 
 | 286 | 		if (port_status) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 287 | 			vsc_port_intr(port_status, host->ports[i]); | 
 | 288 | 			handled++; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | 		} | 
 | 290 | 	} | 
 | 291 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 292 | 	spin_unlock(&host->lock); | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 293 | out: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | 	return IRQ_RETVAL(handled); | 
 | 295 | } | 
 | 296 |  | 
 | 297 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 298 | static struct scsi_host_template vsc_sata_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 299 | 	ATA_BMDMA_SHT(DRV_NAME), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | }; | 
 | 301 |  | 
 | 302 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 303 | static struct ata_port_operations vsc_sata_ops = { | 
 | 304 | 	.inherits		= &ata_bmdma_port_ops, | 
| Alan Cox | c96f173 | 2009-03-24 10:23:46 +0000 | [diff] [blame] | 305 | 	/* The IRQ handling is not quite standard SFF behaviour so we | 
 | 306 | 	   cannot use the default lost interrupt handler */ | 
 | 307 | 	.lost_interrupt		= ATA_OP_NULL, | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 308 | 	.sff_tf_load		= vsc_sata_tf_load, | 
 | 309 | 	.sff_tf_read		= vsc_sata_tf_read, | 
| Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 310 | 	.freeze			= vsc_freeze, | 
 | 311 | 	.thaw			= vsc_thaw, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | 	.scr_read		= vsc_sata_scr_read, | 
 | 313 | 	.scr_write		= vsc_sata_scr_write, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | }; | 
 | 315 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 316 | static void __devinit vsc_sata_setup_port(struct ata_ioports *port, | 
 | 317 | 					  void __iomem *base) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | { | 
 | 319 | 	port->cmd_addr		= base + VSC_SATA_TF_CMD_OFFSET; | 
 | 320 | 	port->data_addr		= base + VSC_SATA_TF_DATA_OFFSET; | 
 | 321 | 	port->error_addr	= base + VSC_SATA_TF_ERROR_OFFSET; | 
 | 322 | 	port->feature_addr	= base + VSC_SATA_TF_FEATURE_OFFSET; | 
 | 323 | 	port->nsect_addr	= base + VSC_SATA_TF_NSECT_OFFSET; | 
 | 324 | 	port->lbal_addr		= base + VSC_SATA_TF_LBAL_OFFSET; | 
 | 325 | 	port->lbam_addr		= base + VSC_SATA_TF_LBAM_OFFSET; | 
 | 326 | 	port->lbah_addr		= base + VSC_SATA_TF_LBAH_OFFSET; | 
 | 327 | 	port->device_addr	= base + VSC_SATA_TF_DEVICE_OFFSET; | 
 | 328 | 	port->status_addr	= base + VSC_SATA_TF_STATUS_OFFSET; | 
 | 329 | 	port->command_addr	= base + VSC_SATA_TF_COMMAND_OFFSET; | 
 | 330 | 	port->altstatus_addr	= base + VSC_SATA_TF_ALTSTATUS_OFFSET; | 
 | 331 | 	port->ctl_addr		= base + VSC_SATA_TF_CTL_OFFSET; | 
 | 332 | 	port->bmdma_addr	= base + VSC_SATA_DMA_CMD_OFFSET; | 
 | 333 | 	port->scr_addr		= base + VSC_SATA_SCR_STATUS_OFFSET; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 334 | 	writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET); | 
 | 335 | 	writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | } | 
 | 337 |  | 
 | 338 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 339 | static int __devinit vsc_sata_init_one(struct pci_dev *pdev, | 
 | 340 | 				       const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 342 | 	static const struct ata_port_info pi = { | 
 | 343 | 		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
 | 344 | 				  ATA_FLAG_MMIO, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 345 | 		.pio_mask	= ATA_PIO4, | 
 | 346 | 		.mwdma_mask	= ATA_MWDMA2, | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 347 | 		.udma_mask	= ATA_UDMA6, | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 348 | 		.port_ops	= &vsc_sata_ops, | 
 | 349 | 	}; | 
 | 350 | 	const struct ata_port_info *ppi[] = { &pi, NULL }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | 	static int printed_version; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 352 | 	struct ata_host *host; | 
| Al Viro | 307e4dc | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 353 | 	void __iomem *mmio_base; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 354 | 	int i, rc; | 
| Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 355 | 	u8 cls; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 |  | 
 | 357 | 	if (!printed_version++) | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 358 | 		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 360 | 	/* allocate host */ | 
 | 361 | 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4); | 
 | 362 | 	if (!host) | 
 | 363 | 		return -ENOMEM; | 
 | 364 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 365 | 	rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | 	if (rc) | 
 | 367 | 		return rc; | 
 | 368 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 369 | 	/* check if we have needed resource mapped */ | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 370 | 	if (pci_resource_len(pdev, 0) == 0) | 
 | 371 | 		return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 373 | 	/* map IO regions and intialize host accordingly */ | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 374 | 	rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME); | 
 | 375 | 	if (rc == -EBUSY) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 376 | 		pcim_pin_device(pdev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 377 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 378 | 		return rc; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 379 | 	host->iomap = pcim_iomap_table(pdev); | 
 | 380 |  | 
 | 381 | 	mmio_base = host->iomap[VSC_MMIO_BAR]; | 
 | 382 |  | 
| Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 383 | 	for (i = 0; i < host->n_ports; i++) { | 
 | 384 | 		struct ata_port *ap = host->ports[i]; | 
 | 385 | 		unsigned int offset = (i + 1) * VSC_SATA_PORT_OFFSET; | 
 | 386 |  | 
 | 387 | 		vsc_sata_setup_port(&ap->ioaddr, mmio_base + offset); | 
 | 388 |  | 
 | 389 | 		ata_port_pbar_desc(ap, VSC_MMIO_BAR, -1, "mmio"); | 
 | 390 | 		ata_port_pbar_desc(ap, VSC_MMIO_BAR, offset, "port"); | 
 | 391 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 |  | 
 | 393 | 	/* | 
 | 394 | 	 * Use 32 bit DMA mask, because 64 bit address support is poor. | 
 | 395 | 	 */ | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 396 | 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 398 | 		return rc; | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 399 | 	rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 401 | 		return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | 	/* | 
| Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 404 | 	 * Due to a bug in the chip, the default cache line size can't be | 
 | 405 | 	 * used (unless the default is non-zero). | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | 	 */ | 
| Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 407 | 	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls); | 
 | 408 | 	if (cls == 0x00) | 
 | 409 | 		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 411 | 	if (pci_enable_msi(pdev) == 0) | 
| Dan Wolstenholme | 7cbaa86 | 2007-01-09 05:59:21 -0500 | [diff] [blame] | 412 | 		pci_intx(pdev, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 |  | 
| Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 414 | 	/* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | 	 * Config offset 0x98 is "Extended Control and Status Register 0" | 
 | 416 | 	 * Default value is (1 << 28).  All bits except bit 28 are reserved in | 
 | 417 | 	 * DPA mode.  If bit 28 is set, LED 0 reflects all ports' activity. | 
 | 418 | 	 * If bit 28 is clear, each port has its own LED. | 
 | 419 | 	 */ | 
 | 420 | 	pci_write_config_dword(pdev, 0x98, 0); | 
 | 421 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 422 | 	pci_set_master(pdev); | 
 | 423 | 	return ata_host_activate(host, pdev->irq, vsc_sata_interrupt, | 
 | 424 | 				 IRQF_SHARED, &vsc_sata_sht); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | } | 
 | 426 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 427 | static const struct pci_device_id vsc_sata_pci_tbl[] = { | 
| Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 428 | 	{ PCI_VENDOR_ID_VITESSE, 0x7174, | 
| Brent Casavant | 74d0a98 | 2006-05-10 01:49:14 -0700 | [diff] [blame] | 429 | 	  PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 }, | 
| Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 430 | 	{ PCI_VENDOR_ID_INTEL, 0x3200, | 
| Brent Casavant | 74d0a98 | 2006-05-10 01:49:14 -0700 | [diff] [blame] | 431 | 	  PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 }, | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 432 |  | 
| Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 433 | 	{ }	/* terminate list */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | }; | 
 | 435 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | static struct pci_driver vsc_sata_pci_driver = { | 
 | 437 | 	.name			= DRV_NAME, | 
 | 438 | 	.id_table		= vsc_sata_pci_tbl, | 
 | 439 | 	.probe			= vsc_sata_init_one, | 
 | 440 | 	.remove			= ata_pci_remove_one, | 
 | 441 | }; | 
 | 442 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | static int __init vsc_sata_init(void) | 
 | 444 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 445 | 	return pci_register_driver(&vsc_sata_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | } | 
 | 447 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | static void __exit vsc_sata_exit(void) | 
 | 449 | { | 
 | 450 | 	pci_unregister_driver(&vsc_sata_pci_driver); | 
 | 451 | } | 
 | 452 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | MODULE_AUTHOR("Jeremy Higdon"); | 
 | 454 | MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller"); | 
 | 455 | MODULE_LICENSE("GPL"); | 
 | 456 | MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl); | 
 | 457 | MODULE_VERSION(DRV_VERSION); | 
 | 458 |  | 
 | 459 | module_init(vsc_sata_init); | 
 | 460 | module_exit(vsc_sata_exit); |