blob: b42b6994fd948a9db582bdb69317a8ef0a82dc98 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
James Smartcb5172e2010-03-15 11:25:07 -040044#define bf_get_le32(name, ptr) \
45 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040046#define bf_get(name, ptr) \
47 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_set_le32(name, ptr, value) \
49 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
50 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
51 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040052#define bf_set(name, ptr, value) \
53 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
54 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
55
56struct dma_address {
57 uint32_t addr_lo;
58 uint32_t addr_hi;
59};
60
James Smart8fa38512009-07-19 10:01:03 -040061struct lpfc_sli_intf {
62 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050063#define lpfc_sli_intf_valid_SHIFT 29
64#define lpfc_sli_intf_valid_MASK 0x00000007
65#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040066#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050067#define lpfc_sli_intf_sli_hint2_SHIFT 24
68#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
69#define lpfc_sli_intf_sli_hint2_WORD word0
70#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
71#define lpfc_sli_intf_sli_hint1_SHIFT 16
72#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
73#define lpfc_sli_intf_sli_hint1_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
75#define LPFC_SLI_INTF_SLI_HINT1_1 1
76#define LPFC_SLI_INTF_SLI_HINT1_2 2
77#define lpfc_sli_intf_if_type_SHIFT 12
78#define lpfc_sli_intf_if_type_MASK 0x0000000F
79#define lpfc_sli_intf_if_type_WORD word0
80#define LPFC_SLI_INTF_IF_TYPE_0 0
81#define LPFC_SLI_INTF_IF_TYPE_1 1
82#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050083#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050084#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050085#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050086#define LPFC_SLI_INTF_FAMILY_BE2 0x0
87#define LPFC_SLI_INTF_FAMILY_BE3 0x1
88#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
89#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_slirev_SHIFT 4
91#define lpfc_sli_intf_slirev_MASK 0x0000000F
92#define lpfc_sli_intf_slirev_WORD word0
93#define LPFC_SLI_INTF_REV_SLI3 3
94#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050095#define lpfc_sli_intf_func_type_SHIFT 0
96#define lpfc_sli_intf_func_type_MASK 0x00000001
97#define lpfc_sli_intf_func_type_WORD word0
98#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
99#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400100};
101
James Smartda0436e2009-05-22 14:51:39 -0400102#define LPFC_SLI4_MBX_EMBED true
103#define LPFC_SLI4_MBX_NEMBED false
104
105#define LPFC_SLI4_MB_WORD_COUNT 64
106#define LPFC_MAX_MQ_PAGE 8
107#define LPFC_MAX_WQ_PAGE 8
108#define LPFC_MAX_CQ_PAGE 4
109#define LPFC_MAX_EQ_PAGE 8
110
111#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
112#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
113#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
114
115/* Define SLI4 Alignment requirements. */
116#define LPFC_ALIGN_16_BYTE 16
117#define LPFC_ALIGN_64_BYTE 64
118
119/* Define SLI4 specific definitions. */
120#define LPFC_MQ_CQE_BYTE_OFFSET 256
121#define LPFC_MBX_CMD_HDR_LENGTH 16
122#define LPFC_MBX_ERROR_RANGE 0x4000
123#define LPFC_BMBX_BIT1_ADDR_HI 0x2
124#define LPFC_BMBX_BIT1_ADDR_LO 0
125#define LPFC_RPI_HDR_COUNT 64
126#define LPFC_HDR_TEMPLATE_SIZE 4096
127#define LPFC_RPI_ALLOC_ERROR 0xFFFF
128#define LPFC_FCF_RECORD_WD_CNT 132
129#define LPFC_ENTIRE_FCF_DATABASE 0
130#define LPFC_DFLT_FCF_INDEX 0
131
132/* Virtual function numbers */
133#define LPFC_VF0 0
134#define LPFC_VF1 1
135#define LPFC_VF2 2
136#define LPFC_VF3 3
137#define LPFC_VF4 4
138#define LPFC_VF5 5
139#define LPFC_VF6 6
140#define LPFC_VF7 7
141#define LPFC_VF8 8
142#define LPFC_VF9 9
143#define LPFC_VF10 10
144#define LPFC_VF11 11
145#define LPFC_VF12 12
146#define LPFC_VF13 13
147#define LPFC_VF14 14
148#define LPFC_VF15 15
149#define LPFC_VF16 16
150#define LPFC_VF17 17
151#define LPFC_VF18 18
152#define LPFC_VF19 19
153#define LPFC_VF20 20
154#define LPFC_VF21 21
155#define LPFC_VF22 22
156#define LPFC_VF23 23
157#define LPFC_VF24 24
158#define LPFC_VF25 25
159#define LPFC_VF26 26
160#define LPFC_VF27 27
161#define LPFC_VF28 28
162#define LPFC_VF29 29
163#define LPFC_VF30 30
164#define LPFC_VF31 31
165
166/* PCI function numbers */
167#define LPFC_PCI_FUNC0 0
168#define LPFC_PCI_FUNC1 1
169#define LPFC_PCI_FUNC2 2
170#define LPFC_PCI_FUNC3 3
171#define LPFC_PCI_FUNC4 4
172
173/* Active interrupt test count */
174#define LPFC_ACT_INTR_CNT 4
175
176/* Delay Multiplier constant */
177#define LPFC_DMULT_CONST 651042
178#define LPFC_MIM_IMAX 636
179#define LPFC_FP_DEF_IMAX 10000
180#define LPFC_SP_DEF_IMAX 10000
181
James Smart28baac72010-02-12 14:42:03 -0500182/* PORT_CAPABILITIES constants. */
183#define LPFC_MAX_SUPPORTED_PAGES 8
184
James Smartda0436e2009-05-22 14:51:39 -0400185struct ulp_bde64 {
186 union ULP_BDE_TUS {
187 uint32_t w;
188 struct {
189#ifdef __BIG_ENDIAN_BITFIELD
190 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
191 VALUE !! */
192 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
193#else /* __LITTLE_ENDIAN_BITFIELD */
194 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
195 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
196 VALUE !! */
197#endif
198#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
199#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
200#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
201#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
202#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
203#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
204#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
205 } f;
206 } tus;
207 uint32_t addrLow;
208 uint32_t addrHigh;
209};
210
211struct lpfc_sli4_flags {
212 uint32_t word0;
213#define lpfc_fip_flag_SHIFT 0
214#define lpfc_fip_flag_MASK 0x00000001
215#define lpfc_fip_flag_WORD word0
216};
217
James Smart5ffc2662009-11-18 15:39:44 -0500218struct sli4_bls_acc {
219 uint32_t word0_rsvd; /* Word0 must be reserved */
220 uint32_t word1;
221#define lpfc_abts_orig_SHIFT 0
222#define lpfc_abts_orig_MASK 0x00000001
223#define lpfc_abts_orig_WORD word1
224#define LPFC_ABTS_UNSOL_RSP 1
225#define LPFC_ABTS_UNSOL_INT 0
226 uint32_t word2;
227#define lpfc_abts_rxid_SHIFT 0
228#define lpfc_abts_rxid_MASK 0x0000FFFF
229#define lpfc_abts_rxid_WORD word2
230#define lpfc_abts_oxid_SHIFT 16
231#define lpfc_abts_oxid_MASK 0x0000FFFF
232#define lpfc_abts_oxid_WORD word2
233 uint32_t word3;
234 uint32_t word4;
235 uint32_t word5_rsvd; /* Word5 must be reserved */
236};
237
James Smartda0436e2009-05-22 14:51:39 -0400238/* event queue entry structure */
239struct lpfc_eqe {
240 uint32_t word0;
241#define lpfc_eqe_resource_id_SHIFT 16
242#define lpfc_eqe_resource_id_MASK 0x000000FF
243#define lpfc_eqe_resource_id_WORD word0
244#define lpfc_eqe_minor_code_SHIFT 4
245#define lpfc_eqe_minor_code_MASK 0x00000FFF
246#define lpfc_eqe_minor_code_WORD word0
247#define lpfc_eqe_major_code_SHIFT 1
248#define lpfc_eqe_major_code_MASK 0x00000007
249#define lpfc_eqe_major_code_WORD word0
250#define lpfc_eqe_valid_SHIFT 0
251#define lpfc_eqe_valid_MASK 0x00000001
252#define lpfc_eqe_valid_WORD word0
253};
254
255/* completion queue entry structure (common fields for all cqe types) */
256struct lpfc_cqe {
257 uint32_t reserved0;
258 uint32_t reserved1;
259 uint32_t reserved2;
260 uint32_t word3;
261#define lpfc_cqe_valid_SHIFT 31
262#define lpfc_cqe_valid_MASK 0x00000001
263#define lpfc_cqe_valid_WORD word3
264#define lpfc_cqe_code_SHIFT 16
265#define lpfc_cqe_code_MASK 0x000000FF
266#define lpfc_cqe_code_WORD word3
267};
268
269/* Completion Queue Entry Status Codes */
270#define CQE_STATUS_SUCCESS 0x0
271#define CQE_STATUS_FCP_RSP_FAILURE 0x1
272#define CQE_STATUS_REMOTE_STOP 0x2
273#define CQE_STATUS_LOCAL_REJECT 0x3
274#define CQE_STATUS_NPORT_RJT 0x4
275#define CQE_STATUS_FABRIC_RJT 0x5
276#define CQE_STATUS_NPORT_BSY 0x6
277#define CQE_STATUS_FABRIC_BSY 0x7
278#define CQE_STATUS_INTERMED_RSP 0x8
279#define CQE_STATUS_LS_RJT 0x9
280#define CQE_STATUS_CMD_REJECT 0xb
281#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
282#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
283
284/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
285#define CQE_HW_STATUS_NO_ERR 0x0
286#define CQE_HW_STATUS_UNDERRUN 0x1
287#define CQE_HW_STATUS_OVERRUN 0x2
288
289/* Completion Queue Entry Codes */
290#define CQE_CODE_COMPL_WQE 0x1
291#define CQE_CODE_RELEASE_WQE 0x2
292#define CQE_CODE_RECEIVE 0x4
293#define CQE_CODE_XRI_ABORTED 0x5
294
295/* completion queue entry for wqe completions */
296struct lpfc_wcqe_complete {
297 uint32_t word0;
298#define lpfc_wcqe_c_request_tag_SHIFT 16
299#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
300#define lpfc_wcqe_c_request_tag_WORD word0
301#define lpfc_wcqe_c_status_SHIFT 8
302#define lpfc_wcqe_c_status_MASK 0x000000FF
303#define lpfc_wcqe_c_status_WORD word0
304#define lpfc_wcqe_c_hw_status_SHIFT 0
305#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
306#define lpfc_wcqe_c_hw_status_WORD word0
307 uint32_t total_data_placed;
308 uint32_t parameter;
309 uint32_t word3;
310#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
311#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
312#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
313#define lpfc_wcqe_c_xb_SHIFT 28
314#define lpfc_wcqe_c_xb_MASK 0x00000001
315#define lpfc_wcqe_c_xb_WORD word3
316#define lpfc_wcqe_c_pv_SHIFT 27
317#define lpfc_wcqe_c_pv_MASK 0x00000001
318#define lpfc_wcqe_c_pv_WORD word3
319#define lpfc_wcqe_c_priority_SHIFT 24
320#define lpfc_wcqe_c_priority_MASK 0x00000007
321#define lpfc_wcqe_c_priority_WORD word3
322#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
323#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
324#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
325};
326
327/* completion queue entry for wqe release */
328struct lpfc_wcqe_release {
329 uint32_t reserved0;
330 uint32_t reserved1;
331 uint32_t word2;
332#define lpfc_wcqe_r_wq_id_SHIFT 16
333#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
334#define lpfc_wcqe_r_wq_id_WORD word2
335#define lpfc_wcqe_r_wqe_index_SHIFT 0
336#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
337#define lpfc_wcqe_r_wqe_index_WORD word2
338 uint32_t word3;
339#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
340#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
341#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
342#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
343#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
344#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
345};
346
347struct sli4_wcqe_xri_aborted {
348 uint32_t word0;
349#define lpfc_wcqe_xa_status_SHIFT 8
350#define lpfc_wcqe_xa_status_MASK 0x000000FF
351#define lpfc_wcqe_xa_status_WORD word0
352 uint32_t parameter;
353 uint32_t word2;
354#define lpfc_wcqe_xa_remote_xid_SHIFT 16
355#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
356#define lpfc_wcqe_xa_remote_xid_WORD word2
357#define lpfc_wcqe_xa_xri_SHIFT 0
358#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
359#define lpfc_wcqe_xa_xri_WORD word2
360 uint32_t word3;
361#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
362#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
363#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
364#define lpfc_wcqe_xa_ia_SHIFT 30
365#define lpfc_wcqe_xa_ia_MASK 0x00000001
366#define lpfc_wcqe_xa_ia_WORD word3
367#define CQE_XRI_ABORTED_IA_REMOTE 0
368#define CQE_XRI_ABORTED_IA_LOCAL 1
369#define lpfc_wcqe_xa_br_SHIFT 29
370#define lpfc_wcqe_xa_br_MASK 0x00000001
371#define lpfc_wcqe_xa_br_WORD word3
372#define CQE_XRI_ABORTED_BR_BA_ACC 0
373#define CQE_XRI_ABORTED_BR_BA_RJT 1
374#define lpfc_wcqe_xa_eo_SHIFT 28
375#define lpfc_wcqe_xa_eo_MASK 0x00000001
376#define lpfc_wcqe_xa_eo_WORD word3
377#define CQE_XRI_ABORTED_EO_REMOTE 0
378#define CQE_XRI_ABORTED_EO_LOCAL 1
379#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
380#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
381#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
382};
383
384/* completion queue entry structure for rqe completion */
385struct lpfc_rcqe {
386 uint32_t word0;
387#define lpfc_rcqe_bindex_SHIFT 16
388#define lpfc_rcqe_bindex_MASK 0x0000FFF
389#define lpfc_rcqe_bindex_WORD word0
390#define lpfc_rcqe_status_SHIFT 8
391#define lpfc_rcqe_status_MASK 0x000000FF
392#define lpfc_rcqe_status_WORD word0
393#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
394#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
395#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
396#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
397 uint32_t reserved1;
398 uint32_t word2;
399#define lpfc_rcqe_length_SHIFT 16
400#define lpfc_rcqe_length_MASK 0x0000FFFF
401#define lpfc_rcqe_length_WORD word2
402#define lpfc_rcqe_rq_id_SHIFT 6
403#define lpfc_rcqe_rq_id_MASK 0x000003FF
404#define lpfc_rcqe_rq_id_WORD word2
405#define lpfc_rcqe_fcf_id_SHIFT 0
406#define lpfc_rcqe_fcf_id_MASK 0x0000003F
407#define lpfc_rcqe_fcf_id_WORD word2
408 uint32_t word3;
409#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
410#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
411#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
412#define lpfc_rcqe_port_SHIFT 30
413#define lpfc_rcqe_port_MASK 0x00000001
414#define lpfc_rcqe_port_WORD word3
415#define lpfc_rcqe_hdr_length_SHIFT 24
416#define lpfc_rcqe_hdr_length_MASK 0x0000001F
417#define lpfc_rcqe_hdr_length_WORD word3
418#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
419#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
420#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
421#define lpfc_rcqe_eof_SHIFT 8
422#define lpfc_rcqe_eof_MASK 0x000000FF
423#define lpfc_rcqe_eof_WORD word3
424#define FCOE_EOFn 0x41
425#define FCOE_EOFt 0x42
426#define FCOE_EOFni 0x49
427#define FCOE_EOFa 0x50
428#define lpfc_rcqe_sof_SHIFT 0
429#define lpfc_rcqe_sof_MASK 0x000000FF
430#define lpfc_rcqe_sof_WORD word3
431#define FCOE_SOFi2 0x2d
432#define FCOE_SOFi3 0x2e
433#define FCOE_SOFn2 0x35
434#define FCOE_SOFn3 0x36
435};
436
James Smartda0436e2009-05-22 14:51:39 -0400437struct lpfc_rqe {
438 uint32_t address_hi;
439 uint32_t address_lo;
440};
441
442/* buffer descriptors */
443struct lpfc_bde4 {
444 uint32_t addr_hi;
445 uint32_t addr_lo;
446 uint32_t word2;
447#define lpfc_bde4_last_SHIFT 31
448#define lpfc_bde4_last_MASK 0x00000001
449#define lpfc_bde4_last_WORD word2
450#define lpfc_bde4_sge_offset_SHIFT 0
451#define lpfc_bde4_sge_offset_MASK 0x000003FF
452#define lpfc_bde4_sge_offset_WORD word2
453 uint32_t word3;
454#define lpfc_bde4_length_SHIFT 0
455#define lpfc_bde4_length_MASK 0x000000FF
456#define lpfc_bde4_length_WORD word3
457};
458
459struct lpfc_register {
460 uint32_t word0;
461};
462
James Smart085c6472010-11-20 23:11:37 -0500463/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400464#define LPFC_UERR_STATUS_HI 0x00A4
465#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500466#define LPFC_UE_MASK_HI 0x00AC
467#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400468
James Smart2fcee4b2010-12-15 17:57:46 -0500469/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
470#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400471
James Smart2fcee4b2010-12-15 17:57:46 -0500472#define LPFC_SLIPORT_IF2_SMPHR 0x0400
473#define lpfc_port_smphr_perr_SHIFT 31
474#define lpfc_port_smphr_perr_MASK 0x1
475#define lpfc_port_smphr_perr_WORD word0
476#define lpfc_port_smphr_sfi_SHIFT 30
477#define lpfc_port_smphr_sfi_MASK 0x1
478#define lpfc_port_smphr_sfi_WORD word0
479#define lpfc_port_smphr_nip_SHIFT 29
480#define lpfc_port_smphr_nip_MASK 0x1
481#define lpfc_port_smphr_nip_WORD word0
482#define lpfc_port_smphr_ipc_SHIFT 28
483#define lpfc_port_smphr_ipc_MASK 0x1
484#define lpfc_port_smphr_ipc_WORD word0
485#define lpfc_port_smphr_scr1_SHIFT 27
486#define lpfc_port_smphr_scr1_MASK 0x1
487#define lpfc_port_smphr_scr1_WORD word0
488#define lpfc_port_smphr_scr2_SHIFT 26
489#define lpfc_port_smphr_scr2_MASK 0x1
490#define lpfc_port_smphr_scr2_WORD word0
491#define lpfc_port_smphr_host_scratch_SHIFT 16
492#define lpfc_port_smphr_host_scratch_MASK 0xFF
493#define lpfc_port_smphr_host_scratch_WORD word0
494#define lpfc_port_smphr_port_status_SHIFT 0
495#define lpfc_port_smphr_port_status_MASK 0xFFFF
496#define lpfc_port_smphr_port_status_WORD word0
497
James Smartda0436e2009-05-22 14:51:39 -0400498#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
499#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
500#define LPFC_POST_STAGE_HOST_RDY 0x0002
501#define LPFC_POST_STAGE_BE_RESET 0x0003
502#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
503#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
504#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
505#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
506#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
507#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
508#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
509#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
510#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
511#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
512#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
513#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
514#define LPFC_POST_STAGE_ARMFW_START 0x0800
515#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
516#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
517#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
518#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
519#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
520#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
521#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
522#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
523#define LPFC_POST_STAGE_PARSE_XML 0x0B04
524#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
525#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
526#define LPFC_POST_STAGE_RC_DONE 0x0B07
527#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
528#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500529#define LPFC_POST_STAGE_PORT_READY 0xC000
530#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500531
532#define LPFC_SLIPORT_STATUS 0x0404
533#define lpfc_sliport_status_err_SHIFT 31
534#define lpfc_sliport_status_err_MASK 0x1
535#define lpfc_sliport_status_err_WORD word0
536#define lpfc_sliport_status_end_SHIFT 30
537#define lpfc_sliport_status_end_MASK 0x1
538#define lpfc_sliport_status_end_WORD word0
539#define lpfc_sliport_status_oti_SHIFT 29
540#define lpfc_sliport_status_oti_MASK 0x1
541#define lpfc_sliport_status_oti_WORD word0
542#define lpfc_sliport_status_rn_SHIFT 24
543#define lpfc_sliport_status_rn_MASK 0x1
544#define lpfc_sliport_status_rn_WORD word0
545#define lpfc_sliport_status_rdy_SHIFT 23
546#define lpfc_sliport_status_rdy_MASK 0x1
547#define lpfc_sliport_status_rdy_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500548#define MAX_IF_TYPE_2_RESETS 1000
James Smart085c6472010-11-20 23:11:37 -0500549
James Smart2fcee4b2010-12-15 17:57:46 -0500550#define LPFC_SLIPORT_CNTRL 0x0408
James Smart085c6472010-11-20 23:11:37 -0500551#define lpfc_sliport_ctrl_end_SHIFT 30
552#define lpfc_sliport_ctrl_end_MASK 0x1
553#define lpfc_sliport_ctrl_end_WORD word0
554#define LPFC_SLIPORT_LITTLE_ENDIAN 0
555#define LPFC_SLIPORT_BIG_ENDIAN 1
556#define lpfc_sliport_ctrl_ip_SHIFT 27
557#define lpfc_sliport_ctrl_ip_MASK 0x1
558#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500559#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500560
James Smart2fcee4b2010-12-15 17:57:46 -0500561#define LPFC_SLIPORT_ERR_1 0x040C
562#define LPFC_SLIPORT_ERR_2 0x0410
James Smart085c6472010-11-20 23:11:37 -0500563
James Smart2fcee4b2010-12-15 17:57:46 -0500564/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
565 * reside in BAR 2.
566 */
567#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
568
James Smartda0436e2009-05-22 14:51:39 -0400569#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
570#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
571
572#define LPFC_HST_ISR0 0x0C18
573#define LPFC_HST_ISR1 0x0C1C
574#define LPFC_HST_ISR2 0x0C20
575#define LPFC_HST_ISR3 0x0C24
576#define LPFC_HST_ISR4 0x0C28
577
578#define LPFC_HST_IMR0 0x0C48
579#define LPFC_HST_IMR1 0x0C4C
580#define LPFC_HST_IMR2 0x0C50
581#define LPFC_HST_IMR3 0x0C54
582#define LPFC_HST_IMR4 0x0C58
583
584#define LPFC_HST_ISCR0 0x0C78
585#define LPFC_HST_ISCR1 0x0C7C
586#define LPFC_HST_ISCR2 0x0C80
587#define LPFC_HST_ISCR3 0x0C84
588#define LPFC_HST_ISCR4 0x0C88
589
590#define LPFC_SLI4_INTR0 BIT0
591#define LPFC_SLI4_INTR1 BIT1
592#define LPFC_SLI4_INTR2 BIT2
593#define LPFC_SLI4_INTR3 BIT3
594#define LPFC_SLI4_INTR4 BIT4
595#define LPFC_SLI4_INTR5 BIT5
596#define LPFC_SLI4_INTR6 BIT6
597#define LPFC_SLI4_INTR7 BIT7
598#define LPFC_SLI4_INTR8 BIT8
599#define LPFC_SLI4_INTR9 BIT9
600#define LPFC_SLI4_INTR10 BIT10
601#define LPFC_SLI4_INTR11 BIT11
602#define LPFC_SLI4_INTR12 BIT12
603#define LPFC_SLI4_INTR13 BIT13
604#define LPFC_SLI4_INTR14 BIT14
605#define LPFC_SLI4_INTR15 BIT15
606#define LPFC_SLI4_INTR16 BIT16
607#define LPFC_SLI4_INTR17 BIT17
608#define LPFC_SLI4_INTR18 BIT18
609#define LPFC_SLI4_INTR19 BIT19
610#define LPFC_SLI4_INTR20 BIT20
611#define LPFC_SLI4_INTR21 BIT21
612#define LPFC_SLI4_INTR22 BIT22
613#define LPFC_SLI4_INTR23 BIT23
614#define LPFC_SLI4_INTR24 BIT24
615#define LPFC_SLI4_INTR25 BIT25
616#define LPFC_SLI4_INTR26 BIT26
617#define LPFC_SLI4_INTR27 BIT27
618#define LPFC_SLI4_INTR28 BIT28
619#define LPFC_SLI4_INTR29 BIT29
620#define LPFC_SLI4_INTR30 BIT30
621#define LPFC_SLI4_INTR31 BIT31
622
James Smart085c6472010-11-20 23:11:37 -0500623/*
624 * The Doorbell registers defined here exist in different BAR
625 * register sets depending on the UCNA Port's reported if_type
626 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500627 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500628 * BAR0. The offsets are the same so the driver must account for
629 * any base address difference.
630 */
James Smartda0436e2009-05-22 14:51:39 -0400631#define LPFC_RQ_DOORBELL 0x00A0
632#define lpfc_rq_doorbell_num_posted_SHIFT 16
633#define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
634#define lpfc_rq_doorbell_num_posted_WORD word0
635#define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
636#define lpfc_rq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500637#define lpfc_rq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400638#define lpfc_rq_doorbell_id_WORD word0
639
640#define LPFC_WQ_DOORBELL 0x0040
641#define lpfc_wq_doorbell_num_posted_SHIFT 24
642#define lpfc_wq_doorbell_num_posted_MASK 0x00FF
643#define lpfc_wq_doorbell_num_posted_WORD word0
644#define lpfc_wq_doorbell_index_SHIFT 16
645#define lpfc_wq_doorbell_index_MASK 0x00FF
646#define lpfc_wq_doorbell_index_WORD word0
647#define lpfc_wq_doorbell_id_SHIFT 0
648#define lpfc_wq_doorbell_id_MASK 0xFFFF
649#define lpfc_wq_doorbell_id_WORD word0
650
651#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500652#define lpfc_eqcq_doorbell_se_SHIFT 31
653#define lpfc_eqcq_doorbell_se_MASK 0x0001
654#define lpfc_eqcq_doorbell_se_WORD word0
655#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
656#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400657#define lpfc_eqcq_doorbell_arm_SHIFT 29
658#define lpfc_eqcq_doorbell_arm_MASK 0x0001
659#define lpfc_eqcq_doorbell_arm_WORD word0
660#define lpfc_eqcq_doorbell_num_released_SHIFT 16
661#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
662#define lpfc_eqcq_doorbell_num_released_WORD word0
663#define lpfc_eqcq_doorbell_qt_SHIFT 10
664#define lpfc_eqcq_doorbell_qt_MASK 0x0001
665#define lpfc_eqcq_doorbell_qt_WORD word0
666#define LPFC_QUEUE_TYPE_COMPLETION 0
667#define LPFC_QUEUE_TYPE_EVENT 1
668#define lpfc_eqcq_doorbell_eqci_SHIFT 9
669#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
670#define lpfc_eqcq_doorbell_eqci_WORD word0
671#define lpfc_eqcq_doorbell_cqid_SHIFT 0
672#define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
673#define lpfc_eqcq_doorbell_cqid_WORD word0
674#define lpfc_eqcq_doorbell_eqid_SHIFT 0
675#define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
676#define lpfc_eqcq_doorbell_eqid_WORD word0
677
678#define LPFC_BMBX 0x0160
679#define lpfc_bmbx_addr_SHIFT 2
680#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
681#define lpfc_bmbx_addr_WORD word0
682#define lpfc_bmbx_hi_SHIFT 1
683#define lpfc_bmbx_hi_MASK 0x0001
684#define lpfc_bmbx_hi_WORD word0
685#define lpfc_bmbx_rdy_SHIFT 0
686#define lpfc_bmbx_rdy_MASK 0x0001
687#define lpfc_bmbx_rdy_WORD word0
688
689#define LPFC_MQ_DOORBELL 0x0140
690#define lpfc_mq_doorbell_num_posted_SHIFT 16
691#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
692#define lpfc_mq_doorbell_num_posted_WORD word0
693#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500694#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400695#define lpfc_mq_doorbell_id_WORD word0
696
697struct lpfc_sli4_cfg_mhdr {
698 uint32_t word1;
699#define lpfc_mbox_hdr_emb_SHIFT 0
700#define lpfc_mbox_hdr_emb_MASK 0x00000001
701#define lpfc_mbox_hdr_emb_WORD word1
702#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
703#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
704#define lpfc_mbox_hdr_sge_cnt_WORD word1
705 uint32_t payload_length;
706 uint32_t tag_lo;
707 uint32_t tag_hi;
708 uint32_t reserved5;
709};
710
711union lpfc_sli4_cfg_shdr {
712 struct {
713 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500714#define lpfc_mbox_hdr_opcode_SHIFT 0
715#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
716#define lpfc_mbox_hdr_opcode_WORD word6
717#define lpfc_mbox_hdr_subsystem_SHIFT 8
718#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
719#define lpfc_mbox_hdr_subsystem_WORD word6
720#define lpfc_mbox_hdr_port_number_SHIFT 16
721#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
722#define lpfc_mbox_hdr_port_number_WORD word6
723#define lpfc_mbox_hdr_domain_SHIFT 24
724#define lpfc_mbox_hdr_domain_MASK 0x000000FF
725#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400726 uint32_t timeout;
727 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500728 uint32_t word9;
729#define lpfc_mbox_hdr_version_SHIFT 0
730#define lpfc_mbox_hdr_version_MASK 0x000000FF
731#define lpfc_mbox_hdr_version_WORD word9
732#define LPFC_Q_CREATE_VERSION_2 2
733#define LPFC_Q_CREATE_VERSION_1 1
734#define LPFC_Q_CREATE_VERSION_0 0
James Smartda0436e2009-05-22 14:51:39 -0400735 } request;
736 struct {
737 uint32_t word6;
738#define lpfc_mbox_hdr_opcode_SHIFT 0
739#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
740#define lpfc_mbox_hdr_opcode_WORD word6
741#define lpfc_mbox_hdr_subsystem_SHIFT 8
742#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
743#define lpfc_mbox_hdr_subsystem_WORD word6
744#define lpfc_mbox_hdr_domain_SHIFT 24
745#define lpfc_mbox_hdr_domain_MASK 0x000000FF
746#define lpfc_mbox_hdr_domain_WORD word6
747 uint32_t word7;
748#define lpfc_mbox_hdr_status_SHIFT 0
749#define lpfc_mbox_hdr_status_MASK 0x000000FF
750#define lpfc_mbox_hdr_status_WORD word7
751#define lpfc_mbox_hdr_add_status_SHIFT 8
752#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
753#define lpfc_mbox_hdr_add_status_WORD word7
754 uint32_t response_length;
755 uint32_t actual_response_length;
756 } response;
757};
758
759/* Mailbox structures */
760struct mbox_header {
761 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
762 union lpfc_sli4_cfg_shdr cfg_shdr;
763};
764
765/* Subsystem Definitions */
766#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
767#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
768
769/* Device Specific Definitions */
770
771/* The HOST ENDIAN defines are in Big Endian format. */
772#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
773#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
774
775/* Common Opcodes */
776#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
777#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
778#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
779#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
780#define LPFC_MBOX_OPCODE_NOP 0x21
781#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
782#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
783#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
James Smart6669f9b2009-10-02 15:16:45 -0400784#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
James Smartda0436e2009-05-22 14:51:39 -0400785#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smartb19a0612010-04-06 14:48:51 -0400786#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smartfedd3b72011-02-16 12:39:24 -0500787#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smartda0436e2009-05-22 14:51:39 -0400788
789/* FCoE Opcodes */
790#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
791#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
792#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
793#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
794#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
795#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
796#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
797#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
798#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
799#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500800#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smartda0436e2009-05-22 14:51:39 -0400801
802/* Mailbox command structures */
803struct eq_context {
804 uint32_t word0;
805#define lpfc_eq_context_size_SHIFT 31
806#define lpfc_eq_context_size_MASK 0x00000001
807#define lpfc_eq_context_size_WORD word0
808#define LPFC_EQE_SIZE_4 0x0
809#define LPFC_EQE_SIZE_16 0x1
810#define lpfc_eq_context_valid_SHIFT 29
811#define lpfc_eq_context_valid_MASK 0x00000001
812#define lpfc_eq_context_valid_WORD word0
813 uint32_t word1;
814#define lpfc_eq_context_count_SHIFT 26
815#define lpfc_eq_context_count_MASK 0x00000003
816#define lpfc_eq_context_count_WORD word1
817#define LPFC_EQ_CNT_256 0x0
818#define LPFC_EQ_CNT_512 0x1
819#define LPFC_EQ_CNT_1024 0x2
820#define LPFC_EQ_CNT_2048 0x3
821#define LPFC_EQ_CNT_4096 0x4
822 uint32_t word2;
823#define lpfc_eq_context_delay_multi_SHIFT 13
824#define lpfc_eq_context_delay_multi_MASK 0x000003FF
825#define lpfc_eq_context_delay_multi_WORD word2
826 uint32_t reserved3;
827};
828
829struct sgl_page_pairs {
830 uint32_t sgl_pg0_addr_lo;
831 uint32_t sgl_pg0_addr_hi;
832 uint32_t sgl_pg1_addr_lo;
833 uint32_t sgl_pg1_addr_hi;
834};
835
836struct lpfc_mbx_post_sgl_pages {
837 struct mbox_header header;
838 uint32_t word0;
839#define lpfc_post_sgl_pages_xri_SHIFT 0
840#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
841#define lpfc_post_sgl_pages_xri_WORD word0
842#define lpfc_post_sgl_pages_xricnt_SHIFT 16
843#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
844#define lpfc_post_sgl_pages_xricnt_WORD word0
845 struct sgl_page_pairs sgl_pg_pairs[1];
846};
847
848/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
849struct lpfc_mbx_post_uembed_sgl_page1 {
850 union lpfc_sli4_cfg_shdr cfg_shdr;
851 uint32_t word0;
852 struct sgl_page_pairs sgl_pg_pairs;
853};
854
855struct lpfc_mbx_sge {
856 uint32_t pa_lo;
857 uint32_t pa_hi;
858 uint32_t length;
859};
860
861struct lpfc_mbx_nembed_cmd {
862 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
863#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
864 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
865};
866
867struct lpfc_mbx_nembed_sge_virt {
868 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
869};
870
871struct lpfc_mbx_eq_create {
872 struct mbox_header header;
873 union {
874 struct {
875 uint32_t word0;
876#define lpfc_mbx_eq_create_num_pages_SHIFT 0
877#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
878#define lpfc_mbx_eq_create_num_pages_WORD word0
879 struct eq_context context;
880 struct dma_address page[LPFC_MAX_EQ_PAGE];
881 } request;
882 struct {
883 uint32_t word0;
884#define lpfc_mbx_eq_create_q_id_SHIFT 0
885#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
886#define lpfc_mbx_eq_create_q_id_WORD word0
887 } response;
888 } u;
889};
890
891struct lpfc_mbx_eq_destroy {
892 struct mbox_header header;
893 union {
894 struct {
895 uint32_t word0;
896#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
897#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
898#define lpfc_mbx_eq_destroy_q_id_WORD word0
899 } request;
900 struct {
901 uint32_t word0;
902 } response;
903 } u;
904};
905
906struct lpfc_mbx_nop {
907 struct mbox_header header;
908 uint32_t context[2];
909};
910
911struct cq_context {
912 uint32_t word0;
913#define lpfc_cq_context_event_SHIFT 31
914#define lpfc_cq_context_event_MASK 0x00000001
915#define lpfc_cq_context_event_WORD word0
916#define lpfc_cq_context_valid_SHIFT 29
917#define lpfc_cq_context_valid_MASK 0x00000001
918#define lpfc_cq_context_valid_WORD word0
919#define lpfc_cq_context_count_SHIFT 27
920#define lpfc_cq_context_count_MASK 0x00000003
921#define lpfc_cq_context_count_WORD word0
922#define LPFC_CQ_CNT_256 0x0
923#define LPFC_CQ_CNT_512 0x1
924#define LPFC_CQ_CNT_1024 0x2
925 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -0500926#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -0400927#define lpfc_cq_eq_id_MASK 0x000000FF
928#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -0500929#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
930#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
931#define lpfc_cq_eq_id_2_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400932 uint32_t reserved0;
933 uint32_t reserved1;
934};
935
936struct lpfc_mbx_cq_create {
937 struct mbox_header header;
938 union {
939 struct {
940 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -0500941#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
942#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
943#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400944#define lpfc_mbx_cq_create_num_pages_SHIFT 0
945#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
946#define lpfc_mbx_cq_create_num_pages_WORD word0
947 struct cq_context context;
948 struct dma_address page[LPFC_MAX_CQ_PAGE];
949 } request;
950 struct {
951 uint32_t word0;
952#define lpfc_mbx_cq_create_q_id_SHIFT 0
953#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
954#define lpfc_mbx_cq_create_q_id_WORD word0
955 } response;
956 } u;
957};
958
959struct lpfc_mbx_cq_destroy {
960 struct mbox_header header;
961 union {
962 struct {
963 uint32_t word0;
964#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
965#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
966#define lpfc_mbx_cq_destroy_q_id_WORD word0
967 } request;
968 struct {
969 uint32_t word0;
970 } response;
971 } u;
972};
973
974struct wq_context {
975 uint32_t reserved0;
976 uint32_t reserved1;
977 uint32_t reserved2;
978 uint32_t reserved3;
979};
980
981struct lpfc_mbx_wq_create {
982 struct mbox_header header;
983 union {
James Smart5a6f1332011-03-11 16:05:35 -0500984 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -0400985 uint32_t word0;
986#define lpfc_mbx_wq_create_num_pages_SHIFT 0
987#define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
988#define lpfc_mbx_wq_create_num_pages_WORD word0
989#define lpfc_mbx_wq_create_cq_id_SHIFT 16
990#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
991#define lpfc_mbx_wq_create_cq_id_WORD word0
992 struct dma_address page[LPFC_MAX_WQ_PAGE];
993 } request;
James Smart5a6f1332011-03-11 16:05:35 -0500994 struct { /* Version 1 Request */
995 uint32_t word0; /* Word 0 is the same as in v0 */
996 uint32_t word1;
997#define lpfc_mbx_wq_create_page_size_SHIFT 0
998#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
999#define lpfc_mbx_wq_create_page_size_WORD word1
1000#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1001#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1002#define lpfc_mbx_wq_create_wqe_size_WORD word1
1003#define LPFC_WQ_WQE_SIZE_64 0x5
1004#define LPFC_WQ_WQE_SIZE_128 0x6
1005#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1006#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1007#define lpfc_mbx_wq_create_wqe_count_WORD word1
1008 uint32_t word2;
1009 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1010 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001011 struct {
1012 uint32_t word0;
1013#define lpfc_mbx_wq_create_q_id_SHIFT 0
1014#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1015#define lpfc_mbx_wq_create_q_id_WORD word0
1016 } response;
1017 } u;
1018};
1019
1020struct lpfc_mbx_wq_destroy {
1021 struct mbox_header header;
1022 union {
1023 struct {
1024 uint32_t word0;
1025#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1026#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1027#define lpfc_mbx_wq_destroy_q_id_WORD word0
1028 } request;
1029 struct {
1030 uint32_t word0;
1031 } response;
1032 } u;
1033};
1034
1035#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001036#define LPFC_DATA_BUF_SIZE 2048
James Smartda0436e2009-05-22 14:51:39 -04001037struct rq_context {
1038 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001039#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1040#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1041#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001042#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1043#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1044#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1045#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart5a6f1332011-03-11 16:05:35 -05001046#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1047#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1048#define lpfc_rq_context_rqe_count_1_WORD word0
1049#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1050#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1051#define lpfc_rq_context_rqe_size_WORD word0
1052#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1053#define lpfc_rq_context_page_size_MASK 0x000000FF
1054#define lpfc_rq_context_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001055 uint32_t reserved1;
1056 uint32_t word2;
1057#define lpfc_rq_context_cq_id_SHIFT 16
1058#define lpfc_rq_context_cq_id_MASK 0x000003FF
1059#define lpfc_rq_context_cq_id_WORD word2
1060#define lpfc_rq_context_buf_size_SHIFT 0
1061#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1062#define lpfc_rq_context_buf_size_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001063 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001064};
1065
1066struct lpfc_mbx_rq_create {
1067 struct mbox_header header;
1068 union {
1069 struct {
1070 uint32_t word0;
1071#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1072#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1073#define lpfc_mbx_rq_create_num_pages_WORD word0
1074 struct rq_context context;
1075 struct dma_address page[LPFC_MAX_WQ_PAGE];
1076 } request;
1077 struct {
1078 uint32_t word0;
1079#define lpfc_mbx_rq_create_q_id_SHIFT 0
1080#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1081#define lpfc_mbx_rq_create_q_id_WORD word0
1082 } response;
1083 } u;
1084};
1085
1086struct lpfc_mbx_rq_destroy {
1087 struct mbox_header header;
1088 union {
1089 struct {
1090 uint32_t word0;
1091#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1092#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1093#define lpfc_mbx_rq_destroy_q_id_WORD word0
1094 } request;
1095 struct {
1096 uint32_t word0;
1097 } response;
1098 } u;
1099};
1100
1101struct mq_context {
1102 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001103#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001104#define lpfc_mq_context_cq_id_MASK 0x000003FF
1105#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001106#define lpfc_mq_context_ring_size_SHIFT 16
1107#define lpfc_mq_context_ring_size_MASK 0x0000000F
1108#define lpfc_mq_context_ring_size_WORD word0
1109#define LPFC_MQ_RING_SIZE_16 0x5
1110#define LPFC_MQ_RING_SIZE_32 0x6
1111#define LPFC_MQ_RING_SIZE_64 0x7
1112#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001113 uint32_t word1;
1114#define lpfc_mq_context_valid_SHIFT 31
1115#define lpfc_mq_context_valid_MASK 0x00000001
1116#define lpfc_mq_context_valid_WORD word1
1117 uint32_t reserved2;
1118 uint32_t reserved3;
1119};
1120
1121struct lpfc_mbx_mq_create {
1122 struct mbox_header header;
1123 union {
1124 struct {
1125 uint32_t word0;
1126#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1127#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1128#define lpfc_mbx_mq_create_num_pages_WORD word0
1129 struct mq_context context;
1130 struct dma_address page[LPFC_MAX_MQ_PAGE];
1131 } request;
1132 struct {
1133 uint32_t word0;
1134#define lpfc_mbx_mq_create_q_id_SHIFT 0
1135#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1136#define lpfc_mbx_mq_create_q_id_WORD word0
1137 } response;
1138 } u;
1139};
1140
James Smartb19a0612010-04-06 14:48:51 -04001141struct lpfc_mbx_mq_create_ext {
1142 struct mbox_header header;
1143 union {
1144 struct {
1145 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001146#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1147#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1148#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1149#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1150#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1151#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001152 uint32_t async_evt_bmap;
1153#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1154#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1155#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001156#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1157#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1158#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001159#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1160#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1161#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001162#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1163#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1164#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1165#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1166#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1167#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001168 struct mq_context context;
1169 struct dma_address page[LPFC_MAX_MQ_PAGE];
1170 } request;
1171 struct {
1172 uint32_t word0;
1173#define lpfc_mbx_mq_create_q_id_SHIFT 0
1174#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1175#define lpfc_mbx_mq_create_q_id_WORD word0
1176 } response;
1177 } u;
1178#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1179#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1180#define LPFC_ASYNC_EVENT_GROUP5 0x20
1181};
1182
James Smartda0436e2009-05-22 14:51:39 -04001183struct lpfc_mbx_mq_destroy {
1184 struct mbox_header header;
1185 union {
1186 struct {
1187 uint32_t word0;
1188#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1189#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1190#define lpfc_mbx_mq_destroy_q_id_WORD word0
1191 } request;
1192 struct {
1193 uint32_t word0;
1194 } response;
1195 } u;
1196};
1197
1198struct lpfc_mbx_post_hdr_tmpl {
1199 struct mbox_header header;
1200 uint32_t word10;
1201#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1202#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1203#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1204#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1205#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1206#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1207 uint32_t rpi_paddr_lo;
1208 uint32_t rpi_paddr_hi;
1209};
1210
1211struct sli4_sge { /* SLI-4 */
1212 uint32_t addr_hi;
1213 uint32_t addr_lo;
1214
1215 uint32_t word2;
1216#define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
1217#define lpfc_sli4_sge_offset_MASK 0x00FFFFFF
1218#define lpfc_sli4_sge_offset_WORD word2
1219#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
1220 this flag !! */
1221#define lpfc_sli4_sge_last_MASK 0x00000001
1222#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001223 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001224};
1225
1226struct fcf_record {
1227 uint32_t max_rcv_size;
1228 uint32_t fka_adv_period;
1229 uint32_t fip_priority;
1230 uint32_t word3;
1231#define lpfc_fcf_record_mac_0_SHIFT 0
1232#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1233#define lpfc_fcf_record_mac_0_WORD word3
1234#define lpfc_fcf_record_mac_1_SHIFT 8
1235#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1236#define lpfc_fcf_record_mac_1_WORD word3
1237#define lpfc_fcf_record_mac_2_SHIFT 16
1238#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1239#define lpfc_fcf_record_mac_2_WORD word3
1240#define lpfc_fcf_record_mac_3_SHIFT 24
1241#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1242#define lpfc_fcf_record_mac_3_WORD word3
1243 uint32_t word4;
1244#define lpfc_fcf_record_mac_4_SHIFT 0
1245#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1246#define lpfc_fcf_record_mac_4_WORD word4
1247#define lpfc_fcf_record_mac_5_SHIFT 8
1248#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1249#define lpfc_fcf_record_mac_5_WORD word4
1250#define lpfc_fcf_record_fcf_avail_SHIFT 16
1251#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001252#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001253#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1254#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1255#define lpfc_fcf_record_mac_addr_prov_WORD word4
1256#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1257#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1258 uint32_t word5;
1259#define lpfc_fcf_record_fab_name_0_SHIFT 0
1260#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1261#define lpfc_fcf_record_fab_name_0_WORD word5
1262#define lpfc_fcf_record_fab_name_1_SHIFT 8
1263#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1264#define lpfc_fcf_record_fab_name_1_WORD word5
1265#define lpfc_fcf_record_fab_name_2_SHIFT 16
1266#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1267#define lpfc_fcf_record_fab_name_2_WORD word5
1268#define lpfc_fcf_record_fab_name_3_SHIFT 24
1269#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1270#define lpfc_fcf_record_fab_name_3_WORD word5
1271 uint32_t word6;
1272#define lpfc_fcf_record_fab_name_4_SHIFT 0
1273#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1274#define lpfc_fcf_record_fab_name_4_WORD word6
1275#define lpfc_fcf_record_fab_name_5_SHIFT 8
1276#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1277#define lpfc_fcf_record_fab_name_5_WORD word6
1278#define lpfc_fcf_record_fab_name_6_SHIFT 16
1279#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1280#define lpfc_fcf_record_fab_name_6_WORD word6
1281#define lpfc_fcf_record_fab_name_7_SHIFT 24
1282#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1283#define lpfc_fcf_record_fab_name_7_WORD word6
1284 uint32_t word7;
1285#define lpfc_fcf_record_fc_map_0_SHIFT 0
1286#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1287#define lpfc_fcf_record_fc_map_0_WORD word7
1288#define lpfc_fcf_record_fc_map_1_SHIFT 8
1289#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1290#define lpfc_fcf_record_fc_map_1_WORD word7
1291#define lpfc_fcf_record_fc_map_2_SHIFT 16
1292#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1293#define lpfc_fcf_record_fc_map_2_WORD word7
1294#define lpfc_fcf_record_fcf_valid_SHIFT 24
1295#define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1296#define lpfc_fcf_record_fcf_valid_WORD word7
1297 uint32_t word8;
1298#define lpfc_fcf_record_fcf_index_SHIFT 0
1299#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1300#define lpfc_fcf_record_fcf_index_WORD word8
1301#define lpfc_fcf_record_fcf_state_SHIFT 16
1302#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1303#define lpfc_fcf_record_fcf_state_WORD word8
1304 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04001305 uint32_t word137;
1306#define lpfc_fcf_record_switch_name_0_SHIFT 0
1307#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1308#define lpfc_fcf_record_switch_name_0_WORD word137
1309#define lpfc_fcf_record_switch_name_1_SHIFT 8
1310#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1311#define lpfc_fcf_record_switch_name_1_WORD word137
1312#define lpfc_fcf_record_switch_name_2_SHIFT 16
1313#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1314#define lpfc_fcf_record_switch_name_2_WORD word137
1315#define lpfc_fcf_record_switch_name_3_SHIFT 24
1316#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1317#define lpfc_fcf_record_switch_name_3_WORD word137
1318 uint32_t word138;
1319#define lpfc_fcf_record_switch_name_4_SHIFT 0
1320#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1321#define lpfc_fcf_record_switch_name_4_WORD word138
1322#define lpfc_fcf_record_switch_name_5_SHIFT 8
1323#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1324#define lpfc_fcf_record_switch_name_5_WORD word138
1325#define lpfc_fcf_record_switch_name_6_SHIFT 16
1326#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1327#define lpfc_fcf_record_switch_name_6_WORD word138
1328#define lpfc_fcf_record_switch_name_7_SHIFT 24
1329#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1330#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04001331};
1332
1333struct lpfc_mbx_read_fcf_tbl {
1334 union lpfc_sli4_cfg_shdr cfg_shdr;
1335 union {
1336 struct {
1337 uint32_t word10;
1338#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1339#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1340#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1341 } request;
1342 struct {
1343 uint32_t eventag;
1344 } response;
1345 } u;
1346 uint32_t word11;
1347#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1348#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1349#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1350};
1351
1352struct lpfc_mbx_add_fcf_tbl_entry {
1353 union lpfc_sli4_cfg_shdr cfg_shdr;
1354 uint32_t word10;
1355#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1356#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1357#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1358 struct lpfc_mbx_sge fcf_sge;
1359};
1360
1361struct lpfc_mbx_del_fcf_tbl_entry {
1362 struct mbox_header header;
1363 uint32_t word10;
1364#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1365#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1366#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1367#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1368#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1369#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1370};
1371
James Smartecfd03c2010-02-12 14:41:27 -05001372struct lpfc_mbx_redisc_fcf_tbl {
1373 struct mbox_header header;
1374 uint32_t word10;
1375#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1376#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1377#define lpfc_mbx_redisc_fcf_count_WORD word10
1378 uint32_t resvd;
1379 uint32_t word12;
1380#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1381#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1382#define lpfc_mbx_redisc_fcf_index_WORD word12
1383};
1384
James Smart6669f9b2009-10-02 15:16:45 -04001385struct lpfc_mbx_query_fw_cfg {
1386 struct mbox_header header;
1387 uint32_t config_number;
1388 uint32_t asic_rev;
1389 uint32_t phys_port;
1390 uint32_t function_mode;
1391/* firmware Function Mode */
1392#define lpfc_function_mode_toe_SHIFT 0
1393#define lpfc_function_mode_toe_MASK 0x00000001
1394#define lpfc_function_mode_toe_WORD function_mode
1395#define lpfc_function_mode_nic_SHIFT 1
1396#define lpfc_function_mode_nic_MASK 0x00000001
1397#define lpfc_function_mode_nic_WORD function_mode
1398#define lpfc_function_mode_rdma_SHIFT 2
1399#define lpfc_function_mode_rdma_MASK 0x00000001
1400#define lpfc_function_mode_rdma_WORD function_mode
1401#define lpfc_function_mode_vm_SHIFT 3
1402#define lpfc_function_mode_vm_MASK 0x00000001
1403#define lpfc_function_mode_vm_WORD function_mode
1404#define lpfc_function_mode_iscsi_i_SHIFT 4
1405#define lpfc_function_mode_iscsi_i_MASK 0x00000001
1406#define lpfc_function_mode_iscsi_i_WORD function_mode
1407#define lpfc_function_mode_iscsi_t_SHIFT 5
1408#define lpfc_function_mode_iscsi_t_MASK 0x00000001
1409#define lpfc_function_mode_iscsi_t_WORD function_mode
1410#define lpfc_function_mode_fcoe_i_SHIFT 6
1411#define lpfc_function_mode_fcoe_i_MASK 0x00000001
1412#define lpfc_function_mode_fcoe_i_WORD function_mode
1413#define lpfc_function_mode_fcoe_t_SHIFT 7
1414#define lpfc_function_mode_fcoe_t_MASK 0x00000001
1415#define lpfc_function_mode_fcoe_t_WORD function_mode
1416#define lpfc_function_mode_dal_SHIFT 8
1417#define lpfc_function_mode_dal_MASK 0x00000001
1418#define lpfc_function_mode_dal_WORD function_mode
1419#define lpfc_function_mode_lro_SHIFT 9
1420#define lpfc_function_mode_lro_MASK 0x00000001
James Smart70f3c072010-12-15 17:57:33 -05001421#define lpfc_function_mode_lro_WORD function_mode
James Smart6669f9b2009-10-02 15:16:45 -04001422#define lpfc_function_mode_flex10_SHIFT 10
1423#define lpfc_function_mode_flex10_MASK 0x00000001
1424#define lpfc_function_mode_flex10_WORD function_mode
1425#define lpfc_function_mode_ncsi_SHIFT 11
1426#define lpfc_function_mode_ncsi_MASK 0x00000001
1427#define lpfc_function_mode_ncsi_WORD function_mode
1428};
1429
James Smartda0436e2009-05-22 14:51:39 -04001430/* Status field for embedded SLI_CONFIG mailbox command */
1431#define STATUS_SUCCESS 0x0
1432#define STATUS_FAILED 0x1
1433#define STATUS_ILLEGAL_REQUEST 0x2
1434#define STATUS_ILLEGAL_FIELD 0x3
1435#define STATUS_INSUFFICIENT_BUFFER 0x4
1436#define STATUS_UNAUTHORIZED_REQUEST 0x5
1437#define STATUS_FLASHROM_SAVE_FAILED 0x17
1438#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1439#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1440#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1441#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1442#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1443#define STATUS_ASSERT_FAILED 0x1e
1444#define STATUS_INVALID_SESSION 0x1f
1445#define STATUS_INVALID_CONNECTION 0x20
1446#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1447#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1448#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1449#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1450#define STATUS_FLASHROM_READ_FAILED 0x27
1451#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1452#define STATUS_ERROR_ACITMAIN 0x2a
1453#define STATUS_REBOOT_REQUIRED 0x2c
1454#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05001455#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04001456
1457struct lpfc_mbx_sli4_config {
1458 struct mbox_header header;
1459};
1460
1461struct lpfc_mbx_init_vfi {
1462 uint32_t word1;
1463#define lpfc_init_vfi_vr_SHIFT 31
1464#define lpfc_init_vfi_vr_MASK 0x00000001
1465#define lpfc_init_vfi_vr_WORD word1
1466#define lpfc_init_vfi_vt_SHIFT 30
1467#define lpfc_init_vfi_vt_MASK 0x00000001
1468#define lpfc_init_vfi_vt_WORD word1
1469#define lpfc_init_vfi_vf_SHIFT 29
1470#define lpfc_init_vfi_vf_MASK 0x00000001
1471#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05001472#define lpfc_init_vfi_vp_SHIFT 28
1473#define lpfc_init_vfi_vp_MASK 0x00000001
1474#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001475#define lpfc_init_vfi_vfi_SHIFT 0
1476#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1477#define lpfc_init_vfi_vfi_WORD word1
1478 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05001479#define lpfc_init_vfi_vpi_SHIFT 16
1480#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1481#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001482#define lpfc_init_vfi_fcfi_SHIFT 0
1483#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1484#define lpfc_init_vfi_fcfi_WORD word2
1485 uint32_t word3;
1486#define lpfc_init_vfi_pri_SHIFT 13
1487#define lpfc_init_vfi_pri_MASK 0x00000007
1488#define lpfc_init_vfi_pri_WORD word3
1489#define lpfc_init_vfi_vf_id_SHIFT 1
1490#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1491#define lpfc_init_vfi_vf_id_WORD word3
1492 uint32_t word4;
1493#define lpfc_init_vfi_hop_count_SHIFT 24
1494#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1495#define lpfc_init_vfi_hop_count_WORD word4
1496};
1497
1498struct lpfc_mbx_reg_vfi {
1499 uint32_t word1;
1500#define lpfc_reg_vfi_vp_SHIFT 28
1501#define lpfc_reg_vfi_vp_MASK 0x00000001
1502#define lpfc_reg_vfi_vp_WORD word1
1503#define lpfc_reg_vfi_vfi_SHIFT 0
1504#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1505#define lpfc_reg_vfi_vfi_WORD word1
1506 uint32_t word2;
1507#define lpfc_reg_vfi_vpi_SHIFT 16
1508#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1509#define lpfc_reg_vfi_vpi_WORD word2
1510#define lpfc_reg_vfi_fcfi_SHIFT 0
1511#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1512#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05001513 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04001514 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04001515 uint32_t e_d_tov;
1516 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04001517 uint32_t word10;
1518#define lpfc_reg_vfi_nport_id_SHIFT 0
1519#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1520#define lpfc_reg_vfi_nport_id_WORD word10
1521};
1522
1523struct lpfc_mbx_init_vpi {
1524 uint32_t word1;
1525#define lpfc_init_vpi_vfi_SHIFT 16
1526#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1527#define lpfc_init_vpi_vfi_WORD word1
1528#define lpfc_init_vpi_vpi_SHIFT 0
1529#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1530#define lpfc_init_vpi_vpi_WORD word1
1531};
1532
1533struct lpfc_mbx_read_vpi {
1534 uint32_t word1_rsvd;
1535 uint32_t word2;
1536#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1537#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1538#define lpfc_mbx_read_vpi_vnportid_WORD word2
1539 uint32_t word3_rsvd;
1540 uint32_t word4;
1541#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1542#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1543#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1544#define lpfc_mbx_read_vpi_pb_SHIFT 15
1545#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1546#define lpfc_mbx_read_vpi_pb_WORD word4
1547#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1548#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1549#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1550#define lpfc_mbx_read_vpi_ns_SHIFT 30
1551#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1552#define lpfc_mbx_read_vpi_ns_WORD word4
1553#define lpfc_mbx_read_vpi_hl_SHIFT 31
1554#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1555#define lpfc_mbx_read_vpi_hl_WORD word4
1556 uint32_t word5_rsvd;
1557 uint32_t word6;
1558#define lpfc_mbx_read_vpi_vpi_SHIFT 0
1559#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1560#define lpfc_mbx_read_vpi_vpi_WORD word6
1561 uint32_t word7;
1562#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1563#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1564#define lpfc_mbx_read_vpi_mac_0_WORD word7
1565#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1566#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1567#define lpfc_mbx_read_vpi_mac_1_WORD word7
1568#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1569#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1570#define lpfc_mbx_read_vpi_mac_2_WORD word7
1571#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1572#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1573#define lpfc_mbx_read_vpi_mac_3_WORD word7
1574 uint32_t word8;
1575#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1576#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1577#define lpfc_mbx_read_vpi_mac_4_WORD word8
1578#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1579#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1580#define lpfc_mbx_read_vpi_mac_5_WORD word8
1581#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1582#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1583#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1584#define lpfc_mbx_read_vpi_vv_SHIFT 28
1585#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1586#define lpfc_mbx_read_vpi_vv_WORD word8
1587};
1588
1589struct lpfc_mbx_unreg_vfi {
1590 uint32_t word1_rsvd;
1591 uint32_t word2;
1592#define lpfc_unreg_vfi_vfi_SHIFT 0
1593#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1594#define lpfc_unreg_vfi_vfi_WORD word2
1595};
1596
1597struct lpfc_mbx_resume_rpi {
1598 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04001599#define lpfc_resume_rpi_index_SHIFT 0
1600#define lpfc_resume_rpi_index_MASK 0x0000FFFF
1601#define lpfc_resume_rpi_index_WORD word1
1602#define lpfc_resume_rpi_ii_SHIFT 30
1603#define lpfc_resume_rpi_ii_MASK 0x00000003
1604#define lpfc_resume_rpi_ii_WORD word1
1605#define RESUME_INDEX_RPI 0
1606#define RESUME_INDEX_VPI 1
1607#define RESUME_INDEX_VFI 2
1608#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04001609 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04001610};
1611
1612#define REG_FCF_INVALID_QID 0xFFFF
1613struct lpfc_mbx_reg_fcfi {
1614 uint32_t word1;
1615#define lpfc_reg_fcfi_info_index_SHIFT 0
1616#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
1617#define lpfc_reg_fcfi_info_index_WORD word1
1618#define lpfc_reg_fcfi_fcfi_SHIFT 16
1619#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
1620#define lpfc_reg_fcfi_fcfi_WORD word1
1621 uint32_t word2;
1622#define lpfc_reg_fcfi_rq_id1_SHIFT 0
1623#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
1624#define lpfc_reg_fcfi_rq_id1_WORD word2
1625#define lpfc_reg_fcfi_rq_id0_SHIFT 16
1626#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
1627#define lpfc_reg_fcfi_rq_id0_WORD word2
1628 uint32_t word3;
1629#define lpfc_reg_fcfi_rq_id3_SHIFT 0
1630#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
1631#define lpfc_reg_fcfi_rq_id3_WORD word3
1632#define lpfc_reg_fcfi_rq_id2_SHIFT 16
1633#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
1634#define lpfc_reg_fcfi_rq_id2_WORD word3
1635 uint32_t word4;
1636#define lpfc_reg_fcfi_type_match0_SHIFT 24
1637#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
1638#define lpfc_reg_fcfi_type_match0_WORD word4
1639#define lpfc_reg_fcfi_type_mask0_SHIFT 16
1640#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
1641#define lpfc_reg_fcfi_type_mask0_WORD word4
1642#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
1643#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
1644#define lpfc_reg_fcfi_rctl_match0_WORD word4
1645#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
1646#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
1647#define lpfc_reg_fcfi_rctl_mask0_WORD word4
1648 uint32_t word5;
1649#define lpfc_reg_fcfi_type_match1_SHIFT 24
1650#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
1651#define lpfc_reg_fcfi_type_match1_WORD word5
1652#define lpfc_reg_fcfi_type_mask1_SHIFT 16
1653#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
1654#define lpfc_reg_fcfi_type_mask1_WORD word5
1655#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
1656#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
1657#define lpfc_reg_fcfi_rctl_match1_WORD word5
1658#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
1659#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
1660#define lpfc_reg_fcfi_rctl_mask1_WORD word5
1661 uint32_t word6;
1662#define lpfc_reg_fcfi_type_match2_SHIFT 24
1663#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
1664#define lpfc_reg_fcfi_type_match2_WORD word6
1665#define lpfc_reg_fcfi_type_mask2_SHIFT 16
1666#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
1667#define lpfc_reg_fcfi_type_mask2_WORD word6
1668#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
1669#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
1670#define lpfc_reg_fcfi_rctl_match2_WORD word6
1671#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
1672#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
1673#define lpfc_reg_fcfi_rctl_mask2_WORD word6
1674 uint32_t word7;
1675#define lpfc_reg_fcfi_type_match3_SHIFT 24
1676#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
1677#define lpfc_reg_fcfi_type_match3_WORD word7
1678#define lpfc_reg_fcfi_type_mask3_SHIFT 16
1679#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
1680#define lpfc_reg_fcfi_type_mask3_WORD word7
1681#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
1682#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
1683#define lpfc_reg_fcfi_rctl_match3_WORD word7
1684#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
1685#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
1686#define lpfc_reg_fcfi_rctl_mask3_WORD word7
1687 uint32_t word8;
1688#define lpfc_reg_fcfi_mam_SHIFT 13
1689#define lpfc_reg_fcfi_mam_MASK 0x00000003
1690#define lpfc_reg_fcfi_mam_WORD word8
1691#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
1692#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
1693#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
1694#define lpfc_reg_fcfi_vv_SHIFT 12
1695#define lpfc_reg_fcfi_vv_MASK 0x00000001
1696#define lpfc_reg_fcfi_vv_WORD word8
1697#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
1698#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
1699#define lpfc_reg_fcfi_vlan_tag_WORD word8
1700};
1701
1702struct lpfc_mbx_unreg_fcfi {
1703 uint32_t word1_rsv;
1704 uint32_t word2;
1705#define lpfc_unreg_fcfi_SHIFT 0
1706#define lpfc_unreg_fcfi_MASK 0x0000FFFF
1707#define lpfc_unreg_fcfi_WORD word2
1708};
1709
1710struct lpfc_mbx_read_rev {
1711 uint32_t word1;
1712#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
1713#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
1714#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
1715#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
1716#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
1717#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04001718#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
1719#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
1720#define lpfc_mbx_rd_rev_cee_ver_WORD word1
1721#define LPFC_PREDCBX_CEE_MODE 0
1722#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04001723#define lpfc_mbx_rd_rev_vpd_SHIFT 29
1724#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
1725#define lpfc_mbx_rd_rev_vpd_WORD word1
1726 uint32_t first_hw_rev;
1727 uint32_t second_hw_rev;
1728 uint32_t word4_rsvd;
1729 uint32_t third_hw_rev;
1730 uint32_t word6;
1731#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
1732#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
1733#define lpfc_mbx_rd_rev_fcph_low_WORD word6
1734#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
1735#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
1736#define lpfc_mbx_rd_rev_fcph_high_WORD word6
1737#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
1738#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
1739#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
1740#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
1741#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
1742#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
1743 uint32_t word7_rsvd;
1744 uint32_t fw_id_rev;
1745 uint8_t fw_name[16];
1746 uint32_t ulp_fw_id_rev;
1747 uint8_t ulp_fw_name[16];
1748 uint32_t word18_47_rsvd[30];
1749 uint32_t word48;
1750#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
1751#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
1752#define lpfc_mbx_rd_rev_avail_len_WORD word48
1753 uint32_t vpd_paddr_low;
1754 uint32_t vpd_paddr_high;
1755 uint32_t avail_vpd_len;
1756 uint32_t rsvd_52_63[12];
1757};
1758
1759struct lpfc_mbx_read_config {
1760 uint32_t word1;
1761#define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
1762#define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
1763#define lpfc_mbx_rd_conf_max_bbc_WORD word1
1764#define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
1765#define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
1766#define lpfc_mbx_rd_conf_init_bbc_WORD word1
1767 uint32_t word2;
1768#define lpfc_mbx_rd_conf_nport_did_SHIFT 0
1769#define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
1770#define lpfc_mbx_rd_conf_nport_did_WORD word2
1771#define lpfc_mbx_rd_conf_topology_SHIFT 24
1772#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
1773#define lpfc_mbx_rd_conf_topology_WORD word2
1774 uint32_t word3;
1775#define lpfc_mbx_rd_conf_ao_SHIFT 0
1776#define lpfc_mbx_rd_conf_ao_MASK 0x00000001
1777#define lpfc_mbx_rd_conf_ao_WORD word3
1778#define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
1779#define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
1780#define lpfc_mbx_rd_conf_bb_scn_WORD word3
1781#define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
1782#define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
1783#define lpfc_mbx_rd_conf_cbb_scn_WORD word3
1784#define lpfc_mbx_rd_conf_mc_SHIFT 29
1785#define lpfc_mbx_rd_conf_mc_MASK 0x00000001
1786#define lpfc_mbx_rd_conf_mc_WORD word3
1787 uint32_t word4;
1788#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
1789#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
1790#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
1791 uint32_t word5;
1792#define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
1793#define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
1794#define lpfc_mbx_rd_conf_lp_tov_WORD word5
1795 uint32_t word6;
1796#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
1797#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
1798#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
1799 uint32_t word7;
1800#define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
1801#define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
1802#define lpfc_mbx_rd_conf_r_t_tov_WORD word7
1803 uint32_t word8;
1804#define lpfc_mbx_rd_conf_al_tov_SHIFT 0
1805#define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
1806#define lpfc_mbx_rd_conf_al_tov_WORD word8
1807 uint32_t word9;
1808#define lpfc_mbx_rd_conf_lmt_SHIFT 0
1809#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
1810#define lpfc_mbx_rd_conf_lmt_WORD word9
1811 uint32_t word10;
1812#define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
1813#define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
1814#define lpfc_mbx_rd_conf_max_alpa_WORD word10
1815 uint32_t word11_rsvd;
1816 uint32_t word12;
1817#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
1818#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
1819#define lpfc_mbx_rd_conf_xri_base_WORD word12
1820#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
1821#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
1822#define lpfc_mbx_rd_conf_xri_count_WORD word12
1823 uint32_t word13;
1824#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
1825#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
1826#define lpfc_mbx_rd_conf_rpi_base_WORD word13
1827#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
1828#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
1829#define lpfc_mbx_rd_conf_rpi_count_WORD word13
1830 uint32_t word14;
1831#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
1832#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
1833#define lpfc_mbx_rd_conf_vpi_base_WORD word14
1834#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
1835#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
1836#define lpfc_mbx_rd_conf_vpi_count_WORD word14
1837 uint32_t word15;
1838#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
1839#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
1840#define lpfc_mbx_rd_conf_vfi_base_WORD word15
1841#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
1842#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
1843#define lpfc_mbx_rd_conf_vfi_count_WORD word15
1844 uint32_t word16;
1845#define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
1846#define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
1847#define lpfc_mbx_rd_conf_fcfi_base_WORD word16
1848#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
1849#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
1850#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
1851 uint32_t word17;
1852#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
1853#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
1854#define lpfc_mbx_rd_conf_rq_count_WORD word17
1855#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
1856#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
1857#define lpfc_mbx_rd_conf_eq_count_WORD word17
1858 uint32_t word18;
1859#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
1860#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
1861#define lpfc_mbx_rd_conf_wq_count_WORD word18
1862#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
1863#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
1864#define lpfc_mbx_rd_conf_cq_count_WORD word18
1865};
1866
1867struct lpfc_mbx_request_features {
1868 uint32_t word1;
1869#define lpfc_mbx_rq_ftr_qry_SHIFT 0
1870#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
1871#define lpfc_mbx_rq_ftr_qry_WORD word1
1872 uint32_t word2;
1873#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
1874#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
1875#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
1876#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
1877#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
1878#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
1879#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
1880#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
1881#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
1882#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
1883#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
1884#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
1885#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
1886#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
1887#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
1888#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
1889#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
1890#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
1891#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
1892#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
1893#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
1894#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
1895#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
1896#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05001897#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
1898#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
1899#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001900 uint32_t word3;
1901#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
1902#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
1903#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
1904#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
1905#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
1906#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
1907#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
1908#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
1909#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
1910#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
1911#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
1912#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
1913#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
1914#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
1915#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
1916#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
1917#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
1918#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
1919#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
1920#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
1921#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
1922#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
1923#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
1924#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05001925#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
1926#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
1927#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04001928};
1929
James Smart28baac72010-02-12 14:42:03 -05001930struct lpfc_mbx_supp_pages {
1931 uint32_t word1;
1932#define qs_SHIFT 0
1933#define qs_MASK 0x00000001
1934#define qs_WORD word1
1935#define wr_SHIFT 1
1936#define wr_MASK 0x00000001
1937#define wr_WORD word1
1938#define pf_SHIFT 8
1939#define pf_MASK 0x000000ff
1940#define pf_WORD word1
1941#define cpn_SHIFT 16
1942#define cpn_MASK 0x000000ff
1943#define cpn_WORD word1
1944 uint32_t word2;
1945#define list_offset_SHIFT 0
1946#define list_offset_MASK 0x000000ff
1947#define list_offset_WORD word2
1948#define next_offset_SHIFT 8
1949#define next_offset_MASK 0x000000ff
1950#define next_offset_WORD word2
1951#define elem_cnt_SHIFT 16
1952#define elem_cnt_MASK 0x000000ff
1953#define elem_cnt_WORD word2
1954 uint32_t word3;
1955#define pn_0_SHIFT 24
1956#define pn_0_MASK 0x000000ff
1957#define pn_0_WORD word3
1958#define pn_1_SHIFT 16
1959#define pn_1_MASK 0x000000ff
1960#define pn_1_WORD word3
1961#define pn_2_SHIFT 8
1962#define pn_2_MASK 0x000000ff
1963#define pn_2_WORD word3
1964#define pn_3_SHIFT 0
1965#define pn_3_MASK 0x000000ff
1966#define pn_3_WORD word3
1967 uint32_t word4;
1968#define pn_4_SHIFT 24
1969#define pn_4_MASK 0x000000ff
1970#define pn_4_WORD word4
1971#define pn_5_SHIFT 16
1972#define pn_5_MASK 0x000000ff
1973#define pn_5_WORD word4
1974#define pn_6_SHIFT 8
1975#define pn_6_MASK 0x000000ff
1976#define pn_6_WORD word4
1977#define pn_7_SHIFT 0
1978#define pn_7_MASK 0x000000ff
1979#define pn_7_WORD word4
1980 uint32_t rsvd[27];
1981#define LPFC_SUPP_PAGES 0
1982#define LPFC_BLOCK_GUARD_PROFILES 1
1983#define LPFC_SLI4_PARAMETERS 2
1984};
1985
James Smartfedd3b72011-02-16 12:39:24 -05001986struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05001987 uint32_t word1;
1988#define qs_SHIFT 0
1989#define qs_MASK 0x00000001
1990#define qs_WORD word1
1991#define wr_SHIFT 1
1992#define wr_MASK 0x00000001
1993#define wr_WORD word1
1994#define pf_SHIFT 8
1995#define pf_MASK 0x000000ff
1996#define pf_WORD word1
1997#define cpn_SHIFT 16
1998#define cpn_MASK 0x000000ff
1999#define cpn_WORD word1
2000 uint32_t word2;
2001#define if_type_SHIFT 0
2002#define if_type_MASK 0x00000007
2003#define if_type_WORD word2
2004#define sli_rev_SHIFT 4
2005#define sli_rev_MASK 0x0000000f
2006#define sli_rev_WORD word2
2007#define sli_family_SHIFT 8
2008#define sli_family_MASK 0x000000ff
2009#define sli_family_WORD word2
2010#define featurelevel_1_SHIFT 16
2011#define featurelevel_1_MASK 0x000000ff
2012#define featurelevel_1_WORD word2
2013#define featurelevel_2_SHIFT 24
2014#define featurelevel_2_MASK 0x0000001f
2015#define featurelevel_2_WORD word2
2016 uint32_t word3;
2017#define fcoe_SHIFT 0
2018#define fcoe_MASK 0x00000001
2019#define fcoe_WORD word3
2020#define fc_SHIFT 1
2021#define fc_MASK 0x00000001
2022#define fc_WORD word3
2023#define nic_SHIFT 2
2024#define nic_MASK 0x00000001
2025#define nic_WORD word3
2026#define iscsi_SHIFT 3
2027#define iscsi_MASK 0x00000001
2028#define iscsi_WORD word3
2029#define rdma_SHIFT 4
2030#define rdma_MASK 0x00000001
2031#define rdma_WORD word3
2032 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04002033#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05002034 uint32_t word5;
2035#define if_page_sz_SHIFT 0
2036#define if_page_sz_MASK 0x0000ffff
2037#define if_page_sz_WORD word5
2038#define loopbk_scope_SHIFT 24
2039#define loopbk_scope_MASK 0x0000000f
2040#define loopbk_scope_WORD word5
2041#define rq_db_window_SHIFT 28
2042#define rq_db_window_MASK 0x0000000f
2043#define rq_db_window_WORD word5
2044 uint32_t word6;
2045#define eq_pages_SHIFT 0
2046#define eq_pages_MASK 0x0000000f
2047#define eq_pages_WORD word6
2048#define eqe_size_SHIFT 8
2049#define eqe_size_MASK 0x000000ff
2050#define eqe_size_WORD word6
2051 uint32_t word7;
2052#define cq_pages_SHIFT 0
2053#define cq_pages_MASK 0x0000000f
2054#define cq_pages_WORD word7
2055#define cqe_size_SHIFT 8
2056#define cqe_size_MASK 0x000000ff
2057#define cqe_size_WORD word7
2058 uint32_t word8;
2059#define mq_pages_SHIFT 0
2060#define mq_pages_MASK 0x0000000f
2061#define mq_pages_WORD word8
2062#define mqe_size_SHIFT 8
2063#define mqe_size_MASK 0x000000ff
2064#define mqe_size_WORD word8
2065#define mq_elem_cnt_SHIFT 16
2066#define mq_elem_cnt_MASK 0x000000ff
2067#define mq_elem_cnt_WORD word8
2068 uint32_t word9;
2069#define wq_pages_SHIFT 0
2070#define wq_pages_MASK 0x0000ffff
2071#define wq_pages_WORD word9
2072#define wqe_size_SHIFT 8
2073#define wqe_size_MASK 0x000000ff
2074#define wqe_size_WORD word9
2075 uint32_t word10;
2076#define rq_pages_SHIFT 0
2077#define rq_pages_MASK 0x0000ffff
2078#define rq_pages_WORD word10
2079#define rqe_size_SHIFT 8
2080#define rqe_size_MASK 0x000000ff
2081#define rqe_size_WORD word10
2082 uint32_t word11;
2083#define hdr_pages_SHIFT 0
2084#define hdr_pages_MASK 0x0000000f
2085#define hdr_pages_WORD word11
2086#define hdr_size_SHIFT 8
2087#define hdr_size_MASK 0x0000000f
2088#define hdr_size_WORD word11
2089#define hdr_pp_align_SHIFT 16
2090#define hdr_pp_align_MASK 0x0000ffff
2091#define hdr_pp_align_WORD word11
2092 uint32_t word12;
2093#define sgl_pages_SHIFT 0
2094#define sgl_pages_MASK 0x0000000f
2095#define sgl_pages_WORD word12
2096#define sgl_pp_align_SHIFT 16
2097#define sgl_pp_align_MASK 0x0000ffff
2098#define sgl_pp_align_WORD word12
2099 uint32_t rsvd_13_63[51];
2100};
2101
James Smartfedd3b72011-02-16 12:39:24 -05002102struct lpfc_sli4_parameters {
2103 uint32_t word0;
2104#define cfg_prot_type_SHIFT 0
2105#define cfg_prot_type_MASK 0x000000FF
2106#define cfg_prot_type_WORD word0
2107 uint32_t word1;
2108#define cfg_ft_SHIFT 0
2109#define cfg_ft_MASK 0x00000001
2110#define cfg_ft_WORD word1
2111#define cfg_sli_rev_SHIFT 4
2112#define cfg_sli_rev_MASK 0x0000000f
2113#define cfg_sli_rev_WORD word1
2114#define cfg_sli_family_SHIFT 8
2115#define cfg_sli_family_MASK 0x0000000f
2116#define cfg_sli_family_WORD word1
2117#define cfg_if_type_SHIFT 12
2118#define cfg_if_type_MASK 0x0000000f
2119#define cfg_if_type_WORD word1
2120#define cfg_sli_hint_1_SHIFT 16
2121#define cfg_sli_hint_1_MASK 0x000000ff
2122#define cfg_sli_hint_1_WORD word1
2123#define cfg_sli_hint_2_SHIFT 24
2124#define cfg_sli_hint_2_MASK 0x0000001f
2125#define cfg_sli_hint_2_WORD word1
2126 uint32_t word2;
2127 uint32_t word3;
2128 uint32_t word4;
2129#define cfg_cqv_SHIFT 14
2130#define cfg_cqv_MASK 0x00000003
2131#define cfg_cqv_WORD word4
2132 uint32_t word5;
2133 uint32_t word6;
2134#define cfg_mqv_SHIFT 14
2135#define cfg_mqv_MASK 0x00000003
2136#define cfg_mqv_WORD word6
2137 uint32_t word7;
2138 uint32_t word8;
2139#define cfg_wqv_SHIFT 14
2140#define cfg_wqv_MASK 0x00000003
2141#define cfg_wqv_WORD word8
2142 uint32_t word9;
2143 uint32_t word10;
2144#define cfg_rqv_SHIFT 14
2145#define cfg_rqv_MASK 0x00000003
2146#define cfg_rqv_WORD word10
2147 uint32_t word11;
2148#define cfg_rq_db_window_SHIFT 28
2149#define cfg_rq_db_window_MASK 0x0000000f
2150#define cfg_rq_db_window_WORD word11
2151 uint32_t word12;
2152#define cfg_fcoe_SHIFT 0
2153#define cfg_fcoe_MASK 0x00000001
2154#define cfg_fcoe_WORD word12
2155#define cfg_phwq_SHIFT 15
2156#define cfg_phwq_MASK 0x00000001
2157#define cfg_phwq_WORD word12
2158#define cfg_loopbk_scope_SHIFT 28
2159#define cfg_loopbk_scope_MASK 0x0000000f
2160#define cfg_loopbk_scope_WORD word12
2161 uint32_t sge_supp_len;
2162 uint32_t word14;
2163#define cfg_sgl_page_cnt_SHIFT 0
2164#define cfg_sgl_page_cnt_MASK 0x0000000f
2165#define cfg_sgl_page_cnt_WORD word14
2166#define cfg_sgl_page_size_SHIFT 8
2167#define cfg_sgl_page_size_MASK 0x000000ff
2168#define cfg_sgl_page_size_WORD word14
2169#define cfg_sgl_pp_align_SHIFT 16
2170#define cfg_sgl_pp_align_MASK 0x000000ff
2171#define cfg_sgl_pp_align_WORD word14
2172 uint32_t word15;
2173 uint32_t word16;
2174 uint32_t word17;
2175 uint32_t word18;
2176 uint32_t word19;
2177};
2178
2179struct lpfc_mbx_get_sli4_parameters {
2180 struct mbox_header header;
2181 struct lpfc_sli4_parameters sli4_parameters;
2182};
2183
James Smartda0436e2009-05-22 14:51:39 -04002184/* Mailbox Completion Queue Error Messages */
2185#define MB_CQE_STATUS_SUCCESS 0x0
2186#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2187#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2188#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2189#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2190#define MB_CQE_STATUS_DMA_FAILED 0x5
2191
2192/* mailbox queue entry structure */
2193struct lpfc_mqe {
2194 uint32_t word0;
2195#define lpfc_mqe_status_SHIFT 16
2196#define lpfc_mqe_status_MASK 0x0000FFFF
2197#define lpfc_mqe_status_WORD word0
2198#define lpfc_mqe_command_SHIFT 8
2199#define lpfc_mqe_command_MASK 0x000000FF
2200#define lpfc_mqe_command_WORD word0
2201 union {
2202 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2203 /* sli4 mailbox commands */
2204 struct lpfc_mbx_sli4_config sli4_config;
2205 struct lpfc_mbx_init_vfi init_vfi;
2206 struct lpfc_mbx_reg_vfi reg_vfi;
2207 struct lpfc_mbx_reg_vfi unreg_vfi;
2208 struct lpfc_mbx_init_vpi init_vpi;
2209 struct lpfc_mbx_resume_rpi resume_rpi;
2210 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2211 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2212 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05002213 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04002214 struct lpfc_mbx_reg_fcfi reg_fcfi;
2215 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2216 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04002217 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04002218 struct lpfc_mbx_eq_create eq_create;
2219 struct lpfc_mbx_cq_create cq_create;
2220 struct lpfc_mbx_wq_create wq_create;
2221 struct lpfc_mbx_rq_create rq_create;
2222 struct lpfc_mbx_mq_destroy mq_destroy;
2223 struct lpfc_mbx_eq_destroy eq_destroy;
2224 struct lpfc_mbx_cq_destroy cq_destroy;
2225 struct lpfc_mbx_wq_destroy wq_destroy;
2226 struct lpfc_mbx_rq_destroy rq_destroy;
2227 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2228 struct lpfc_mbx_nembed_cmd nembed_cmd;
2229 struct lpfc_mbx_read_rev read_rev;
2230 struct lpfc_mbx_read_vpi read_vpi;
2231 struct lpfc_mbx_read_config rd_config;
2232 struct lpfc_mbx_request_features req_ftrs;
2233 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart6669f9b2009-10-02 15:16:45 -04002234 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
James Smart28baac72010-02-12 14:42:03 -05002235 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05002236 struct lpfc_mbx_pc_sli4_params sli4_params;
2237 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smartda0436e2009-05-22 14:51:39 -04002238 struct lpfc_mbx_nop nop;
2239 } un;
2240};
2241
2242struct lpfc_mcqe {
2243 uint32_t word0;
2244#define lpfc_mcqe_status_SHIFT 0
2245#define lpfc_mcqe_status_MASK 0x0000FFFF
2246#define lpfc_mcqe_status_WORD word0
2247#define lpfc_mcqe_ext_status_SHIFT 16
2248#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2249#define lpfc_mcqe_ext_status_WORD word0
2250 uint32_t mcqe_tag0;
2251 uint32_t mcqe_tag1;
2252 uint32_t trailer;
2253#define lpfc_trailer_valid_SHIFT 31
2254#define lpfc_trailer_valid_MASK 0x00000001
2255#define lpfc_trailer_valid_WORD trailer
2256#define lpfc_trailer_async_SHIFT 30
2257#define lpfc_trailer_async_MASK 0x00000001
2258#define lpfc_trailer_async_WORD trailer
2259#define lpfc_trailer_hpi_SHIFT 29
2260#define lpfc_trailer_hpi_MASK 0x00000001
2261#define lpfc_trailer_hpi_WORD trailer
2262#define lpfc_trailer_completed_SHIFT 28
2263#define lpfc_trailer_completed_MASK 0x00000001
2264#define lpfc_trailer_completed_WORD trailer
2265#define lpfc_trailer_consumed_SHIFT 27
2266#define lpfc_trailer_consumed_MASK 0x00000001
2267#define lpfc_trailer_consumed_WORD trailer
2268#define lpfc_trailer_type_SHIFT 16
2269#define lpfc_trailer_type_MASK 0x000000FF
2270#define lpfc_trailer_type_WORD trailer
2271#define lpfc_trailer_code_SHIFT 8
2272#define lpfc_trailer_code_MASK 0x000000FF
2273#define lpfc_trailer_code_WORD trailer
2274#define LPFC_TRAILER_CODE_LINK 0x1
2275#define LPFC_TRAILER_CODE_FCOE 0x2
2276#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04002277#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05002278#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05002279#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04002280};
2281
2282struct lpfc_acqe_link {
2283 uint32_t word0;
2284#define lpfc_acqe_link_speed_SHIFT 24
2285#define lpfc_acqe_link_speed_MASK 0x000000FF
2286#define lpfc_acqe_link_speed_WORD word0
2287#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2288#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2289#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2290#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2291#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2292#define lpfc_acqe_link_duplex_SHIFT 16
2293#define lpfc_acqe_link_duplex_MASK 0x000000FF
2294#define lpfc_acqe_link_duplex_WORD word0
2295#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2296#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2297#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
2298#define lpfc_acqe_link_status_SHIFT 8
2299#define lpfc_acqe_link_status_MASK 0x000000FF
2300#define lpfc_acqe_link_status_WORD word0
2301#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
2302#define LPFC_ASYNC_LINK_STATUS_UP 0x1
2303#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
2304#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05002305#define lpfc_acqe_link_type_SHIFT 6
2306#define lpfc_acqe_link_type_MASK 0x00000003
2307#define lpfc_acqe_link_type_WORD word0
2308#define lpfc_acqe_link_number_SHIFT 0
2309#define lpfc_acqe_link_number_MASK 0x0000003F
2310#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04002311 uint32_t word1;
2312#define lpfc_acqe_link_fault_SHIFT 0
2313#define lpfc_acqe_link_fault_MASK 0x000000FF
2314#define lpfc_acqe_link_fault_WORD word1
2315#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
2316#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
2317#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05002318#define lpfc_acqe_logical_link_speed_SHIFT 16
2319#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
2320#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002321 uint32_t event_tag;
2322 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002323#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
2324#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04002325};
2326
James Smart70f3c072010-12-15 17:57:33 -05002327struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04002328 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04002329 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05002330#define lpfc_acqe_fip_fcf_count_SHIFT 0
2331#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
2332#define lpfc_acqe_fip_fcf_count_WORD word1
2333#define lpfc_acqe_fip_event_type_SHIFT 16
2334#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
2335#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002336 uint32_t event_tag;
2337 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002338#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
2339#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
2340#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
2341#define LPFC_FIP_EVENT_TYPE_CVL 0x4
2342#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04002343};
2344
2345struct lpfc_acqe_dcbx {
2346 uint32_t tlv_ttl;
2347 uint32_t reserved;
2348 uint32_t event_tag;
2349 uint32_t trailer;
2350};
2351
James Smartb19a0612010-04-06 14:48:51 -04002352struct lpfc_acqe_grp5 {
2353 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05002354#define lpfc_acqe_grp5_type_SHIFT 6
2355#define lpfc_acqe_grp5_type_MASK 0x00000003
2356#define lpfc_acqe_grp5_type_WORD word0
2357#define lpfc_acqe_grp5_number_SHIFT 0
2358#define lpfc_acqe_grp5_number_MASK 0x0000003F
2359#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04002360 uint32_t word1;
2361#define lpfc_acqe_grp5_llink_spd_SHIFT 16
2362#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
2363#define lpfc_acqe_grp5_llink_spd_WORD word1
2364 uint32_t event_tag;
2365 uint32_t trailer;
2366};
2367
James Smart70f3c072010-12-15 17:57:33 -05002368struct lpfc_acqe_fc_la {
2369 uint32_t word0;
2370#define lpfc_acqe_fc_la_speed_SHIFT 24
2371#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
2372#define lpfc_acqe_fc_la_speed_WORD word0
2373#define LPFC_FC_LA_SPEED_UNKOWN 0x0
2374#define LPFC_FC_LA_SPEED_1G 0x1
2375#define LPFC_FC_LA_SPEED_2G 0x2
2376#define LPFC_FC_LA_SPEED_4G 0x4
2377#define LPFC_FC_LA_SPEED_8G 0x8
2378#define LPFC_FC_LA_SPEED_10G 0xA
2379#define LPFC_FC_LA_SPEED_16G 0x10
2380#define lpfc_acqe_fc_la_topology_SHIFT 16
2381#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
2382#define lpfc_acqe_fc_la_topology_WORD word0
2383#define LPFC_FC_LA_TOP_UNKOWN 0x0
2384#define LPFC_FC_LA_TOP_P2P 0x1
2385#define LPFC_FC_LA_TOP_FCAL 0x2
2386#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
2387#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
2388#define lpfc_acqe_fc_la_att_type_SHIFT 8
2389#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
2390#define lpfc_acqe_fc_la_att_type_WORD word0
2391#define LPFC_FC_LA_TYPE_LINK_UP 0x1
2392#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
2393#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
2394#define lpfc_acqe_fc_la_port_type_SHIFT 6
2395#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
2396#define lpfc_acqe_fc_la_port_type_WORD word0
2397#define LPFC_LINK_TYPE_ETHERNET 0x0
2398#define LPFC_LINK_TYPE_FC 0x1
2399#define lpfc_acqe_fc_la_port_number_SHIFT 0
2400#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
2401#define lpfc_acqe_fc_la_port_number_WORD word0
2402 uint32_t word1;
2403#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
2404#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
2405#define lpfc_acqe_fc_la_llink_spd_WORD word1
2406#define lpfc_acqe_fc_la_fault_SHIFT 0
2407#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
2408#define lpfc_acqe_fc_la_fault_WORD word1
2409#define LPFC_FC_LA_FAULT_NONE 0x0
2410#define LPFC_FC_LA_FAULT_LOCAL 0x1
2411#define LPFC_FC_LA_FAULT_REMOTE 0x2
2412 uint32_t event_tag;
2413 uint32_t trailer;
2414#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
2415#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
2416};
2417
2418struct lpfc_acqe_sli {
2419 uint32_t event_data1;
2420 uint32_t event_data2;
2421 uint32_t reserved;
2422 uint32_t trailer;
2423#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
2424#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
2425#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
2426#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
2427#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
2428};
2429
James Smartda0436e2009-05-22 14:51:39 -04002430/*
2431 * Define the bootstrap mailbox (bmbx) region used to communicate
2432 * mailbox command between the host and port. The mailbox consists
2433 * of a payload area of 256 bytes and a completion queue of length
2434 * 16 bytes.
2435 */
2436struct lpfc_bmbx_create {
2437 struct lpfc_mqe mqe;
2438 struct lpfc_mcqe mcqe;
2439};
2440
2441#define SGL_ALIGN_SZ 64
2442#define SGL_PAGE_SIZE 4096
2443/* align SGL addr on a size boundary - adjust address up */
James Smart5ffc2662009-11-18 15:39:44 -05002444#define NO_XRI ((uint16_t)-1)
2445
James Smartda0436e2009-05-22 14:51:39 -04002446struct wqe_common {
2447 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04002448#define wqe_xri_tag_SHIFT 0
2449#define wqe_xri_tag_MASK 0x0000FFFF
2450#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04002451#define wqe_ctxt_tag_SHIFT 16
2452#define wqe_ctxt_tag_MASK 0x0000FFFF
2453#define wqe_ctxt_tag_WORD word6
2454 uint32_t word7;
2455#define wqe_ct_SHIFT 2
2456#define wqe_ct_MASK 0x00000003
2457#define wqe_ct_WORD word7
2458#define wqe_status_SHIFT 4
2459#define wqe_status_MASK 0x0000000f
2460#define wqe_status_WORD word7
2461#define wqe_cmnd_SHIFT 8
2462#define wqe_cmnd_MASK 0x000000ff
2463#define wqe_cmnd_WORD word7
2464#define wqe_class_SHIFT 16
2465#define wqe_class_MASK 0x00000007
2466#define wqe_class_WORD word7
2467#define wqe_pu_SHIFT 20
2468#define wqe_pu_MASK 0x00000003
2469#define wqe_pu_WORD word7
2470#define wqe_erp_SHIFT 22
2471#define wqe_erp_MASK 0x00000001
2472#define wqe_erp_WORD word7
2473#define wqe_lnk_SHIFT 23
2474#define wqe_lnk_MASK 0x00000001
2475#define wqe_lnk_WORD word7
2476#define wqe_tmo_SHIFT 24
2477#define wqe_tmo_MASK 0x000000ff
2478#define wqe_tmo_WORD word7
2479 uint32_t abort_tag; /* word 8 in WQE */
2480 uint32_t word9;
2481#define wqe_reqtag_SHIFT 0
2482#define wqe_reqtag_MASK 0x0000FFFF
2483#define wqe_reqtag_WORD word9
2484#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04002485#define wqe_rcvoxid_MASK 0x0000FFFF
2486#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002487 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04002488#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05002489#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04002490#define wqe_ebde_cnt_WORD word10
2491#define wqe_lenloc_SHIFT 7
2492#define wqe_lenloc_MASK 0x00000003
2493#define wqe_lenloc_WORD word10
2494#define LPFC_WQE_LENLOC_NONE 0
2495#define LPFC_WQE_LENLOC_WORD3 1
2496#define LPFC_WQE_LENLOC_WORD12 2
2497#define LPFC_WQE_LENLOC_WORD4 3
2498#define wqe_qosd_SHIFT 9
2499#define wqe_qosd_MASK 0x00000001
2500#define wqe_qosd_WORD word10
2501#define wqe_xbl_SHIFT 11
2502#define wqe_xbl_MASK 0x00000001
2503#define wqe_xbl_WORD word10
2504#define wqe_iod_SHIFT 13
2505#define wqe_iod_MASK 0x00000001
2506#define wqe_iod_WORD word10
2507#define LPFC_WQE_IOD_WRITE 0
2508#define LPFC_WQE_IOD_READ 1
2509#define wqe_dbde_SHIFT 14
2510#define wqe_dbde_MASK 0x00000001
2511#define wqe_dbde_WORD word10
2512#define wqe_wqes_SHIFT 15
2513#define wqe_wqes_MASK 0x00000001
2514#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05002515/* Note that this field overlaps above fields */
2516#define wqe_wqid_SHIFT 1
2517#define wqe_wqid_MASK 0x0000007f
2518#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002519#define wqe_pri_SHIFT 16
2520#define wqe_pri_MASK 0x00000007
2521#define wqe_pri_WORD word10
2522#define wqe_pv_SHIFT 19
2523#define wqe_pv_MASK 0x00000001
2524#define wqe_pv_WORD word10
2525#define wqe_xc_SHIFT 21
2526#define wqe_xc_MASK 0x00000001
2527#define wqe_xc_WORD word10
2528#define wqe_ccpe_SHIFT 23
2529#define wqe_ccpe_MASK 0x00000001
2530#define wqe_ccpe_WORD word10
2531#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04002532#define wqe_ccp_MASK 0x000000ff
2533#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002534 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04002535#define wqe_cmd_type_SHIFT 0
2536#define wqe_cmd_type_MASK 0x0000000f
2537#define wqe_cmd_type_WORD word11
2538#define wqe_els_id_SHIFT 4
2539#define wqe_els_id_MASK 0x00000003
2540#define wqe_els_id_WORD word11
2541#define LPFC_ELS_ID_FLOGI 3
2542#define LPFC_ELS_ID_FDISC 2
2543#define LPFC_ELS_ID_LOGO 1
2544#define LPFC_ELS_ID_DEFAULT 0
2545#define wqe_wqec_SHIFT 7
2546#define wqe_wqec_MASK 0x00000001
2547#define wqe_wqec_WORD word11
2548#define wqe_cqid_SHIFT 16
2549#define wqe_cqid_MASK 0x0000ffff
2550#define wqe_cqid_WORD word11
2551#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04002552};
2553
2554struct wqe_did {
2555 uint32_t word5;
2556#define wqe_els_did_SHIFT 0
2557#define wqe_els_did_MASK 0x00FFFFFF
2558#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04002559#define wqe_xmit_bls_pt_SHIFT 28
2560#define wqe_xmit_bls_pt_MASK 0x00000003
2561#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04002562#define wqe_xmit_bls_ar_SHIFT 30
2563#define wqe_xmit_bls_ar_MASK 0x00000001
2564#define wqe_xmit_bls_ar_WORD word5
2565#define wqe_xmit_bls_xo_SHIFT 31
2566#define wqe_xmit_bls_xo_MASK 0x00000001
2567#define wqe_xmit_bls_xo_WORD word5
2568};
2569
James Smartf0d9bcc2010-10-22 11:07:09 -04002570struct lpfc_wqe_generic{
2571 struct ulp_bde64 bde;
2572 uint32_t word3;
2573 uint32_t word4;
2574 uint32_t word5;
2575 struct wqe_common wqe_com;
2576 uint32_t payload[4];
2577};
2578
James Smartda0436e2009-05-22 14:51:39 -04002579struct els_request64_wqe {
2580 struct ulp_bde64 bde;
2581 uint32_t payload_len;
2582 uint32_t word4;
2583#define els_req64_sid_SHIFT 0
2584#define els_req64_sid_MASK 0x00FFFFFF
2585#define els_req64_sid_WORD word4
2586#define els_req64_sp_SHIFT 24
2587#define els_req64_sp_MASK 0x00000001
2588#define els_req64_sp_WORD word4
2589#define els_req64_vf_SHIFT 25
2590#define els_req64_vf_MASK 0x00000001
2591#define els_req64_vf_WORD word4
2592 struct wqe_did wqe_dest;
2593 struct wqe_common wqe_com; /* words 6-11 */
2594 uint32_t word12;
2595#define els_req64_vfid_SHIFT 1
2596#define els_req64_vfid_MASK 0x00000FFF
2597#define els_req64_vfid_WORD word12
2598#define els_req64_pri_SHIFT 13
2599#define els_req64_pri_MASK 0x00000007
2600#define els_req64_pri_WORD word12
2601 uint32_t word13;
2602#define els_req64_hopcnt_SHIFT 24
2603#define els_req64_hopcnt_MASK 0x000000ff
2604#define els_req64_hopcnt_WORD word13
2605 uint32_t reserved[2];
2606};
2607
2608struct xmit_els_rsp64_wqe {
2609 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002610 uint32_t response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002611 uint32_t rsvd4;
James Smartf0d9bcc2010-10-22 11:07:09 -04002612 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04002613 struct wqe_common wqe_com; /* words 6-11 */
2614 uint32_t rsvd_12_15[4];
2615};
2616
2617struct xmit_bls_rsp64_wqe {
2618 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04002619/* Payload0 for BA_ACC */
2620#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
2621#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
2622#define xmit_bls_rsp64_acc_seq_id_WORD payload0
2623#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
2624#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
2625#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
2626/* Payload0 for BA_RJT */
2627#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
2628#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
2629#define xmit_bls_rsp64_rjt_vspec_WORD payload0
2630#define xmit_bls_rsp64_rjt_expc_SHIFT 8
2631#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
2632#define xmit_bls_rsp64_rjt_expc_WORD payload0
2633#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
2634#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
2635#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04002636 uint32_t word1;
2637#define xmit_bls_rsp64_rxid_SHIFT 0
2638#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
2639#define xmit_bls_rsp64_rxid_WORD word1
2640#define xmit_bls_rsp64_oxid_SHIFT 16
2641#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
2642#define xmit_bls_rsp64_oxid_WORD word1
2643 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04002644#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04002645#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
2646#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04002647#define xmit_bls_rsp64_seqcntlo_SHIFT 16
2648#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
2649#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002650 uint32_t rsrvd3;
2651 uint32_t rsrvd4;
2652 struct wqe_did wqe_dest;
2653 struct wqe_common wqe_com; /* words 6-11 */
2654 uint32_t rsvd_12_15[4];
2655};
James Smart6669f9b2009-10-02 15:16:45 -04002656
James Smartda0436e2009-05-22 14:51:39 -04002657struct wqe_rctl_dfctl {
2658 uint32_t word5;
2659#define wqe_si_SHIFT 2
2660#define wqe_si_MASK 0x000000001
2661#define wqe_si_WORD word5
2662#define wqe_la_SHIFT 3
2663#define wqe_la_MASK 0x000000001
2664#define wqe_la_WORD word5
2665#define wqe_ls_SHIFT 7
2666#define wqe_ls_MASK 0x000000001
2667#define wqe_ls_WORD word5
2668#define wqe_dfctl_SHIFT 8
2669#define wqe_dfctl_MASK 0x0000000ff
2670#define wqe_dfctl_WORD word5
2671#define wqe_type_SHIFT 16
2672#define wqe_type_MASK 0x0000000ff
2673#define wqe_type_WORD word5
2674#define wqe_rctl_SHIFT 24
2675#define wqe_rctl_MASK 0x0000000ff
2676#define wqe_rctl_WORD word5
2677};
2678
2679struct xmit_seq64_wqe {
2680 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002681 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04002682 uint32_t relative_offset;
2683 struct wqe_rctl_dfctl wge_ctl;
2684 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04002685 uint32_t xmit_len;
2686 uint32_t rsvd_12_15[3];
2687};
2688struct xmit_bcast64_wqe {
2689 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002690 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002691 uint32_t rsvd4;
2692 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2693 struct wqe_common wqe_com; /* words 6-11 */
2694 uint32_t rsvd_12_15[4];
2695};
2696
2697struct gen_req64_wqe {
2698 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002699 uint32_t request_payload_len;
2700 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04002701 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2702 struct wqe_common wqe_com; /* words 6-11 */
2703 uint32_t rsvd_12_15[4];
2704};
2705
2706struct create_xri_wqe {
2707 uint32_t rsrvd[5]; /* words 0-4 */
2708 struct wqe_did wqe_dest; /* word 5 */
2709 struct wqe_common wqe_com; /* words 6-11 */
2710 uint32_t rsvd_12_15[4]; /* word 12-15 */
2711};
2712
2713#define T_REQUEST_TAG 3
2714#define T_XRI_TAG 1
2715
2716struct abort_cmd_wqe {
2717 uint32_t rsrvd[3];
2718 uint32_t word3;
2719#define abort_cmd_ia_SHIFT 0
2720#define abort_cmd_ia_MASK 0x000000001
2721#define abort_cmd_ia_WORD word3
2722#define abort_cmd_criteria_SHIFT 8
2723#define abort_cmd_criteria_MASK 0x0000000ff
2724#define abort_cmd_criteria_WORD word3
2725 uint32_t rsrvd4;
2726 uint32_t rsrvd5;
2727 struct wqe_common wqe_com; /* words 6-11 */
2728 uint32_t rsvd_12_15[4]; /* word 12-15 */
2729};
2730
2731struct fcp_iwrite64_wqe {
2732 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002733 uint32_t payload_offset_len;
James Smartda0436e2009-05-22 14:51:39 -04002734 uint32_t total_xfer_len;
2735 uint32_t initial_xfer_len;
2736 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002737 uint32_t rsrvd12;
2738 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002739};
2740
2741struct fcp_iread64_wqe {
2742 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002743 uint32_t payload_offset_len; /* word 3 */
James Smartda0436e2009-05-22 14:51:39 -04002744 uint32_t total_xfer_len; /* word 4 */
2745 uint32_t rsrvd5; /* word 5 */
2746 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002747 uint32_t rsrvd12;
2748 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002749};
2750
2751struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04002752 struct ulp_bde64 bde; /* words 0-2 */
2753 uint32_t rsrvd3; /* word 3 */
2754 uint32_t rsrvd4; /* word 4 */
2755 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04002756 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04002757 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04002758};
2759
2760
2761union lpfc_wqe {
2762 uint32_t words[16];
2763 struct lpfc_wqe_generic generic;
2764 struct fcp_icmnd64_wqe fcp_icmd;
2765 struct fcp_iread64_wqe fcp_iread;
2766 struct fcp_iwrite64_wqe fcp_iwrite;
2767 struct abort_cmd_wqe abort_cmd;
2768 struct create_xri_wqe create_xri;
2769 struct xmit_bcast64_wqe xmit_bcast64;
2770 struct xmit_seq64_wqe xmit_sequence;
2771 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
2772 struct xmit_els_rsp64_wqe xmit_els_rsp;
2773 struct els_request64_wqe els_req;
2774 struct gen_req64_wqe gen_req;
2775};
2776
2777#define FCP_COMMAND 0x0
2778#define FCP_COMMAND_DATA_OUT 0x1
2779#define ELS_COMMAND_NON_FIP 0xC
2780#define ELS_COMMAND_FIP 0xD
2781#define OTHER_COMMAND 0x8
2782