blob: ff6bd30132df04da253f639ea9c8fe5fe221c87a [file] [log] [blame]
Tomi Valkeinen553c48c2009-08-07 13:15:50 +03001/*
2 * linux/drivers/video/omap2/dss/dpi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DPI"
24
25#include <linux/kernel.h>
26#include <linux/clk.h>
27#include <linux/delay.h>
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020028#include <linux/err.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030029#include <linux/errno.h>
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020030#include <linux/platform_device.h>
31#include <linux/regulator/consumer.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030032
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030033#include <video/omapdss.h>
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030034#include <plat/cpu.h>
35
36#include "dss.h"
37
38static struct {
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +020039 struct regulator *vdds_dsi_reg;
Archit Tanejaa72b64b2011-05-12 17:26:26 +053040 struct platform_device *dsidev;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030041} dpi;
42
Archit Tanejaa72b64b2011-05-12 17:26:26 +053043static struct platform_device *dpi_get_dsidev(enum omap_dss_clk_source clk)
44{
45 int dsi_module;
46
47 dsi_module = clk == OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC ? 0 : 1;
48
49 return dsi_get_dsidev_from_id(dsi_module);
50}
51
Archit Taneja7636b3b2011-04-12 13:52:26 +053052static bool dpi_use_dsi_pll(struct omap_dss_device *dssdev)
53{
54 if (dssdev->clocks.dispc.dispc_fclk_src ==
55 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC ||
Archit Taneja5a8b5722011-05-12 17:26:29 +053056 dssdev->clocks.dispc.dispc_fclk_src ==
57 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC ||
Archit Taneja7636b3b2011-04-12 13:52:26 +053058 dssdev->clocks.dispc.channel.lcd_clk_src ==
Archit Taneja5a8b5722011-05-12 17:26:29 +053059 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC ||
60 dssdev->clocks.dispc.channel.lcd_clk_src ==
61 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC)
Archit Taneja7636b3b2011-04-12 13:52:26 +053062 return true;
63 else
64 return false;
65}
66
Sumit Semwalff1b2cd2010-12-02 11:27:11 +000067static int dpi_set_dsi_clk(struct omap_dss_device *dssdev, bool is_tft,
68 unsigned long pck_req, unsigned long *fck, int *lck_div,
69 int *pck_div)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030070{
71 struct dsi_clock_info dsi_cinfo;
72 struct dispc_clock_info dispc_cinfo;
73 int r;
74
Archit Tanejaa72b64b2011-05-12 17:26:26 +053075 r = dsi_pll_calc_clock_div_pck(dpi.dsidev, is_tft, pck_req,
76 &dsi_cinfo, &dispc_cinfo);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030077 if (r)
78 return r;
79
Archit Tanejaa72b64b2011-05-12 17:26:26 +053080 r = dsi_pll_set_clock_div(dpi.dsidev, &dsi_cinfo);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030081 if (r)
82 return r;
83
Archit Tanejae8881662011-04-12 13:52:24 +053084 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030085
Sumit Semwalff1b2cd2010-12-02 11:27:11 +000086 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030087 if (r)
88 return r;
89
Archit Taneja1bb47832011-02-24 14:17:30 +053090 *fck = dsi_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +030091 *lck_div = dispc_cinfo.lck_div;
92 *pck_div = dispc_cinfo.pck_div;
93
94 return 0;
95}
Archit Taneja7636b3b2011-04-12 13:52:26 +053096
Sumit Semwalff1b2cd2010-12-02 11:27:11 +000097static int dpi_set_dispc_clk(struct omap_dss_device *dssdev, bool is_tft,
98 unsigned long pck_req, unsigned long *fck, int *lck_div,
99 int *pck_div)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300100{
101 struct dss_clock_info dss_cinfo;
102 struct dispc_clock_info dispc_cinfo;
103 int r;
104
105 r = dss_calc_clock_div(is_tft, pck_req, &dss_cinfo, &dispc_cinfo);
106 if (r)
107 return r;
108
109 r = dss_set_clock_div(&dss_cinfo);
110 if (r)
111 return r;
112
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000113 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300114 if (r)
115 return r;
116
117 *fck = dss_cinfo.fck;
118 *lck_div = dispc_cinfo.lck_div;
119 *pck_div = dispc_cinfo.pck_div;
120
121 return 0;
122}
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300123
124static int dpi_set_mode(struct omap_dss_device *dssdev)
125{
126 struct omap_video_timings *t = &dssdev->panel.timings;
Archit Taneja7636b3b2011-04-12 13:52:26 +0530127 int lck_div = 0, pck_div = 0;
128 unsigned long fck = 0;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300129 unsigned long pck;
130 bool is_tft;
131 int r = 0;
132
Archit Taneja6af9cd12011-01-31 16:27:44 +0000133 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300134
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000135 dispc_set_pol_freq(dssdev->manager->id, dssdev->panel.config,
136 dssdev->panel.acbi, dssdev->panel.acb);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300137
138 is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
139
Archit Taneja7636b3b2011-04-12 13:52:26 +0530140 if (dpi_use_dsi_pll(dssdev))
141 r = dpi_set_dsi_clk(dssdev, is_tft, t->pixel_clock * 1000,
142 &fck, &lck_div, &pck_div);
143 else
144 r = dpi_set_dispc_clk(dssdev, is_tft, t->pixel_clock * 1000,
145 &fck, &lck_div, &pck_div);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300146 if (r)
147 goto err0;
148
149 pck = fck / lck_div / pck_div / 1000;
150
151 if (pck != t->pixel_clock) {
152 DSSWARN("Could not find exact pixel clock. "
153 "Requested %d kHz, got %lu kHz\n",
154 t->pixel_clock, pck);
155
156 t->pixel_clock = pck;
157 }
158
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000159 dispc_set_lcd_timings(dssdev->manager->id, t);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300160
161err0:
Archit Taneja6af9cd12011-01-31 16:27:44 +0000162 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300163 return r;
164}
165
166static int dpi_basic_init(struct omap_dss_device *dssdev)
167{
168 bool is_tft;
169
170 is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
171
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000172 dispc_set_parallel_interface_mode(dssdev->manager->id,
173 OMAP_DSS_PARALLELMODE_BYPASS);
174 dispc_set_lcd_display_type(dssdev->manager->id, is_tft ?
175 OMAP_DSS_LCD_DISPLAY_TFT : OMAP_DSS_LCD_DISPLAY_STN);
176 dispc_set_tft_data_lines(dssdev->manager->id,
177 dssdev->phy.dpi.data_lines);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300178
179 return 0;
180}
181
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200182int omapdss_dpi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300183{
184 int r;
185
186 r = omap_dss_start_device(dssdev);
187 if (r) {
188 DSSERR("failed to start device\n");
189 goto err0;
190 }
191
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200192 if (cpu_is_omap34xx()) {
193 r = regulator_enable(dpi.vdds_dsi_reg);
194 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200195 goto err1;
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200196 }
197
Archit Taneja6af9cd12011-01-31 16:27:44 +0000198 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300199
200 r = dpi_basic_init(dssdev);
201 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200202 goto err2;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300203
Archit Taneja7636b3b2011-04-12 13:52:26 +0530204 if (dpi_use_dsi_pll(dssdev)) {
205 dss_clk_enable(DSS_CLK_SYSCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530206 r = dsi_pll_init(dpi.dsidev, 0, 1);
Archit Taneja7636b3b2011-04-12 13:52:26 +0530207 if (r)
208 goto err3;
209 }
210
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300211 r = dpi_set_mode(dssdev);
212 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200213 goto err4;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300214
215 mdelay(2);
216
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200217 dssdev->manager->enable(dssdev->manager);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300218
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300219 return 0;
220
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200221err4:
Archit Taneja7636b3b2011-04-12 13:52:26 +0530222 if (dpi_use_dsi_pll(dssdev))
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530223 dsi_pll_uninit(dpi.dsidev, true);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200224err3:
Archit Taneja7636b3b2011-04-12 13:52:26 +0530225 if (dpi_use_dsi_pll(dssdev))
226 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200227err2:
Archit Taneja6af9cd12011-01-31 16:27:44 +0000228 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200229 if (cpu_is_omap34xx())
230 regulator_disable(dpi.vdds_dsi_reg);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300231err1:
232 omap_dss_stop_device(dssdev);
233err0:
234 return r;
235}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200236EXPORT_SYMBOL(omapdss_dpi_display_enable);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300237
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200238void omapdss_dpi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300239{
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200240 dssdev->manager->disable(dssdev->manager);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300241
Archit Taneja7636b3b2011-04-12 13:52:26 +0530242 if (dpi_use_dsi_pll(dssdev)) {
243 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530244 dsi_pll_uninit(dpi.dsidev, true);
Archit Taneja7636b3b2011-04-12 13:52:26 +0530245 dss_clk_disable(DSS_CLK_SYSCK);
246 }
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300247
Archit Taneja6af9cd12011-01-31 16:27:44 +0000248 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300249
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200250 if (cpu_is_omap34xx())
251 regulator_disable(dpi.vdds_dsi_reg);
252
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300253 omap_dss_stop_device(dssdev);
254}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200255EXPORT_SYMBOL(omapdss_dpi_display_disable);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300256
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200257void dpi_set_timings(struct omap_dss_device *dssdev,
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300258 struct omap_video_timings *timings)
259{
260 DSSDBG("dpi_set_timings\n");
261 dssdev->panel.timings = *timings;
262 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
263 dpi_set_mode(dssdev);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000264 dispc_go(dssdev->manager->id);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300265 }
266}
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200267EXPORT_SYMBOL(dpi_set_timings);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300268
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200269int dpi_check_timings(struct omap_dss_device *dssdev,
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300270 struct omap_video_timings *timings)
271{
272 bool is_tft;
273 int r;
274 int lck_div, pck_div;
275 unsigned long fck;
276 unsigned long pck;
Archit Taneja7636b3b2011-04-12 13:52:26 +0530277 struct dispc_clock_info dispc_cinfo;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300278
279 if (!dispc_lcd_timings_ok(timings))
280 return -EINVAL;
281
282 if (timings->pixel_clock == 0)
283 return -EINVAL;
284
285 is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
286
Archit Taneja7636b3b2011-04-12 13:52:26 +0530287 if (dpi_use_dsi_pll(dssdev)) {
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300288 struct dsi_clock_info dsi_cinfo;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530289 r = dsi_pll_calc_clock_div_pck(dpi.dsidev, is_tft,
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300290 timings->pixel_clock * 1000,
291 &dsi_cinfo, &dispc_cinfo);
292
293 if (r)
294 return r;
295
Archit Taneja1bb47832011-02-24 14:17:30 +0530296 fck = dsi_cinfo.dsi_pll_hsdiv_dispc_clk;
Archit Taneja7636b3b2011-04-12 13:52:26 +0530297 } else {
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300298 struct dss_clock_info dss_cinfo;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300299 r = dss_calc_clock_div(is_tft, timings->pixel_clock * 1000,
300 &dss_cinfo, &dispc_cinfo);
301
302 if (r)
303 return r;
304
305 fck = dss_cinfo.fck;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300306 }
Archit Taneja7636b3b2011-04-12 13:52:26 +0530307
308 lck_div = dispc_cinfo.lck_div;
309 pck_div = dispc_cinfo.pck_div;
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300310
311 pck = fck / lck_div / pck_div / 1000;
312
313 timings->pixel_clock = pck;
314
315 return 0;
316}
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200317EXPORT_SYMBOL(dpi_check_timings);
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300318
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300319int dpi_init_display(struct omap_dss_device *dssdev)
320{
321 DSSDBG("init_display\n");
322
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200323 if (cpu_is_omap34xx() && dpi.vdds_dsi_reg == NULL) {
324 struct regulator *vdds_dsi;
325
326 vdds_dsi = dss_get_vdds_dsi();
327
328 if (IS_ERR(vdds_dsi)) {
329 DSSERR("can't get VDDS_DSI regulator\n");
330 return PTR_ERR(vdds_dsi);
331 }
332
333 dpi.vdds_dsi_reg = vdds_dsi;
334 }
335
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530336 if (dpi_use_dsi_pll(dssdev)) {
337 enum omap_dss_clk_source dispc_fclk_src =
338 dssdev->clocks.dispc.dispc_fclk_src;
339 dpi.dsidev = dpi_get_dsidev(dispc_fclk_src);
340 }
341
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300342 return 0;
343}
344
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200345int dpi_init(void)
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300346{
Tomi Valkeinen553c48c2009-08-07 13:15:50 +0300347 return 0;
348}
349
350void dpi_exit(void)
351{
352}
353