blob: 009b63fc79f0a0956e29598a5cb1b7d1d29e1874 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * arch/arm/mach-omap2/serial.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 serial support.
5 *
Jouni Hogander6e811762008-10-06 15:49:15 +03006 * Copyright (C) 2005-2008 Nokia Corporation
Tony Lindgren1dbae812005-11-10 14:26:51 +00007 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
Kevin Hilman4af40162009-02-04 10:51:40 -08009 * Major rework for PM support by Kevin Hilman
10 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000011 * Based off of arch/arm/mach-omap/omap1/serial.c
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
15 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000016 * This file is subject to the terms and conditions of the GNU General Public
17 * License. See the file "COPYING" in the main directory of this archive
18 * for more details.
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/serial_8250.h>
23#include <linux/serial_reg.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000024#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Santosh Shilimkare03d37d2010-02-18 08:59:06 +000026#include <linux/delay.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000027
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/common.h>
29#include <plat/board.h>
30#include <plat/clock.h>
31#include <plat/control.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000032
Kevin Hilman4af40162009-02-04 10:51:40 -080033#include "prm.h"
34#include "pm.h"
35#include "prm-regbits-34xx.h"
36
vikram panditace13d472009-12-11 16:16:37 -080037#define UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV 0x52
Kevin Hilman4af40162009-02-04 10:51:40 -080038#define UART_OMAP_WER 0x17 /* Wake-up enable register */
39
Nishanth Menon5a927b32010-08-02 13:18:12 +030040#define UART_ERRATA_FIFO_FULL_ABORT (0x1 << 0)
41
Tony Lindgren301fe8e2010-02-01 12:34:31 -080042/*
43 * NOTE: By default the serial timeout is disabled as it causes lost characters
44 * over the serial ports. This means that the UART clocks will stay on until
45 * disabled via sysfs. This also causes that any deeper omap sleep states are
46 * blocked.
47 */
48#define DEFAULT_TIMEOUT 0
Kevin Hilman4af40162009-02-04 10:51:40 -080049
50struct omap_uart_state {
51 int num;
52 int can_sleep;
53 struct timer_list timer;
54 u32 timeout;
55
56 void __iomem *wk_st;
57 void __iomem *wk_en;
58 u32 wk_mask;
59 u32 padconf;
60
61 struct clk *ick;
62 struct clk *fck;
63 int clocked;
64
65 struct plat_serial8250_port *p;
66 struct list_head node;
Kevin Hilmanfd455ea2009-04-27 12:27:36 -070067 struct platform_device pdev;
Kevin Hilman4af40162009-02-04 10:51:40 -080068
Nishanth Menon5a927b32010-08-02 13:18:12 +030069 u32 errata;
Kevin Hilman4af40162009-02-04 10:51:40 -080070#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
71 int context_valid;
72
73 /* Registers to be saved/restored for OFF-mode */
74 u16 dll;
75 u16 dlh;
76 u16 ier;
77 u16 sysc;
78 u16 scr;
79 u16 wer;
Govindraj R5ade4ff2010-08-02 13:18:11 +030080 u16 mcr;
Kevin Hilman4af40162009-02-04 10:51:40 -080081#endif
82};
83
Kevin Hilman4af40162009-02-04 10:51:40 -080084static LIST_HEAD(uart_list);
Tony Lindgren1dbae812005-11-10 14:26:51 +000085
Kevin Hilmanfd455ea2009-04-27 12:27:36 -070086static struct plat_serial8250_port serial_platform_data0[] = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 {
Tony Lindgren1dbae812005-11-10 14:26:51 +000088 .irq = 72,
89 .flags = UPF_BOOT_AUTOCONF,
90 .iotype = UPIO_MEM,
91 .regshift = 2,
Jouni Hogander6e811762008-10-06 15:49:15 +030092 .uartclk = OMAP24XX_BASE_BAUD * 16,
Tony Lindgren1dbae812005-11-10 14:26:51 +000093 }, {
Kevin Hilmanfd455ea2009-04-27 12:27:36 -070094 .flags = 0
95 }
96};
97
98static struct plat_serial8250_port serial_platform_data1[] = {
99 {
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100 .irq = 73,
101 .flags = UPF_BOOT_AUTOCONF,
102 .iotype = UPIO_MEM,
103 .regshift = 2,
Jouni Hogander6e811762008-10-06 15:49:15 +0300104 .uartclk = OMAP24XX_BASE_BAUD * 16,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000105 }, {
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700106 .flags = 0
107 }
108};
109
110static struct plat_serial8250_port serial_platform_data2[] = {
111 {
Tony Lindgren1dbae812005-11-10 14:26:51 +0000112 .irq = 74,
113 .flags = UPF_BOOT_AUTOCONF,
114 .iotype = UPIO_MEM,
115 .regshift = 2,
Jouni Hogander6e811762008-10-06 15:49:15 +0300116 .uartclk = OMAP24XX_BASE_BAUD * 16,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000117 }, {
118 .flags = 0
119 }
120};
121
Santosh Shilimkar0e3eaad2009-08-22 13:30:11 +0530122static struct plat_serial8250_port serial_platform_data3[] = {
123 {
Santosh Shilimkar0e3eaad2009-08-22 13:30:11 +0530124 .irq = 70,
125 .flags = UPF_BOOT_AUTOCONF,
126 .iotype = UPIO_MEM,
127 .regshift = 2,
128 .uartclk = OMAP24XX_BASE_BAUD * 16,
129 }, {
130 .flags = 0
131 }
132};
Tony Lindgrena3a9b362010-02-15 09:27:25 -0800133
Tony Lindgren4f2c49f2010-02-15 08:48:53 -0800134void __init omap2_set_globals_uart(struct omap_globals *omap2_globals)
135{
136 serial_platform_data0[0].mapbase = omap2_globals->uart1_phys;
137 serial_platform_data1[0].mapbase = omap2_globals->uart2_phys;
138 serial_platform_data2[0].mapbase = omap2_globals->uart3_phys;
Sergio Aguirre4b1bbd32010-02-26 19:58:47 -0600139 serial_platform_data3[0].mapbase = omap2_globals->uart4_phys;
Tony Lindgren4f2c49f2010-02-15 08:48:53 -0800140}
141
Alexander Shishkin92303722010-01-08 10:29:06 -0800142static inline unsigned int __serial_read_reg(struct uart_port *up,
143 int offset)
144{
145 offset <<= up->regshift;
146 return (unsigned int)__raw_readb(up->membase + offset);
147}
148
Tony Lindgren1dbae812005-11-10 14:26:51 +0000149static inline unsigned int serial_read_reg(struct plat_serial8250_port *up,
150 int offset)
151{
152 offset <<= up->regshift;
153 return (unsigned int)__raw_readb(up->membase + offset);
154}
155
Santosh Shilimkare03d37d2010-02-18 08:59:06 +0000156static inline void __serial_write_reg(struct uart_port *up, int offset,
157 int value)
158{
159 offset <<= up->regshift;
160 __raw_writeb(value, up->membase + offset);
161}
162
Tony Lindgren1dbae812005-11-10 14:26:51 +0000163static inline void serial_write_reg(struct plat_serial8250_port *p, int offset,
164 int value)
165{
166 offset <<= p->regshift;
Russell Kinge8a91c92008-09-01 22:07:37 +0100167 __raw_writeb(value, p->membase + offset);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000168}
169
170/*
171 * Internal UARTs need to be initialized for the 8250 autoconfig to work
172 * properly. Note that the TX watermark initialization may not be needed
173 * once the 8250.c watermark handling code is merged.
174 */
Kevin Hilman4af40162009-02-04 10:51:40 -0800175static inline void __init omap_uart_reset(struct omap_uart_state *uart)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000176{
Kevin Hilman4af40162009-02-04 10:51:40 -0800177 struct plat_serial8250_port *p = uart->p;
178
Tony Lindgren1dbae812005-11-10 14:26:51 +0000179 serial_write_reg(p, UART_OMAP_MDR1, 0x07);
180 serial_write_reg(p, UART_OMAP_SCR, 0x08);
181 serial_write_reg(p, UART_OMAP_MDR1, 0x00);
Juha Yrjola671c7232006-12-06 17:13:49 -0800182 serial_write_reg(p, UART_OMAP_SYSC, (0x02 << 3) | (1 << 2) | (1 << 0));
Tony Lindgren1dbae812005-11-10 14:26:51 +0000183}
184
Kevin Hilman4af40162009-02-04 10:51:40 -0800185#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
186
Kevin Hilman4af40162009-02-04 10:51:40 -0800187static void omap_uart_save_context(struct omap_uart_state *uart)
Jouni Hogander6e811762008-10-06 15:49:15 +0300188{
Kevin Hilman4af40162009-02-04 10:51:40 -0800189 u16 lcr = 0;
190 struct plat_serial8250_port *p = uart->p;
191
192 if (!enable_off_mode)
193 return;
194
195 lcr = serial_read_reg(p, UART_LCR);
196 serial_write_reg(p, UART_LCR, 0xBF);
197 uart->dll = serial_read_reg(p, UART_DLL);
198 uart->dlh = serial_read_reg(p, UART_DLM);
199 serial_write_reg(p, UART_LCR, lcr);
200 uart->ier = serial_read_reg(p, UART_IER);
201 uart->sysc = serial_read_reg(p, UART_OMAP_SYSC);
202 uart->scr = serial_read_reg(p, UART_OMAP_SCR);
203 uart->wer = serial_read_reg(p, UART_OMAP_WER);
Govindraj R5ade4ff2010-08-02 13:18:11 +0300204 serial_write_reg(p, UART_LCR, 0x80);
205 uart->mcr = serial_read_reg(p, UART_MCR);
206 serial_write_reg(p, UART_LCR, lcr);
Kevin Hilman4af40162009-02-04 10:51:40 -0800207
208 uart->context_valid = 1;
209}
210
211static void omap_uart_restore_context(struct omap_uart_state *uart)
212{
213 u16 efr = 0;
214 struct plat_serial8250_port *p = uart->p;
215
216 if (!enable_off_mode)
217 return;
218
219 if (!uart->context_valid)
220 return;
221
222 uart->context_valid = 0;
223
224 serial_write_reg(p, UART_OMAP_MDR1, 0x7);
225 serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
226 efr = serial_read_reg(p, UART_EFR);
227 serial_write_reg(p, UART_EFR, UART_EFR_ECB);
228 serial_write_reg(p, UART_LCR, 0x0); /* Operational mode */
229 serial_write_reg(p, UART_IER, 0x0);
230 serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
231 serial_write_reg(p, UART_DLL, uart->dll);
232 serial_write_reg(p, UART_DLM, uart->dlh);
233 serial_write_reg(p, UART_LCR, 0x0); /* Operational mode */
234 serial_write_reg(p, UART_IER, uart->ier);
Govindraj R5ade4ff2010-08-02 13:18:11 +0300235 serial_write_reg(p, UART_LCR, 0x80);
236 serial_write_reg(p, UART_MCR, uart->mcr);
Kevin Hilman4af40162009-02-04 10:51:40 -0800237 serial_write_reg(p, UART_FCR, 0xA1);
238 serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
239 serial_write_reg(p, UART_EFR, efr);
240 serial_write_reg(p, UART_LCR, UART_LCR_WLEN8);
241 serial_write_reg(p, UART_OMAP_SCR, uart->scr);
242 serial_write_reg(p, UART_OMAP_WER, uart->wer);
243 serial_write_reg(p, UART_OMAP_SYSC, uart->sysc);
244 serial_write_reg(p, UART_OMAP_MDR1, 0x00); /* UART 16x mode */
245}
246#else
247static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
248static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
249#endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */
250
251static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
252{
253 if (uart->clocked)
254 return;
255
256 clk_enable(uart->ick);
257 clk_enable(uart->fck);
258 uart->clocked = 1;
259 omap_uart_restore_context(uart);
260}
261
262#ifdef CONFIG_PM
263
264static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
265{
266 if (!uart->clocked)
267 return;
268
269 omap_uart_save_context(uart);
270 uart->clocked = 0;
271 clk_disable(uart->ick);
272 clk_disable(uart->fck);
273}
274
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700275static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
276{
277 /* Set wake-enable bit */
278 if (uart->wk_en && uart->wk_mask) {
279 u32 v = __raw_readl(uart->wk_en);
280 v |= uart->wk_mask;
281 __raw_writel(v, uart->wk_en);
282 }
283
284 /* Ensure IOPAD wake-enables are set */
285 if (cpu_is_omap34xx() && uart->padconf) {
286 u16 v = omap_ctrl_readw(uart->padconf);
287 v |= OMAP3_PADCONF_WAKEUPENABLE0;
288 omap_ctrl_writew(v, uart->padconf);
289 }
290}
291
292static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
293{
294 /* Clear wake-enable bit */
295 if (uart->wk_en && uart->wk_mask) {
296 u32 v = __raw_readl(uart->wk_en);
297 v &= ~uart->wk_mask;
298 __raw_writel(v, uart->wk_en);
299 }
300
301 /* Ensure IOPAD wake-enables are cleared */
302 if (cpu_is_omap34xx() && uart->padconf) {
303 u16 v = omap_ctrl_readw(uart->padconf);
304 v &= ~OMAP3_PADCONF_WAKEUPENABLE0;
305 omap_ctrl_writew(v, uart->padconf);
306 }
307}
308
Kevin Hilman4af40162009-02-04 10:51:40 -0800309static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
310 int enable)
311{
312 struct plat_serial8250_port *p = uart->p;
313 u16 sysc;
314
315 sysc = serial_read_reg(p, UART_OMAP_SYSC) & 0x7;
316 if (enable)
317 sysc |= 0x2 << 3;
318 else
319 sysc |= 0x1 << 3;
320
321 serial_write_reg(p, UART_OMAP_SYSC, sysc);
322}
323
324static void omap_uart_block_sleep(struct omap_uart_state *uart)
325{
326 omap_uart_enable_clocks(uart);
327
328 omap_uart_smart_idle_enable(uart, 0);
329 uart->can_sleep = 0;
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200330 if (uart->timeout)
331 mod_timer(&uart->timer, jiffies + uart->timeout);
332 else
333 del_timer(&uart->timer);
Kevin Hilman4af40162009-02-04 10:51:40 -0800334}
335
336static void omap_uart_allow_sleep(struct omap_uart_state *uart)
337{
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700338 if (device_may_wakeup(&uart->pdev.dev))
339 omap_uart_enable_wakeup(uart);
340 else
341 omap_uart_disable_wakeup(uart);
342
Kevin Hilman4af40162009-02-04 10:51:40 -0800343 if (!uart->clocked)
344 return;
345
346 omap_uart_smart_idle_enable(uart, 1);
347 uart->can_sleep = 1;
348 del_timer(&uart->timer);
349}
350
351static void omap_uart_idle_timer(unsigned long data)
352{
353 struct omap_uart_state *uart = (struct omap_uart_state *)data;
354
355 omap_uart_allow_sleep(uart);
356}
357
358void omap_uart_prepare_idle(int num)
359{
360 struct omap_uart_state *uart;
361
362 list_for_each_entry(uart, &uart_list, node) {
363 if (num == uart->num && uart->can_sleep) {
364 omap_uart_disable_clocks(uart);
365 return;
Jouni Hogander6e811762008-10-06 15:49:15 +0300366 }
367 }
368}
369
Kevin Hilman4af40162009-02-04 10:51:40 -0800370void omap_uart_resume_idle(int num)
371{
372 struct omap_uart_state *uart;
373
374 list_for_each_entry(uart, &uart_list, node) {
375 if (num == uart->num) {
376 omap_uart_enable_clocks(uart);
377
378 /* Check for IO pad wakeup */
379 if (cpu_is_omap34xx() && uart->padconf) {
380 u16 p = omap_ctrl_readw(uart->padconf);
381
382 if (p & OMAP3_PADCONF_WAKEUPEVENT0)
383 omap_uart_block_sleep(uart);
384 }
385
386 /* Check for normal UART wakeup */
387 if (__raw_readl(uart->wk_st) & uart->wk_mask)
388 omap_uart_block_sleep(uart);
Kevin Hilman4af40162009-02-04 10:51:40 -0800389 return;
390 }
391 }
392}
393
394void omap_uart_prepare_suspend(void)
395{
396 struct omap_uart_state *uart;
397
398 list_for_each_entry(uart, &uart_list, node) {
399 omap_uart_allow_sleep(uart);
400 }
401}
402
403int omap_uart_can_sleep(void)
404{
405 struct omap_uart_state *uart;
406 int can_sleep = 1;
407
408 list_for_each_entry(uart, &uart_list, node) {
409 if (!uart->clocked)
410 continue;
411
412 if (!uart->can_sleep) {
413 can_sleep = 0;
414 continue;
415 }
416
417 /* This UART can now safely sleep. */
418 omap_uart_allow_sleep(uart);
419 }
420
421 return can_sleep;
422}
423
424/**
425 * omap_uart_interrupt()
426 *
427 * This handler is used only to detect that *any* UART interrupt has
428 * occurred. It does _nothing_ to handle the interrupt. Rather,
429 * any UART interrupt will trigger the inactivity timer so the
430 * UART will not idle or sleep for its timeout period.
431 *
432 **/
433static irqreturn_t omap_uart_interrupt(int irq, void *dev_id)
434{
435 struct omap_uart_state *uart = dev_id;
436
437 omap_uart_block_sleep(uart);
438
439 return IRQ_NONE;
440}
441
442static void omap_uart_idle_init(struct omap_uart_state *uart)
443{
Kevin Hilman4af40162009-02-04 10:51:40 -0800444 struct plat_serial8250_port *p = uart->p;
445 int ret;
446
447 uart->can_sleep = 0;
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700448 uart->timeout = DEFAULT_TIMEOUT;
Kevin Hilman4af40162009-02-04 10:51:40 -0800449 setup_timer(&uart->timer, omap_uart_idle_timer,
450 (unsigned long) uart);
Tony Lindgren301fe8e2010-02-01 12:34:31 -0800451 if (uart->timeout)
452 mod_timer(&uart->timer, jiffies + uart->timeout);
Kevin Hilman4af40162009-02-04 10:51:40 -0800453 omap_uart_smart_idle_enable(uart, 0);
454
455 if (cpu_is_omap34xx()) {
456 u32 mod = (uart->num == 2) ? OMAP3430_PER_MOD : CORE_MOD;
457 u32 wk_mask = 0;
458 u32 padconf = 0;
459
460 uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
461 uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
462 switch (uart->num) {
463 case 0:
464 wk_mask = OMAP3430_ST_UART1_MASK;
465 padconf = 0x182;
466 break;
467 case 1:
468 wk_mask = OMAP3430_ST_UART2_MASK;
469 padconf = 0x17a;
470 break;
471 case 2:
472 wk_mask = OMAP3430_ST_UART3_MASK;
473 padconf = 0x19e;
474 break;
475 }
476 uart->wk_mask = wk_mask;
477 uart->padconf = padconf;
478 } else if (cpu_is_omap24xx()) {
479 u32 wk_mask = 0;
480
481 if (cpu_is_omap2430()) {
482 uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, PM_WKEN1);
483 uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, PM_WKST1);
484 } else if (cpu_is_omap2420()) {
485 uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, PM_WKEN1);
486 uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, PM_WKST1);
487 }
488 switch (uart->num) {
489 case 0:
490 wk_mask = OMAP24XX_ST_UART1_MASK;
491 break;
492 case 1:
493 wk_mask = OMAP24XX_ST_UART2_MASK;
494 break;
495 case 2:
496 wk_mask = OMAP24XX_ST_UART3_MASK;
497 break;
498 }
499 uart->wk_mask = wk_mask;
500 } else {
Nishanth Menonc54bae12010-08-02 13:18:11 +0300501 uart->wk_en = NULL;
502 uart->wk_st = NULL;
Kevin Hilman4af40162009-02-04 10:51:40 -0800503 uart->wk_mask = 0;
504 uart->padconf = 0;
505 }
506
Vikram Panditac426df82009-08-28 11:24:08 -0700507 p->irqflags |= IRQF_SHARED;
Kevin Hilman4af40162009-02-04 10:51:40 -0800508 ret = request_irq(p->irq, omap_uart_interrupt, IRQF_SHARED,
509 "serial idle", (void *)uart);
510 WARN_ON(ret);
511}
512
Tero Kristo24662112009-03-05 16:32:23 +0200513void omap_uart_enable_irqs(int enable)
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200514{
Tero Kristo24662112009-03-05 16:32:23 +0200515 int ret;
516 struct omap_uart_state *uart;
517
518 list_for_each_entry(uart, &uart_list, node) {
519 if (enable)
520 ret = request_irq(uart->p->irq, omap_uart_interrupt,
521 IRQF_SHARED, "serial idle", (void *)uart);
522 else
523 free_irq(uart->p->irq, (void *)uart);
524 }
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200525}
526
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700527static ssize_t sleep_timeout_show(struct device *dev,
528 struct device_attribute *attr,
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200529 char *buf)
530{
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700531 struct platform_device *pdev = container_of(dev,
532 struct platform_device, dev);
533 struct omap_uart_state *uart = container_of(pdev,
534 struct omap_uart_state, pdev);
535
536 return sprintf(buf, "%u\n", uart->timeout / HZ);
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200537}
538
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700539static ssize_t sleep_timeout_store(struct device *dev,
540 struct device_attribute *attr,
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200541 const char *buf, size_t n)
542{
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700543 struct platform_device *pdev = container_of(dev,
544 struct platform_device, dev);
545 struct omap_uart_state *uart = container_of(pdev,
546 struct omap_uart_state, pdev);
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200547 unsigned int value;
548
549 if (sscanf(buf, "%u", &value) != 1) {
Sergio Aguirre10c805e2010-03-09 13:22:14 -0600550 dev_err(dev, "sleep_timeout_store: Invalid value\n");
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200551 return -EINVAL;
552 }
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700553
554 uart->timeout = value * HZ;
555 if (uart->timeout)
556 mod_timer(&uart->timer, jiffies + uart->timeout);
557 else
558 /* A zero value means disable timeout feature */
559 omap_uart_block_sleep(uart);
560
Jouni Hoganderba87a9b2008-12-09 13:36:50 +0200561 return n;
562}
563
Nishanth Menonbfe69772010-08-02 13:18:12 +0300564static DEVICE_ATTR(sleep_timeout, 0644, sleep_timeout_show,
565 sleep_timeout_store);
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700566#define DEV_CREATE_FILE(dev, attr) WARN_ON(device_create_file(dev, attr))
Kevin Hilman4af40162009-02-04 10:51:40 -0800567#else
568static inline void omap_uart_idle_init(struct omap_uart_state *uart) {}
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700569#define DEV_CREATE_FILE(dev, attr)
Kevin Hilman4af40162009-02-04 10:51:40 -0800570#endif /* CONFIG_PM */
571
Alexander Shishkin9d30b992009-11-22 10:10:47 -0800572static struct omap_uart_state omap_uart[] = {
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700573 {
574 .pdev = {
575 .name = "serial8250",
576 .id = PLAT8250_DEV_PLATFORM,
577 .dev = {
578 .platform_data = serial_platform_data0,
579 },
580 },
581 }, {
582 .pdev = {
583 .name = "serial8250",
584 .id = PLAT8250_DEV_PLATFORM1,
585 .dev = {
586 .platform_data = serial_platform_data1,
587 },
588 },
589 }, {
590 .pdev = {
591 .name = "serial8250",
592 .id = PLAT8250_DEV_PLATFORM2,
593 .dev = {
594 .platform_data = serial_platform_data2,
595 },
596 },
Vikram Pandita2aa57be2009-05-28 14:03:59 -0700597 },
Tony Lindgrena3a9b362010-02-15 09:27:25 -0800598#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Santosh Shilimkar0e3eaad2009-08-22 13:30:11 +0530599 {
600 .pdev = {
601 .name = "serial8250",
Tony Lindgren61f04ee2009-09-24 16:23:07 -0700602 .id = 3,
Santosh Shilimkar0e3eaad2009-08-22 13:30:11 +0530603 .dev = {
604 .platform_data = serial_platform_data3,
605 },
606 },
607 },
608#endif
Vikram Pandita2aa57be2009-05-28 14:03:59 -0700609};
610
vikram panditace13d472009-12-11 16:16:37 -0800611/*
612 * Override the default 8250 read handler: mem_serial_in()
613 * Empty RX fifo read causes an abort on omap3630 and omap4
614 * This function makes sure that an empty rx fifo is not read on these silicons
615 * (OMAP1/2/3430 are not affected)
616 */
617static unsigned int serial_in_override(struct uart_port *up, int offset)
618{
619 if (UART_RX == offset) {
620 unsigned int lsr;
Alexander Shishkin92303722010-01-08 10:29:06 -0800621 lsr = __serial_read_reg(up, UART_LSR);
vikram panditace13d472009-12-11 16:16:37 -0800622 if (!(lsr & UART_LSR_DR))
623 return -EPERM;
624 }
Alexander Shishkin92303722010-01-08 10:29:06 -0800625
626 return __serial_read_reg(up, offset);
vikram panditace13d472009-12-11 16:16:37 -0800627}
628
Santosh Shilimkare03d37d2010-02-18 08:59:06 +0000629static void serial_out_override(struct uart_port *up, int offset, int value)
630{
631 unsigned int status, tmout = 10000;
632
633 status = __serial_read_reg(up, UART_LSR);
634 while (!(status & UART_LSR_THRE)) {
635 /* Wait up to 10ms for the character(s) to be sent. */
636 if (--tmout == 0)
637 break;
638 udelay(1);
639 status = __serial_read_reg(up, UART_LSR);
640 }
641 __serial_write_reg(up, offset, value);
642}
Paul Walmsleyb3c6df32009-09-03 20:14:02 +0300643void __init omap_serial_early_init(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000644{
Thomas Weber21b90342010-02-25 09:40:19 +0000645 int i, nr_ports;
Jouni Hogander6e811762008-10-06 15:49:15 +0300646 char name[16];
Tony Lindgren1dbae812005-11-10 14:26:51 +0000647
Thomas Weber21b90342010-02-25 09:40:19 +0000648 if (!(cpu_is_omap3630() || cpu_is_omap4430()))
649 nr_ports = 3;
650 else
651 nr_ports = ARRAY_SIZE(omap_uart);
652
Tony Lindgren1dbae812005-11-10 14:26:51 +0000653 /*
654 * Make sure the serial ports are muxed on at this point.
655 * You have to mux them off in device drivers later on
656 * if not needed.
657 */
658
Thomas Weber21b90342010-02-25 09:40:19 +0000659 for (i = 0; i < nr_ports; i++) {
Kevin Hilman4af40162009-02-04 10:51:40 -0800660 struct omap_uart_state *uart = &omap_uart[i];
Kevin Hilmanfd455ea2009-04-27 12:27:36 -0700661 struct platform_device *pdev = &uart->pdev;
662 struct device *dev = &pdev->dev;
663 struct plat_serial8250_port *p = dev->platform_data;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000664
Sergio Aguirree88d5562010-02-27 14:13:43 -0600665 /* Don't map zero-based physical address */
666 if (p->mapbase == 0) {
Sergio Aguirre10c805e2010-03-09 13:22:14 -0600667 dev_warn(dev, "no physical address for uart#%d,"
668 " so skipping early_init...\n", i);
Sergio Aguirree88d5562010-02-27 14:13:43 -0600669 continue;
670 }
Tony Lindgren84f90c92009-10-16 09:53:00 -0700671 /*
672 * Module 4KB + L4 interconnect 4KB
673 * Static mapping, never released
674 */
675 p->membase = ioremap(p->mapbase, SZ_8K);
676 if (!p->membase) {
Sergio Aguirre10c805e2010-03-09 13:22:14 -0600677 dev_err(dev, "ioremap failed for uart%i\n", i + 1);
Tony Lindgren84f90c92009-10-16 09:53:00 -0700678 continue;
679 }
680
Thomas Weber21b90342010-02-25 09:40:19 +0000681 sprintf(name, "uart%d_ick", i + 1);
Kevin Hilman4af40162009-02-04 10:51:40 -0800682 uart->ick = clk_get(NULL, name);
683 if (IS_ERR(uart->ick)) {
Sergio Aguirre10c805e2010-03-09 13:22:14 -0600684 dev_err(dev, "Could not get uart%d_ick\n", i + 1);
Kevin Hilman4af40162009-02-04 10:51:40 -0800685 uart->ick = NULL;
686 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000687
Jouni Hogander6e811762008-10-06 15:49:15 +0300688 sprintf(name, "uart%d_fck", i+1);
Kevin Hilman4af40162009-02-04 10:51:40 -0800689 uart->fck = clk_get(NULL, name);
690 if (IS_ERR(uart->fck)) {
Sergio Aguirre10c805e2010-03-09 13:22:14 -0600691 dev_err(dev, "Could not get uart%d_fck\n", i + 1);
Kevin Hilman4af40162009-02-04 10:51:40 -0800692 uart->fck = NULL;
693 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000694
Santosh Shilimkaraae290f2009-08-22 13:30:12 +0530695 /* FIXME: Remove this once the clkdev is ready */
696 if (!cpu_is_omap44xx()) {
697 if (!uart->ick || !uart->fck)
698 continue;
699 }
Kevin Hilman4af40162009-02-04 10:51:40 -0800700
701 uart->num = i;
702 p->private_data = uart;
703 uart->p = p;
Kevin Hilman4af40162009-02-04 10:51:40 -0800704
Kevin Hilman47899982009-06-24 10:32:03 -0700705 if (cpu_is_omap44xx())
706 p->irq += 32;
Paul Walmsleyb3c6df32009-09-03 20:14:02 +0300707 }
708}
709
Mika Westerbergf62349e2009-12-11 16:16:35 -0800710/**
711 * omap_serial_init_port() - initialize single serial port
712 * @port: serial port number (0-3)
713 *
714 * This function initialies serial driver for given @port only.
715 * Platforms can call this function instead of omap_serial_init()
716 * if they don't plan to use all available UARTs as serial ports.
717 *
718 * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
719 * use only one of the two.
720 */
721void __init omap_serial_init_port(int port)
722{
723 struct omap_uart_state *uart;
724 struct platform_device *pdev;
725 struct device *dev;
726
727 BUG_ON(port < 0);
728 BUG_ON(port >= ARRAY_SIZE(omap_uart));
729
730 uart = &omap_uart[port];
731 pdev = &uart->pdev;
732 dev = &pdev->dev;
733
Sergio Aguirree88d5562010-02-27 14:13:43 -0600734 /* Don't proceed if there's no clocks available */
735 if (unlikely(!uart->ick || !uart->fck)) {
736 WARN(1, "%s: can't init uart%d, no clocks available\n",
737 kobject_name(&dev->kobj), port);
738 return;
739 }
740
Mika Westerbergf2eeeae2009-12-14 13:59:18 +0000741 omap_uart_enable_clocks(uart);
742
Mika Westerbergf62349e2009-12-11 16:16:35 -0800743 omap_uart_reset(uart);
744 omap_uart_idle_init(uart);
745
Mika Westerbergf2eeeae2009-12-14 13:59:18 +0000746 list_add_tail(&uart->node, &uart_list);
747
Mika Westerbergf62349e2009-12-11 16:16:35 -0800748 if (WARN_ON(platform_device_register(pdev)))
749 return;
750
751 if ((cpu_is_omap34xx() && uart->padconf) ||
752 (uart->wk_en && uart->wk_mask)) {
753 device_init_wakeup(dev, true);
754 DEV_CREATE_FILE(dev, &dev_attr_sleep_timeout);
755 }
756
vikram pandita30e53bc2010-02-15 10:03:33 -0800757 /*
758 * omap44xx: Never read empty UART fifo
759 * omap3xxx: Never read empty UART fifo on UARTs
760 * with IP rev >=0x52
761 */
Nishanth Menon5a927b32010-08-02 13:18:12 +0300762 if (cpu_is_omap44xx())
763 uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
764 else if ((serial_read_reg(uart->p, UART_OMAP_MVER) & 0xFF)
765 >= UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV)
766 uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
767
768 if (uart->errata & UART_ERRATA_FIFO_FULL_ABORT) {
vikram pandita30e53bc2010-02-15 10:03:33 -0800769 uart->p->serial_in = serial_in_override;
Santosh Shilimkare03d37d2010-02-18 08:59:06 +0000770 uart->p->serial_out = serial_out_override;
771 }
Mika Westerbergf62349e2009-12-11 16:16:35 -0800772}
773
774/**
775 * omap_serial_init() - intialize all supported serial ports
776 *
777 * Initializes all available UARTs as serial ports. Platforms
778 * can call this function when they want to have default behaviour
779 * for serial ports (e.g initialize them all as serial ports).
780 */
Paul Walmsleyb3c6df32009-09-03 20:14:02 +0300781void __init omap_serial_init(void)
782{
Tony Lindgrena3a9b362010-02-15 09:27:25 -0800783 int i, nr_ports;
Paul Walmsleyb3c6df32009-09-03 20:14:02 +0300784
Tony Lindgrena3a9b362010-02-15 09:27:25 -0800785 if (!(cpu_is_omap3630() || cpu_is_omap4430()))
786 nr_ports = 3;
787 else
788 nr_ports = ARRAY_SIZE(omap_uart);
789
790 for (i = 0; i < nr_ports; i++)
Mika Westerbergf62349e2009-12-11 16:16:35 -0800791 omap_serial_init_port(i);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000792}