blob: bbcb3dea0d40e61de4c003a6c3ac46cc8b5157dc [file] [log] [blame]
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09004 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09005 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090015#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090016
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090023#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080030#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010031
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090032#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080034 SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
35 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
39 SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
40 SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
41 SAVE_ITEM(EXYNOS4_CLKSRC_TV),
42 SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
43 SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
44 SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
45 SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
46 SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
47 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
48 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
49 SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
50 SAVE_ITEM(EXYNOS4_CLKDIV_TV),
51 SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
52 SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
53 SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
54 SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
60 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
61 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
62 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
63 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
64 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
65 SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
66 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
67 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
68 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
69 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
75 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
76 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
77 SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
78 SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
79 SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
80 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
81 SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
82 SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
83 SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
84 SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
85 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
86 SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
87 SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
88 SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
89 SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
90 SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
91 SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
92 SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
94 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
Jonghwan Choiacd35612011-08-24 21:52:45 +090095};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090096#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090097
Kukjin Kima8550392012-03-09 14:19:10 -080098static struct clk exynos4_clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +0900100 .rate = 27000000,
101};
102
Kukjin Kima8550392012-03-09 14:19:10 -0800103static struct clk exynos4_clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900105};
106
Kukjin Kima8550392012-03-09 14:19:10 -0800107static struct clk exynos4_clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900109 .rate = 27000000,
110};
111
Kukjin Kima8550392012-03-09 14:19:10 -0800112static struct clk exynos4_clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900114};
115
Boojin Kimbf856fb2011-09-02 09:44:36 +0900116static struct clk dummy_apb_pclk = {
117 .name = "apb_pclk",
118 .id = -1,
119};
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900122{
Kukjin Kima8550392012-03-09 14:19:10 -0800123 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
Jongpill Lee37e01722010-08-18 22:33:43 +0900124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900127{
Kukjin Kima8550392012-03-09 14:19:10 -0800128 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900129}
130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900131static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900132{
Kukjin Kima8550392012-03-09 14:19:10 -0800133 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900134}
135
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900136int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900137{
Kukjin Kima8550392012-03-09 14:19:10 -0800138 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900139}
140
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900141static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900142{
Kukjin Kima8550392012-03-09 14:19:10 -0800143 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900144}
145
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900146static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900147{
Kukjin Kima8550392012-03-09 14:19:10 -0800148 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900149}
150
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900151static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
152{
Kukjin Kima8550392012-03-09 14:19:10 -0800153 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900154}
155
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900156static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
157{
Kukjin Kima8550392012-03-09 14:19:10 -0800158 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900159}
160
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900161static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900162{
Kukjin Kima8550392012-03-09 14:19:10 -0800163 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900164}
165
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900166static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
167{
Kukjin Kima8550392012-03-09 14:19:10 -0800168 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900169}
170
KyongHo Chobca10b92012-04-04 09:23:02 -0700171int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900172{
Kukjin Kima8550392012-03-09 14:19:10 -0800173 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900174}
175
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900176static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900177{
Kukjin Kima8550392012-03-09 14:19:10 -0800178 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900179}
180
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900181int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900182{
Kukjin Kima8550392012-03-09 14:19:10 -0800183 return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900184}
185
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900186int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900187{
Kukjin Kima8550392012-03-09 14:19:10 -0800188 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900189}
190
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900191static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900192{
Kukjin Kima8550392012-03-09 14:19:10 -0800193 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
Jongpill Lee5a847b42010-08-27 16:50:47 +0900194}
195
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900196static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900197{
Kukjin Kima8550392012-03-09 14:19:10 -0800198 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900199}
200
KyongHo Chobca10b92012-04-04 09:23:02 -0700201int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
204}
205
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900206static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
207{
208 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
209}
210
211static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
212{
213 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
214}
215
Changhwan Younc8bef142010-07-27 17:52:39 +0900216/* Core list of CMU_CPU side */
217
Kukjin Kima8550392012-03-09 14:19:10 -0800218static struct clksrc_clk exynos4_clk_mout_apll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900219 .clk = {
220 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900221 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800222 .sources = &clk_src_apll,
Kukjin Kima8550392012-03-09 14:19:10 -0800223 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900224};
225
Kukjin Kima8550392012-03-09 14:19:10 -0800226static struct clksrc_clk exynos4_clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900227 .clk = {
228 .name = "sclk_apll",
Kukjin Kima8550392012-03-09 14:19:10 -0800229 .parent = &exynos4_clk_mout_apll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900230 },
Kukjin Kima8550392012-03-09 14:19:10 -0800231 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900232};
233
Kukjin Kima8550392012-03-09 14:19:10 -0800234static struct clksrc_clk exynos4_clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900235 .clk = {
236 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800238 .sources = &clk_src_epll,
Kukjin Kima8550392012-03-09 14:19:10 -0800239 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900240};
241
Kukjin Kima8550392012-03-09 14:19:10 -0800242struct clksrc_clk exynos4_clk_mout_mpll = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800243 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900244 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800246 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900247
248 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
Kukjin Kima8550392012-03-09 14:19:10 -0800251static struct clk *exynos4_clkset_moutcore_list[] = {
252 [0] = &exynos4_clk_mout_apll.clk,
253 [1] = &exynos4_clk_mout_mpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900254};
255
Kukjin Kima8550392012-03-09 14:19:10 -0800256static struct clksrc_sources exynos4_clkset_moutcore = {
257 .sources = exynos4_clkset_moutcore_list,
258 .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900259};
260
Kukjin Kima8550392012-03-09 14:19:10 -0800261static struct clksrc_clk exynos4_clk_moutcore = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900262 .clk = {
263 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900264 },
Kukjin Kima8550392012-03-09 14:19:10 -0800265 .sources = &exynos4_clkset_moutcore,
266 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900267};
268
Kukjin Kima8550392012-03-09 14:19:10 -0800269static struct clksrc_clk exynos4_clk_coreclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900270 .clk = {
271 .name = "core_clk",
Kukjin Kima8550392012-03-09 14:19:10 -0800272 .parent = &exynos4_clk_moutcore.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 },
Kukjin Kima8550392012-03-09 14:19:10 -0800274 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
Kukjin Kima8550392012-03-09 14:19:10 -0800277static struct clksrc_clk exynos4_clk_armclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .clk = {
279 .name = "armclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800280 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 },
282};
283
Kukjin Kima8550392012-03-09 14:19:10 -0800284static struct clksrc_clk exynos4_clk_aclk_corem0 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .clk = {
286 .name = "aclk_corem0",
Kukjin Kima8550392012-03-09 14:19:10 -0800287 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 },
Kukjin Kima8550392012-03-09 14:19:10 -0800289 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900290};
291
Kukjin Kima8550392012-03-09 14:19:10 -0800292static struct clksrc_clk exynos4_clk_aclk_cores = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900293 .clk = {
294 .name = "aclk_cores",
Kukjin Kima8550392012-03-09 14:19:10 -0800295 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 },
Kukjin Kima8550392012-03-09 14:19:10 -0800297 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900298};
299
Kukjin Kima8550392012-03-09 14:19:10 -0800300static struct clksrc_clk exynos4_clk_aclk_corem1 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900301 .clk = {
302 .name = "aclk_corem1",
Kukjin Kima8550392012-03-09 14:19:10 -0800303 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 },
Kukjin Kima8550392012-03-09 14:19:10 -0800305 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900306};
307
Kukjin Kima8550392012-03-09 14:19:10 -0800308static struct clksrc_clk exynos4_clk_periphclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900309 .clk = {
310 .name = "periphclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800311 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 },
Kukjin Kima8550392012-03-09 14:19:10 -0800313 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Changhwan Younc8bef142010-07-27 17:52:39 +0900316/* Core list of CMU_CORE side */
317
Kukjin Kima8550392012-03-09 14:19:10 -0800318static struct clk *exynos4_clkset_corebus_list[] = {
319 [0] = &exynos4_clk_mout_mpll.clk,
320 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900321};
322
Kukjin Kima8550392012-03-09 14:19:10 -0800323struct clksrc_sources exynos4_clkset_mout_corebus = {
324 .sources = exynos4_clkset_corebus_list,
325 .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900326};
327
Kukjin Kima8550392012-03-09 14:19:10 -0800328static struct clksrc_clk exynos4_clk_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900329 .clk = {
330 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900331 },
Kukjin Kima8550392012-03-09 14:19:10 -0800332 .sources = &exynos4_clkset_mout_corebus,
333 .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900334};
335
Kukjin Kima8550392012-03-09 14:19:10 -0800336static struct clksrc_clk exynos4_clk_sclk_dmc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900337 .clk = {
338 .name = "sclk_dmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800339 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 },
Kukjin Kima8550392012-03-09 14:19:10 -0800341 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900342};
343
Kukjin Kima8550392012-03-09 14:19:10 -0800344static struct clksrc_clk exynos4_clk_aclk_cored = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900345 .clk = {
346 .name = "aclk_cored",
Kukjin Kima8550392012-03-09 14:19:10 -0800347 .parent = &exynos4_clk_sclk_dmc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 },
Kukjin Kima8550392012-03-09 14:19:10 -0800349 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900350};
351
Kukjin Kima8550392012-03-09 14:19:10 -0800352static struct clksrc_clk exynos4_clk_aclk_corep = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 .clk = {
354 .name = "aclk_corep",
Kukjin Kima8550392012-03-09 14:19:10 -0800355 .parent = &exynos4_clk_aclk_cored.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 },
Kukjin Kima8550392012-03-09 14:19:10 -0800357 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900358};
359
Kukjin Kima8550392012-03-09 14:19:10 -0800360static struct clksrc_clk exynos4_clk_aclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900361 .clk = {
362 .name = "aclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800363 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 },
Kukjin Kima8550392012-03-09 14:19:10 -0800365 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900366};
367
Kukjin Kima8550392012-03-09 14:19:10 -0800368static struct clksrc_clk exynos4_clk_pclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900369 .clk = {
370 .name = "pclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800371 .parent = &exynos4_clk_aclk_acp.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 },
Kukjin Kima8550392012-03-09 14:19:10 -0800373 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
376/* Core list of CMU_TOP side */
377
Kukjin Kima8550392012-03-09 14:19:10 -0800378struct clk *exynos4_clkset_aclk_top_list[] = {
379 [0] = &exynos4_clk_mout_mpll.clk,
380 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381};
382
Kukjin Kima8550392012-03-09 14:19:10 -0800383static struct clksrc_sources exynos4_clkset_aclk = {
384 .sources = exynos4_clkset_aclk_top_list,
385 .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900386};
387
Kukjin Kima8550392012-03-09 14:19:10 -0800388static struct clksrc_clk exynos4_clk_aclk_200 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900389 .clk = {
390 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900391 },
Kukjin Kima8550392012-03-09 14:19:10 -0800392 .sources = &exynos4_clkset_aclk,
393 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
394 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900395};
396
Kukjin Kima8550392012-03-09 14:19:10 -0800397static struct clksrc_clk exynos4_clk_aclk_100 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900398 .clk = {
399 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900400 },
Kukjin Kima8550392012-03-09 14:19:10 -0800401 .sources = &exynos4_clkset_aclk,
402 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
403 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900404};
405
Kukjin Kima8550392012-03-09 14:19:10 -0800406static struct clksrc_clk exynos4_clk_aclk_160 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900407 .clk = {
408 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 },
Kukjin Kima8550392012-03-09 14:19:10 -0800410 .sources = &exynos4_clkset_aclk,
411 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
412 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900413};
414
Kukjin Kima8550392012-03-09 14:19:10 -0800415struct clksrc_clk exynos4_clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900416 .clk = {
417 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900418 },
Kukjin Kima8550392012-03-09 14:19:10 -0800419 .sources = &exynos4_clkset_aclk,
420 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
421 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900422};
423
Kukjin Kima8550392012-03-09 14:19:10 -0800424static struct clk *exynos4_clkset_vpllsrc_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900425 [0] = &clk_fin_vpll,
Kukjin Kima8550392012-03-09 14:19:10 -0800426 [1] = &exynos4_clk_sclk_hdmi27m,
Changhwan Younc8bef142010-07-27 17:52:39 +0900427};
428
Kukjin Kima8550392012-03-09 14:19:10 -0800429static struct clksrc_sources exynos4_clkset_vpllsrc = {
430 .sources = exynos4_clkset_vpllsrc_list,
431 .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432};
433
Kukjin Kima8550392012-03-09 14:19:10 -0800434static struct clksrc_clk exynos4_clk_vpllsrc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900435 .clk = {
436 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900438 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900439 },
Kukjin Kima8550392012-03-09 14:19:10 -0800440 .sources = &exynos4_clkset_vpllsrc,
441 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900442};
443
Kukjin Kima8550392012-03-09 14:19:10 -0800444static struct clk *exynos4_clkset_sclk_vpll_list[] = {
445 [0] = &exynos4_clk_vpllsrc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900446 [1] = &clk_fout_vpll,
447};
448
Kukjin Kima8550392012-03-09 14:19:10 -0800449static struct clksrc_sources exynos4_clkset_sclk_vpll = {
450 .sources = exynos4_clkset_sclk_vpll_list,
451 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900452};
453
Kukjin Kima8550392012-03-09 14:19:10 -0800454static struct clksrc_clk exynos4_clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900455 .clk = {
456 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 },
Kukjin Kima8550392012-03-09 14:19:10 -0800458 .sources = &exynos4_clkset_sclk_vpll,
459 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900460};
461
Kukjin Kima8550392012-03-09 14:19:10 -0800462static struct clk exynos4_init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900463 {
464 .name = "timers",
Kukjin Kima8550392012-03-09 14:19:10 -0800465 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900466 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900467 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900468 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900469 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900470 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900471 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .ctrlbit = (1 << 4),
473 }, {
474 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900475 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900476 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900477 .ctrlbit = (1 << 5),
478 }, {
Arnd Bergmann853a0232012-03-15 21:22:00 +0000479 .name = "jpeg",
480 .id = 0,
481 .enable = exynos4_clk_ip_cam_ctrl,
482 .ctrlbit = (1 << 6),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900485 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 0),
488 }, {
489 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900490 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900491 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900492 .ctrlbit = (1 << 1),
493 }, {
494 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900495 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900496 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .ctrlbit = (1 << 2),
498 }, {
499 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900500 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900502 .ctrlbit = (1 << 3),
503 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700504 .name = "tsi",
505 .enable = exynos4_clk_ip_fsys_ctrl,
506 .ctrlbit = (1 << 4),
507 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700509 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800510 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900511 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900512 .ctrlbit = (1 << 5),
513 }, {
514 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700515 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800516 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900517 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900518 .ctrlbit = (1 << 6),
519 }, {
520 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700521 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800522 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900523 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900524 .ctrlbit = (1 << 7),
525 }, {
526 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700527 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800528 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900529 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900530 .ctrlbit = (1 << 8),
531 }, {
Dongjin Kim454696f2012-12-18 08:57:06 -0800532 .name = "biu",
Kukjin Kima8550392012-03-09 14:19:10 -0800533 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900534 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900535 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900536 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700537 .name = "onenand",
538 .enable = exynos4_clk_ip_fsys_ctrl,
539 .ctrlbit = (1 << 15),
540 }, {
541 .name = "nfcon",
542 .enable = exynos4_clk_ip_fsys_ctrl,
543 .ctrlbit = (1 << 16),
544 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900545 .name = "dac",
546 .devname = "s5p-sdo",
547 .enable = exynos4_clk_ip_tv_ctrl,
548 .ctrlbit = (1 << 2),
549 }, {
550 .name = "mixer",
551 .devname = "s5p-mixer",
552 .enable = exynos4_clk_ip_tv_ctrl,
553 .ctrlbit = (1 << 1),
554 }, {
555 .name = "vp",
556 .devname = "s5p-mixer",
557 .enable = exynos4_clk_ip_tv_ctrl,
558 .ctrlbit = (1 << 0),
559 }, {
560 .name = "hdmi",
561 .devname = "exynos4-hdmi",
562 .enable = exynos4_clk_ip_tv_ctrl,
563 .ctrlbit = (1 << 3),
564 }, {
565 .name = "hdmiphy",
566 .devname = "exynos4-hdmi",
567 .enable = exynos4_clk_hdmiphy_ctrl,
568 .ctrlbit = (1 << 0),
569 }, {
570 .name = "dacphy",
571 .devname = "s5p-sdo",
572 .enable = exynos4_clk_dac_ctrl,
573 .ctrlbit = (1 << 0),
574 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900576 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900577 .ctrlbit = (1 << 15),
578 }, {
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900579 .name = "tmu_apbif",
580 .enable = exynos4_clk_ip_perir_ctrl,
581 .ctrlbit = (1 << 17),
582 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900583 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900584 .enable = exynos4_clk_ip_perir_ctrl,
585 .ctrlbit = (1 << 16),
586 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900587 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900588 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900589 .ctrlbit = (1 << 15),
590 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900591 .name = "watchdog",
Kukjin Kima8550392012-03-09 14:19:10 -0800592 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900593 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900594 .ctrlbit = (1 << 14),
595 }, {
596 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900597 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900598 .ctrlbit = (1 << 12),
599 }, {
600 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900601 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900602 .ctrlbit = (1 << 13),
603 }, {
604 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900605 .devname = "exynos4210-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900606 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900607 .ctrlbit = (1 << 16),
608 }, {
609 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900610 .devname = "exynos4210-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900611 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900612 .ctrlbit = (1 << 17),
613 }, {
614 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900615 .devname = "exynos4210-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900616 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900617 .ctrlbit = (1 << 18),
618 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900619 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900620 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900621 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900622 .ctrlbit = (1 << 20),
623 }, {
624 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900625 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900626 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900627 .ctrlbit = (1 << 21),
628 }, {
Chander Kashyap377acfb2012-09-21 11:06:00 +0900629 .name = "pcm",
630 .devname = "samsung-pcm.1",
631 .enable = exynos4_clk_ip_peril_ctrl,
632 .ctrlbit = (1 << 22),
633 }, {
634 .name = "pcm",
635 .devname = "samsung-pcm.2",
636 .enable = exynos4_clk_ip_peril_ctrl,
637 .ctrlbit = (1 << 23),
638 }, {
639 .name = "slimbus",
640 .enable = exynos4_clk_ip_peril_ctrl,
641 .ctrlbit = (1 << 25),
642 }, {
643 .name = "spdif",
644 .devname = "samsung-spdif",
645 .enable = exynos4_clk_ip_peril_ctrl,
646 .ctrlbit = (1 << 26),
647 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900648 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900649 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900650 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900651 .ctrlbit = (1 << 27),
652 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900653 .name = "mfc",
654 .devname = "s5p-mfc",
655 .enable = exynos4_clk_ip_mfc_ctrl,
656 .ctrlbit = (1 << 0),
657 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900658 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900659 .devname = "s3c2440-i2c.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800660 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900661 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900662 .ctrlbit = (1 << 6),
663 }, {
664 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900665 .devname = "s3c2440-i2c.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800666 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900667 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900668 .ctrlbit = (1 << 7),
669 }, {
670 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900671 .devname = "s3c2440-i2c.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800672 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900673 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900674 .ctrlbit = (1 << 8),
675 }, {
676 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900677 .devname = "s3c2440-i2c.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800678 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900679 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900680 .ctrlbit = (1 << 9),
681 }, {
682 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900683 .devname = "s3c2440-i2c.4",
Kukjin Kima8550392012-03-09 14:19:10 -0800684 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900685 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900686 .ctrlbit = (1 << 10),
687 }, {
688 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900689 .devname = "s3c2440-i2c.5",
Kukjin Kima8550392012-03-09 14:19:10 -0800690 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900691 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900692 .ctrlbit = (1 << 11),
693 }, {
694 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900695 .devname = "s3c2440-i2c.6",
Kukjin Kima8550392012-03-09 14:19:10 -0800696 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900697 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900698 .ctrlbit = (1 << 12),
699 }, {
700 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900701 .devname = "s3c2440-i2c.7",
Kukjin Kima8550392012-03-09 14:19:10 -0800702 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900703 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900704 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900705 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900706 .name = "i2c",
707 .devname = "s3c2440-hdmiphy-i2c",
Kukjin Kima8550392012-03-09 14:19:10 -0800708 .parent = &exynos4_clk_aclk_100.clk,
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900709 .enable = exynos4_clk_ip_peril_ctrl,
710 .ctrlbit = (1 << 14),
711 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700712 .name = SYSMMU_CLOCK_NAME,
713 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900714 .enable = exynos4_clk_ip_mfc_ctrl,
715 .ctrlbit = (1 << 1),
716 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700717 .name = SYSMMU_CLOCK_NAME,
718 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900719 .enable = exynos4_clk_ip_mfc_ctrl,
720 .ctrlbit = (1 << 2),
KyongHo Chobca10b92012-04-04 09:23:02 -0700721 }, {
722 .name = SYSMMU_CLOCK_NAME,
723 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
724 .enable = exynos4_clk_ip_tv_ctrl,
725 .ctrlbit = (1 << 4),
726 }, {
727 .name = SYSMMU_CLOCK_NAME,
728 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
729 .enable = exynos4_clk_ip_cam_ctrl,
730 .ctrlbit = (1 << 11),
731 }, {
732 .name = SYSMMU_CLOCK_NAME,
733 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
734 .enable = exynos4_clk_ip_image_ctrl,
735 .ctrlbit = (1 << 4),
736 }, {
737 .name = SYSMMU_CLOCK_NAME,
738 .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
739 .enable = exynos4_clk_ip_cam_ctrl,
740 .ctrlbit = (1 << 7),
741 }, {
742 .name = SYSMMU_CLOCK_NAME,
743 .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
744 .enable = exynos4_clk_ip_cam_ctrl,
745 .ctrlbit = (1 << 8),
746 }, {
747 .name = SYSMMU_CLOCK_NAME,
748 .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
749 .enable = exynos4_clk_ip_cam_ctrl,
750 .ctrlbit = (1 << 9),
751 }, {
752 .name = SYSMMU_CLOCK_NAME,
753 .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
754 .enable = exynos4_clk_ip_cam_ctrl,
755 .ctrlbit = (1 << 10),
756 }, {
757 .name = SYSMMU_CLOCK_NAME,
758 .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
759 .enable = exynos4_clk_ip_lcd0_ctrl,
760 .ctrlbit = (1 << 4),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900761 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900762};
763
Kukjin Kima8550392012-03-09 14:19:10 -0800764static struct clk exynos4_init_clocks_on[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900765 {
766 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900767 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900768 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900769 .ctrlbit = (1 << 0),
770 }, {
771 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900772 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900773 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900774 .ctrlbit = (1 << 1),
775 }, {
776 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900777 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900778 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900779 .ctrlbit = (1 << 2),
780 }, {
781 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900782 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900783 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900784 .ctrlbit = (1 << 3),
785 }, {
786 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900787 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900788 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900789 .ctrlbit = (1 << 4),
790 }, {
791 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900792 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900793 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900794 .ctrlbit = (1 << 5),
795 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900796};
797
Kukjin Kima8550392012-03-09 14:19:10 -0800798static struct clk exynos4_clk_pdma0 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200799 .name = "dma",
800 .devname = "dma-pl330.0",
801 .enable = exynos4_clk_ip_fsys_ctrl,
802 .ctrlbit = (1 << 0),
803};
804
Kukjin Kima8550392012-03-09 14:19:10 -0800805static struct clk exynos4_clk_pdma1 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200806 .name = "dma",
807 .devname = "dma-pl330.1",
808 .enable = exynos4_clk_ip_fsys_ctrl,
809 .ctrlbit = (1 << 1),
810};
811
Boojin Kim9ed76e02012-02-15 13:15:12 +0900812static struct clk exynos4_clk_mdma1 = {
813 .name = "dma",
814 .devname = "dma-pl330.2",
815 .enable = exynos4_clk_ip_image_ctrl,
816 .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
817};
818
Tushar Behera79025462012-03-12 21:17:02 -0700819static struct clk exynos4_clk_fimd0 = {
820 .name = "fimd",
821 .devname = "exynos4-fb.0",
822 .enable = exynos4_clk_ip_lcd0_ctrl,
823 .ctrlbit = (1 << 0),
824};
825
Kukjin Kima8550392012-03-09 14:19:10 -0800826struct clk *exynos4_clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900827 [0] = &clk_ext_xtal_mux,
828 [1] = &clk_xusbxti,
Kukjin Kima8550392012-03-09 14:19:10 -0800829 [2] = &exynos4_clk_sclk_hdmi27m,
830 [3] = &exynos4_clk_sclk_usbphy0,
831 [4] = &exynos4_clk_sclk_usbphy1,
832 [5] = &exynos4_clk_sclk_hdmiphy,
833 [6] = &exynos4_clk_mout_mpll.clk,
834 [7] = &exynos4_clk_mout_epll.clk,
835 [8] = &exynos4_clk_sclk_vpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900836};
837
Kukjin Kima8550392012-03-09 14:19:10 -0800838struct clksrc_sources exynos4_clkset_group = {
839 .sources = exynos4_clkset_group_list,
840 .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900841};
842
Kukjin Kima8550392012-03-09 14:19:10 -0800843static struct clk *exynos4_clkset_mout_g2d0_list[] = {
844 [0] = &exynos4_clk_mout_mpll.clk,
845 [1] = &exynos4_clk_sclk_apll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900846};
847
Sachin Kamat8bf56462012-07-17 07:52:03 +0900848struct clksrc_sources exynos4_clkset_mout_g2d0 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800849 .sources = exynos4_clkset_mout_g2d0_list,
850 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900851};
852
Kukjin Kima8550392012-03-09 14:19:10 -0800853static struct clk *exynos4_clkset_mout_g2d1_list[] = {
854 [0] = &exynos4_clk_mout_epll.clk,
855 [1] = &exynos4_clk_sclk_vpll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900856};
857
Sachin Kamat8bf56462012-07-17 07:52:03 +0900858struct clksrc_sources exynos4_clkset_mout_g2d1 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800859 .sources = exynos4_clkset_mout_g2d1_list,
860 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900861};
862
Kukjin Kima8550392012-03-09 14:19:10 -0800863static struct clk *exynos4_clkset_mout_mfc0_list[] = {
864 [0] = &exynos4_clk_mout_mpll.clk,
865 [1] = &exynos4_clk_sclk_apll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900866};
867
Kukjin Kima8550392012-03-09 14:19:10 -0800868static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
869 .sources = exynos4_clkset_mout_mfc0_list,
870 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900871};
872
Kukjin Kima8550392012-03-09 14:19:10 -0800873static struct clksrc_clk exynos4_clk_mout_mfc0 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900874 .clk = {
875 .name = "mout_mfc0",
876 },
Kukjin Kima8550392012-03-09 14:19:10 -0800877 .sources = &exynos4_clkset_mout_mfc0,
878 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900879};
880
Kukjin Kima8550392012-03-09 14:19:10 -0800881static struct clk *exynos4_clkset_mout_mfc1_list[] = {
882 [0] = &exynos4_clk_mout_epll.clk,
883 [1] = &exynos4_clk_sclk_vpll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900884};
885
Kukjin Kima8550392012-03-09 14:19:10 -0800886static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
887 .sources = exynos4_clkset_mout_mfc1_list,
888 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900889};
890
Kukjin Kima8550392012-03-09 14:19:10 -0800891static struct clksrc_clk exynos4_clk_mout_mfc1 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900892 .clk = {
893 .name = "mout_mfc1",
894 },
Kukjin Kima8550392012-03-09 14:19:10 -0800895 .sources = &exynos4_clkset_mout_mfc1,
896 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900897};
898
Kukjin Kima8550392012-03-09 14:19:10 -0800899static struct clk *exynos4_clkset_mout_mfc_list[] = {
900 [0] = &exynos4_clk_mout_mfc0.clk,
901 [1] = &exynos4_clk_mout_mfc1.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900902};
903
Kukjin Kima8550392012-03-09 14:19:10 -0800904static struct clksrc_sources exynos4_clkset_mout_mfc = {
905 .sources = exynos4_clkset_mout_mfc_list,
906 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900907};
908
Kukjin Kima8550392012-03-09 14:19:10 -0800909static struct clk *exynos4_clkset_sclk_dac_list[] = {
910 [0] = &exynos4_clk_sclk_vpll.clk,
911 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900912};
913
Kukjin Kima8550392012-03-09 14:19:10 -0800914static struct clksrc_sources exynos4_clkset_sclk_dac = {
915 .sources = exynos4_clkset_sclk_dac_list,
916 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900917};
918
Kukjin Kima8550392012-03-09 14:19:10 -0800919static struct clksrc_clk exynos4_clk_sclk_dac = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900920 .clk = {
921 .name = "sclk_dac",
922 .enable = exynos4_clksrc_mask_tv_ctrl,
923 .ctrlbit = (1 << 8),
924 },
Kukjin Kima8550392012-03-09 14:19:10 -0800925 .sources = &exynos4_clkset_sclk_dac,
926 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900927};
928
Kukjin Kima8550392012-03-09 14:19:10 -0800929static struct clksrc_clk exynos4_clk_sclk_pixel = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900930 .clk = {
931 .name = "sclk_pixel",
Kukjin Kima8550392012-03-09 14:19:10 -0800932 .parent = &exynos4_clk_sclk_vpll.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900933 },
Kukjin Kima8550392012-03-09 14:19:10 -0800934 .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900935};
936
Kukjin Kima8550392012-03-09 14:19:10 -0800937static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
938 [0] = &exynos4_clk_sclk_pixel.clk,
939 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900940};
941
Kukjin Kima8550392012-03-09 14:19:10 -0800942static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
943 .sources = exynos4_clkset_sclk_hdmi_list,
944 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900945};
946
Kukjin Kima8550392012-03-09 14:19:10 -0800947static struct clksrc_clk exynos4_clk_sclk_hdmi = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900948 .clk = {
949 .name = "sclk_hdmi",
950 .enable = exynos4_clksrc_mask_tv_ctrl,
951 .ctrlbit = (1 << 0),
952 },
Kukjin Kima8550392012-03-09 14:19:10 -0800953 .sources = &exynos4_clkset_sclk_hdmi,
954 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900955};
956
Kukjin Kima8550392012-03-09 14:19:10 -0800957static struct clk *exynos4_clkset_sclk_mixer_list[] = {
958 [0] = &exynos4_clk_sclk_dac.clk,
959 [1] = &exynos4_clk_sclk_hdmi.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900960};
961
Kukjin Kima8550392012-03-09 14:19:10 -0800962static struct clksrc_sources exynos4_clkset_sclk_mixer = {
963 .sources = exynos4_clkset_sclk_mixer_list,
964 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900965};
966
Kukjin Kima8550392012-03-09 14:19:10 -0800967static struct clksrc_clk exynos4_clk_sclk_mixer = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800968 .clk = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900969 .name = "sclk_mixer",
970 .enable = exynos4_clksrc_mask_tv_ctrl,
971 .ctrlbit = (1 << 4),
972 },
Kukjin Kima8550392012-03-09 14:19:10 -0800973 .sources = &exynos4_clkset_sclk_mixer,
974 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900975};
976
Kukjin Kima8550392012-03-09 14:19:10 -0800977static struct clksrc_clk *exynos4_sclk_tv[] = {
978 &exynos4_clk_sclk_dac,
979 &exynos4_clk_sclk_pixel,
980 &exynos4_clk_sclk_hdmi,
981 &exynos4_clk_sclk_mixer,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900982};
983
Kukjin Kima8550392012-03-09 14:19:10 -0800984static struct clksrc_clk exynos4_clk_dout_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800985 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900986 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900987 },
Kukjin Kima8550392012-03-09 14:19:10 -0800988 .sources = &exynos4_clkset_group,
989 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
990 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900991};
992
Kukjin Kima8550392012-03-09 14:19:10 -0800993static struct clksrc_clk exynos4_clk_dout_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800994 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900995 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996 },
Kukjin Kima8550392012-03-09 14:19:10 -0800997 .sources = &exynos4_clkset_group,
998 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
999 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001000};
1001
Kukjin Kima8550392012-03-09 14:19:10 -08001002static struct clksrc_clk exynos4_clk_dout_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001003 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001004 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001005 },
Kukjin Kima8550392012-03-09 14:19:10 -08001006 .sources = &exynos4_clkset_group,
1007 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
1008 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001009};
1010
Kukjin Kima8550392012-03-09 14:19:10 -08001011static struct clksrc_clk exynos4_clk_dout_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001012 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001013 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001014 },
Kukjin Kima8550392012-03-09 14:19:10 -08001015 .sources = &exynos4_clkset_group,
1016 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
1017 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001018};
1019
Kukjin Kima8550392012-03-09 14:19:10 -08001020static struct clksrc_clk exynos4_clk_dout_mmc4 = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001021 .clk = {
1022 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001023 },
Kukjin Kima8550392012-03-09 14:19:10 -08001024 .sources = &exynos4_clkset_group,
1025 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
1026 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001027};
1028
Kukjin Kima8550392012-03-09 14:19:10 -08001029static struct clksrc_clk exynos4_clksrcs[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001030 {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001031 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001032 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001033 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001034 .ctrlbit = (1 << 24),
1035 },
Kukjin Kima8550392012-03-09 14:19:10 -08001036 .sources = &exynos4_clkset_group,
1037 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1038 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001039 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001040 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001041 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001042 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001043 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001044 .ctrlbit = (1 << 24),
1045 },
Kukjin Kima8550392012-03-09 14:19:10 -08001046 .sources = &exynos4_clkset_group,
1047 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
1048 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001049 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001050 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001051 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001052 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001053 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001054 .ctrlbit = (1 << 28),
1055 },
Kukjin Kima8550392012-03-09 14:19:10 -08001056 .sources = &exynos4_clkset_group,
1057 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
1058 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001059 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001060 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001061 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001062 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001063 .ctrlbit = (1 << 16),
1064 },
Kukjin Kima8550392012-03-09 14:19:10 -08001065 .sources = &exynos4_clkset_group,
1066 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
1067 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001068 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001069 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001070 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001071 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001072 .ctrlbit = (1 << 20),
1073 },
Kukjin Kima8550392012-03-09 14:19:10 -08001074 .sources = &exynos4_clkset_group,
1075 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
1076 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001077 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001078 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001079 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001080 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001081 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001082 .ctrlbit = (1 << 0),
1083 },
Kukjin Kima8550392012-03-09 14:19:10 -08001084 .sources = &exynos4_clkset_group,
1085 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
1086 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001087 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001088 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001089 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001090 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001091 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001092 .ctrlbit = (1 << 4),
1093 },
Kukjin Kima8550392012-03-09 14:19:10 -08001094 .sources = &exynos4_clkset_group,
1095 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
1096 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001097 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001098 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001099 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001100 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001101 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001102 .ctrlbit = (1 << 8),
1103 },
Kukjin Kima8550392012-03-09 14:19:10 -08001104 .sources = &exynos4_clkset_group,
1105 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
1106 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001107 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001108 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001109 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001110 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001111 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001112 .ctrlbit = (1 << 12),
1113 },
Kukjin Kima8550392012-03-09 14:19:10 -08001114 .sources = &exynos4_clkset_group,
1115 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
1116 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001117 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001118 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001119 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001120 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001121 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001122 .ctrlbit = (1 << 0),
1123 },
Kukjin Kima8550392012-03-09 14:19:10 -08001124 .sources = &exynos4_clkset_group,
1125 .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
1126 .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001127 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001128 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001129 .name = "sclk_mfc",
1130 .devname = "s5p-mfc",
1131 },
Kukjin Kima8550392012-03-09 14:19:10 -08001132 .sources = &exynos4_clkset_mout_mfc,
1133 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
1134 .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
Kamil Debski0f75a962011-07-21 16:42:30 +09001135 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001136 .clk = {
Dongjin Kim454696f2012-12-18 08:57:06 -08001137 .name = "ciu",
Kukjin Kima8550392012-03-09 14:19:10 -08001138 .parent = &exynos4_clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001139 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001140 .ctrlbit = (1 << 16),
1141 },
Kukjin Kima8550392012-03-09 14:19:10 -08001142 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001143 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001144};
1145
Kukjin Kima8550392012-03-09 14:19:10 -08001146static struct clksrc_clk exynos4_clk_sclk_uart0 = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001147 .clk = {
1148 .name = "uclk1",
1149 .devname = "exynos4210-uart.0",
1150 .enable = exynos4_clksrc_mask_peril0_ctrl,
1151 .ctrlbit = (1 << 0),
1152 },
Kukjin Kima8550392012-03-09 14:19:10 -08001153 .sources = &exynos4_clkset_group,
1154 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1155 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001156};
1157
Kukjin Kima8550392012-03-09 14:19:10 -08001158static struct clksrc_clk exynos4_clk_sclk_uart1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001159 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001160 .name = "uclk1",
1161 .devname = "exynos4210-uart.1",
1162 .enable = exynos4_clksrc_mask_peril0_ctrl,
1163 .ctrlbit = (1 << 4),
1164 },
Kukjin Kima8550392012-03-09 14:19:10 -08001165 .sources = &exynos4_clkset_group,
1166 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1167 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001168};
1169
Kukjin Kima8550392012-03-09 14:19:10 -08001170static struct clksrc_clk exynos4_clk_sclk_uart2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001171 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001172 .name = "uclk1",
1173 .devname = "exynos4210-uart.2",
1174 .enable = exynos4_clksrc_mask_peril0_ctrl,
1175 .ctrlbit = (1 << 8),
1176 },
Kukjin Kima8550392012-03-09 14:19:10 -08001177 .sources = &exynos4_clkset_group,
1178 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1179 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001180};
1181
Kukjin Kima8550392012-03-09 14:19:10 -08001182static struct clksrc_clk exynos4_clk_sclk_uart3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001183 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001184 .name = "uclk1",
1185 .devname = "exynos4210-uart.3",
1186 .enable = exynos4_clksrc_mask_peril0_ctrl,
1187 .ctrlbit = (1 << 12),
1188 },
Kukjin Kima8550392012-03-09 14:19:10 -08001189 .sources = &exynos4_clkset_group,
1190 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1191 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001192};
1193
Kukjin Kima8550392012-03-09 14:19:10 -08001194static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001195 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001196 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001197 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -08001198 .parent = &exynos4_clk_dout_mmc0.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001199 .enable = exynos4_clksrc_mask_fsys_ctrl,
1200 .ctrlbit = (1 << 0),
1201 },
Kukjin Kima8550392012-03-09 14:19:10 -08001202 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001203};
1204
Kukjin Kima8550392012-03-09 14:19:10 -08001205static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001206 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001207 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001208 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -08001209 .parent = &exynos4_clk_dout_mmc1.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001210 .enable = exynos4_clksrc_mask_fsys_ctrl,
1211 .ctrlbit = (1 << 4),
1212 },
Kukjin Kima8550392012-03-09 14:19:10 -08001213 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001214};
1215
Kukjin Kima8550392012-03-09 14:19:10 -08001216static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001217 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001218 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001219 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -08001220 .parent = &exynos4_clk_dout_mmc2.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001221 .enable = exynos4_clksrc_mask_fsys_ctrl,
1222 .ctrlbit = (1 << 8),
1223 },
Kukjin Kima8550392012-03-09 14:19:10 -08001224 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001225};
1226
Kukjin Kima8550392012-03-09 14:19:10 -08001227static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001228 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001229 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001230 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -08001231 .parent = &exynos4_clk_dout_mmc3.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001232 .enable = exynos4_clksrc_mask_fsys_ctrl,
1233 .ctrlbit = (1 << 12),
1234 },
Kukjin Kima8550392012-03-09 14:19:10 -08001235 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001236};
1237
Thomas Abraham46fda152012-07-14 10:53:08 +09001238static struct clksrc_clk exynos4_clk_mdout_spi0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001239 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001240 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001241 .devname = "exynos4210-spi.0",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001242 },
Kukjin Kima8550392012-03-09 14:19:10 -08001243 .sources = &exynos4_clkset_group,
1244 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1245 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001246};
1247
Thomas Abraham46fda152012-07-14 10:53:08 +09001248static struct clksrc_clk exynos4_clk_mdout_spi1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001249 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001250 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001251 .devname = "exynos4210-spi.1",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001252 },
Kukjin Kima8550392012-03-09 14:19:10 -08001253 .sources = &exynos4_clkset_group,
1254 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1255 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001256};
1257
Thomas Abraham46fda152012-07-14 10:53:08 +09001258static struct clksrc_clk exynos4_clk_mdout_spi2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001259 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001260 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001261 .devname = "exynos4210-spi.2",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001262 },
Kukjin Kima8550392012-03-09 14:19:10 -08001263 .sources = &exynos4_clkset_group,
1264 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1265 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001266};
1267
Thomas Abraham46fda152012-07-14 10:53:08 +09001268static struct clksrc_clk exynos4_clk_sclk_spi0 = {
1269 .clk = {
1270 .name = "sclk_spi",
1271 .devname = "exynos4210-spi.0",
1272 .parent = &exynos4_clk_mdout_spi0.clk,
1273 .enable = exynos4_clksrc_mask_peril1_ctrl,
1274 .ctrlbit = (1 << 16),
1275 },
1276 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 8, .size = 8 },
1277};
1278
1279static struct clksrc_clk exynos4_clk_sclk_spi1 = {
1280 .clk = {
1281 .name = "sclk_spi",
1282 .devname = "exynos4210-spi.1",
1283 .parent = &exynos4_clk_mdout_spi1.clk,
1284 .enable = exynos4_clksrc_mask_peril1_ctrl,
1285 .ctrlbit = (1 << 20),
1286 },
1287 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 24, .size = 8 },
1288};
1289
1290static struct clksrc_clk exynos4_clk_sclk_spi2 = {
1291 .clk = {
1292 .name = "sclk_spi",
1293 .devname = "exynos4210-spi.2",
1294 .parent = &exynos4_clk_mdout_spi2.clk,
1295 .enable = exynos4_clksrc_mask_peril1_ctrl,
1296 .ctrlbit = (1 << 24),
1297 },
1298 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 8, .size = 8 },
1299};
1300
Changhwan Younc8bef142010-07-27 17:52:39 +09001301/* Clock initialization code */
Kukjin Kima8550392012-03-09 14:19:10 -08001302static struct clksrc_clk *exynos4_sysclks[] = {
1303 &exynos4_clk_mout_apll,
1304 &exynos4_clk_sclk_apll,
1305 &exynos4_clk_mout_epll,
1306 &exynos4_clk_mout_mpll,
1307 &exynos4_clk_moutcore,
1308 &exynos4_clk_coreclk,
1309 &exynos4_clk_armclk,
1310 &exynos4_clk_aclk_corem0,
1311 &exynos4_clk_aclk_cores,
1312 &exynos4_clk_aclk_corem1,
1313 &exynos4_clk_periphclk,
1314 &exynos4_clk_mout_corebus,
1315 &exynos4_clk_sclk_dmc,
1316 &exynos4_clk_aclk_cored,
1317 &exynos4_clk_aclk_corep,
1318 &exynos4_clk_aclk_acp,
1319 &exynos4_clk_pclk_acp,
1320 &exynos4_clk_vpllsrc,
1321 &exynos4_clk_sclk_vpll,
1322 &exynos4_clk_aclk_200,
1323 &exynos4_clk_aclk_100,
1324 &exynos4_clk_aclk_160,
1325 &exynos4_clk_aclk_133,
1326 &exynos4_clk_dout_mmc0,
1327 &exynos4_clk_dout_mmc1,
1328 &exynos4_clk_dout_mmc2,
1329 &exynos4_clk_dout_mmc3,
1330 &exynos4_clk_dout_mmc4,
1331 &exynos4_clk_mout_mfc0,
1332 &exynos4_clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001333};
1334
Kukjin Kima8550392012-03-09 14:19:10 -08001335static struct clk *exynos4_clk_cdev[] = {
1336 &exynos4_clk_pdma0,
1337 &exynos4_clk_pdma1,
Boojin Kim9ed76e02012-02-15 13:15:12 +09001338 &exynos4_clk_mdma1,
Tushar Behera79025462012-03-12 21:17:02 -07001339 &exynos4_clk_fimd0,
Thomas Abraham66fdb292011-10-24 14:01:03 +02001340};
1341
Kukjin Kima8550392012-03-09 14:19:10 -08001342static struct clksrc_clk *exynos4_clksrc_cdev[] = {
1343 &exynos4_clk_sclk_uart0,
1344 &exynos4_clk_sclk_uart1,
1345 &exynos4_clk_sclk_uart2,
1346 &exynos4_clk_sclk_uart3,
1347 &exynos4_clk_sclk_mmc0,
1348 &exynos4_clk_sclk_mmc1,
1349 &exynos4_clk_sclk_mmc2,
1350 &exynos4_clk_sclk_mmc3,
1351 &exynos4_clk_sclk_spi0,
1352 &exynos4_clk_sclk_spi1,
1353 &exynos4_clk_sclk_spi2,
Thomas Abraham46fda152012-07-14 10:53:08 +09001354 &exynos4_clk_mdout_spi0,
1355 &exynos4_clk_mdout_spi1,
1356 &exynos4_clk_mdout_spi2,
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001357};
1358
1359static struct clk_lookup exynos4_clk_lookup[] = {
Kukjin Kima8550392012-03-09 14:19:10 -08001360 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
1361 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
1362 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
1363 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001364 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
1365 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
1366 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
1367 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
Tushar Behera79025462012-03-12 21:17:02 -07001368 CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
Kukjin Kima8550392012-03-09 14:19:10 -08001369 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
1370 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
Tushar Behera8f7b1322011-12-27 14:42:50 +09001371 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
Thomas Abrahama5238e32012-07-13 07:15:14 +09001372 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
1373 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
1374 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001375};
1376
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001377static int xtal_rate;
1378
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001379static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001380{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001381 if (soc_is_exynos4210())
Kukjin Kima8550392012-03-09 14:19:10 -08001382 return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001383 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001384 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kima8550392012-03-09 14:19:10 -08001385 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001386 else
1387 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001388}
1389
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001390static struct clk_ops exynos4_fout_apll_ops = {
1391 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001392};
1393
Kukjin Kima8550392012-03-09 14:19:10 -08001394static u32 exynos4_vpll_div[][8] = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001395 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1396 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1397};
1398
1399static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1400{
1401 return clk->rate;
1402}
1403
1404static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1405{
1406 unsigned int vpll_con0, vpll_con1 = 0;
1407 unsigned int i;
1408
1409 /* Return if nothing changed */
1410 if (clk->rate == rate)
1411 return 0;
1412
Kukjin Kima8550392012-03-09 14:19:10 -08001413 vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001414 vpll_con0 &= ~(0x1 << 27 | \
1415 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1416 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1417 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1418
Kukjin Kima8550392012-03-09 14:19:10 -08001419 vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001420 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1421 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1422 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1423
Kukjin Kima8550392012-03-09 14:19:10 -08001424 for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
1425 if (exynos4_vpll_div[i][0] == rate) {
1426 vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1427 vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1428 vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1429 vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1430 vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1431 vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1432 vpll_con0 |= exynos4_vpll_div[i][7] << 27;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001433 break;
1434 }
1435 }
1436
Kukjin Kima8550392012-03-09 14:19:10 -08001437 if (i == ARRAY_SIZE(exynos4_vpll_div)) {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001438 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1439 __func__);
1440 return -EINVAL;
1441 }
1442
Kukjin Kima8550392012-03-09 14:19:10 -08001443 __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
1444 __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001445
1446 /* Wait for VPLL lock */
Kukjin Kima8550392012-03-09 14:19:10 -08001447 while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001448 continue;
1449
1450 clk->rate = rate;
1451 return 0;
1452}
1453
1454static struct clk_ops exynos4_vpll_ops = {
1455 .get_rate = exynos4_vpll_get_rate,
1456 .set_rate = exynos4_vpll_set_rate,
1457};
1458
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001459void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001460{
1461 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001462 unsigned long apll = 0;
1463 unsigned long mpll = 0;
1464 unsigned long epll = 0;
1465 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001466 unsigned long vpllsrc;
1467 unsigned long xtal;
1468 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001469 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001470 unsigned long aclk_200;
1471 unsigned long aclk_100;
1472 unsigned long aclk_160;
1473 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001474 unsigned int ptr;
1475
1476 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1477
1478 xtal_clk = clk_get(NULL, "xtal");
1479 BUG_ON(IS_ERR(xtal_clk));
1480
1481 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001482
1483 xtal_rate = xtal;
1484
Changhwan Younc8bef142010-07-27 17:52:39 +09001485 clk_put(xtal_clk);
1486
1487 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1488
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001489 if (soc_is_exynos4210()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001490 apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001491 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001492 mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001493 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001494 epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1495 __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001496
Kukjin Kima8550392012-03-09 14:19:10 -08001497 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1498 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1499 __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001500 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001501 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
1502 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
1503 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1504 __raw_readl(EXYNOS4_EPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001505
Kukjin Kima8550392012-03-09 14:19:10 -08001506 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1507 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1508 __raw_readl(EXYNOS4_VPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001509 } else {
1510 /* nothing */
1511 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001512
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001513 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001514 clk_fout_mpll.rate = mpll;
1515 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001516 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001517 clk_fout_vpll.rate = vpll;
1518
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001519 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001520 apll, mpll, epll, vpll);
1521
Kukjin Kima8550392012-03-09 14:19:10 -08001522 armclk = clk_get_rate(&exynos4_clk_armclk.clk);
1523 sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001524
Kukjin Kima8550392012-03-09 14:19:10 -08001525 aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
1526 aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
1527 aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
1528 aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
Jongpill Lee228ef982010-08-18 22:24:53 +09001529
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001530 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001531 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1532 armclk, sclk_dmc, aclk_200,
1533 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001534
1535 clk_f.rate = armclk;
1536 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001537 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001538
Kukjin Kima8550392012-03-09 14:19:10 -08001539 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
1540 s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
Changhwan Younc8bef142010-07-27 17:52:39 +09001541}
1542
Kukjin Kima8550392012-03-09 14:19:10 -08001543static struct clk *exynos4_clks[] __initdata = {
1544 &exynos4_clk_sclk_hdmi27m,
1545 &exynos4_clk_sclk_hdmiphy,
1546 &exynos4_clk_sclk_usbphy0,
1547 &exynos4_clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001548};
1549
Jonghwan Choiacd35612011-08-24 21:52:45 +09001550#ifdef CONFIG_PM_SLEEP
1551static int exynos4_clock_suspend(void)
1552{
1553 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1554 return 0;
1555}
1556
1557static void exynos4_clock_resume(void)
1558{
1559 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1560}
1561
1562#else
1563#define exynos4_clock_suspend NULL
1564#define exynos4_clock_resume NULL
1565#endif
1566
Kukjin Kime745e062012-01-21 10:47:14 +09001567static struct syscore_ops exynos4_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +09001568 .suspend = exynos4_clock_suspend,
1569 .resume = exynos4_clock_resume,
1570};
1571
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001572void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001573{
Changhwan Younc8bef142010-07-27 17:52:39 +09001574 int ptr;
1575
Kukjin Kima8550392012-03-09 14:19:10 -08001576 s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001577
Kukjin Kima8550392012-03-09 14:19:10 -08001578 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
1579 s3c_register_clksrc(exynos4_sysclks[ptr], 1);
Changhwan Younc8bef142010-07-27 17:52:39 +09001580
Kukjin Kima8550392012-03-09 14:19:10 -08001581 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
1582 s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001583
Kukjin Kima8550392012-03-09 14:19:10 -08001584 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
1585 s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001586
Kukjin Kima8550392012-03-09 14:19:10 -08001587 s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
1588 s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
Changhwan Younc8bef142010-07-27 17:52:39 +09001589
Kukjin Kima8550392012-03-09 14:19:10 -08001590 s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
1591 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
1592 s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
Thomas Abraham66fdb292011-10-24 14:01:03 +02001593
Kukjin Kima8550392012-03-09 14:19:10 -08001594 s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
1595 s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001596 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001597
Jonghwan Choiacd35612011-08-24 21:52:45 +09001598 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001599 s3c24xx_register_clock(&dummy_apb_pclk);
1600
Changhwan Younc8bef142010-07-27 17:52:39 +09001601 s3c_pwmclk_init();
1602}