blob: 810aa1a332e1164c2c6239e6016131b41243bcc6 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000040
Tony Lindgren1dbae812005-11-10 14:26:51 +000041#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000042#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070043#include <asm/sched_clock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070044
Paul Walmsley38698be2011-02-23 00:14:08 -070045#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053046#include <plat/omap_device.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070047#include <plat/dmtimer.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053048#include <plat/omap-pm.h>
49
Tony Lindgrendbc04162012-08-31 10:59:07 -070050#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070051#include "common.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053052#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000053
Tony Lindgrenaa561882011-03-29 15:54:48 -070054/* Parent clocks, eventually these will come from the clock framework */
55
56#define OMAP2_MPU_SOURCE "sys_ck"
57#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
58#define OMAP4_MPU_SOURCE "sys_clkin_ck"
59#define OMAP2_32K_SOURCE "func_32k_ck"
60#define OMAP3_32K_SOURCE "omap_32k_fck"
61#define OMAP4_32K_SOURCE "sys_32k_ck"
62
63#ifdef CONFIG_OMAP_32K_TIMER
64#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
65#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
66#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
67#define OMAP3_SECURE_TIMER 12
68#else
69#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
70#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
71#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
72#define OMAP3_SECURE_TIMER 1
73#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070074
Tony Lindgrenaa561882011-03-29 15:54:48 -070075/* Clockevent code */
76
77static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080078static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000079
Linus Torvalds0cd61b62006-10-06 10:53:39 -070080static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000081{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080082 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000083
Tony Lindgrenee17f112011-09-16 15:44:20 -070084 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080085
86 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 return IRQ_HANDLED;
88}
89
90static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070091 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070092 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000093 .handler = omap2_gp_timer_interrupt,
94};
95
Kevin Hilman5a3a3882007-11-12 23:24:02 -080096static int omap2_gp_timer_set_next_event(unsigned long cycles,
97 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000098{
Tony Lindgrenee17f112011-09-16 15:44:20 -070099 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700100 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000101
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800102 return 0;
103}
104
105static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
106 struct clock_event_device *evt)
107{
108 u32 period;
109
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800111
112 switch (mode) {
113 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700114 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800115 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700116 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700117 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700118 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700119 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700120 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
121 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800122 break;
123 case CLOCK_EVT_MODE_ONESHOT:
124 break;
125 case CLOCK_EVT_MODE_UNUSED:
126 case CLOCK_EVT_MODE_SHUTDOWN:
127 case CLOCK_EVT_MODE_RESUME:
128 break;
129 }
130}
131
132static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700133 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800134 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
135 .shift = 32,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530136 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800137 .set_next_event = omap2_gp_timer_set_next_event,
138 .set_mode = omap2_gp_timer_set_mode,
139};
140
Tony Lindgrenaa561882011-03-29 15:54:48 -0700141static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
142 int gptimer_id,
143 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800144{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700145 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
146 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600147 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700148 size_t size;
149 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600150 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800151
Tony Lindgrenaa561882011-03-29 15:54:48 -0700152 sprintf(name, "timer%d", gptimer_id);
153 omap_hwmod_setup_one(name);
154 oh = omap_hwmod_lookup(name);
155 if (!oh)
156 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600157
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600158 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
159 if (r)
160 return -ENXIO;
161 timer->irq = irq_rsrc.start;
162
163 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
164 if (r)
165 return -ENXIO;
166 timer->phys_base = mem_rsrc.start;
167 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700168
169 /* Static mapping, never released */
170 timer->io_base = ioremap(timer->phys_base, size);
171 if (!timer->io_base)
172 return -ENXIO;
173
174 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530175 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700176 if (IS_ERR(timer->fclk))
177 return -ENODEV;
178
Tony Lindgrenaa561882011-03-29 15:54:48 -0700179 omap_hwmod_enable(oh);
180
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500181 if (omap_dm_timer_reserve_systimer(gptimer_id))
182 return -ENODEV;
Tony Lindgren11a01862011-03-29 15:54:49 -0700183
Tony Lindgrenaa561882011-03-29 15:54:48 -0700184 if (gptimer_id != 12) {
185 struct clk *src;
186
187 src = clk_get(NULL, fck_source);
188 if (IS_ERR(src)) {
189 res = -EINVAL;
190 } else {
191 res = __omap_dm_timer_set_source(timer->fclk, src);
192 if (IS_ERR_VALUE(res))
193 pr_warning("%s: timer%i cannot set source\n",
194 __func__, gptimer_id);
195 clk_put(src);
196 }
197 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700198 __omap_dm_timer_init_regs(timer);
199 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700200 timer->posted = 1;
201
202 timer->rate = clk_get_rate(timer->fclk);
203
204 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700205
Tony Lindgrenaa561882011-03-29 15:54:48 -0700206 return res;
207}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600208
Tony Lindgrenaa561882011-03-29 15:54:48 -0700209static void __init omap2_gp_clockevent_init(int gptimer_id,
210 const char *fck_source)
211{
212 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600213
Tony Lindgrenaa561882011-03-29 15:54:48 -0700214 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
215 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600216
Paul Walmsleya032d332012-08-03 09:21:10 -0600217 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700218 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800219
Tony Lindgrenee17f112011-09-16 15:44:20 -0700220 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700221
222 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800223 clockevent_gpt.shift);
224 clockevent_gpt.max_delta_ns =
225 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
226 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800227 clockevent_delta2ns(3, &clockevent_gpt);
228 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800229
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530230 clockevent_gpt.cpumask = cpu_possible_mask;
231 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800232 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700233
234 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
235 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800236}
237
Paul Walmsleyf2480762009-04-23 21:11:10 -0600238/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700239static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700240static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700241
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800242/*
243 * clocksource
244 */
Magnus Damm8e196082009-04-21 12:24:00 -0700245static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800246{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700247 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800248}
249
250static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700251 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800252 .rating = 300,
253 .read = clocksource_read_cycles,
254 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800255 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
256};
257
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100258static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700259{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700260 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530261 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800262
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100263 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700264}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800265
Igor Grinberg45caae72012-08-28 01:26:14 +0300266#ifdef CONFIG_OMAP_32K_TIMER
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700267/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700268static int __init omap2_sync32k_clocksource_init(void)
269{
270 int ret;
271 struct omap_hwmod *oh;
272 void __iomem *vbase;
273 const char *oh_name = "counter_32k";
274
275 /*
276 * First check hwmod data is available for sync32k counter
277 */
278 oh = omap_hwmod_lookup(oh_name);
279 if (!oh || oh->slaves_cnt == 0)
280 return -ENODEV;
281
282 omap_hwmod_setup_one(oh_name);
283
284 vbase = omap_hwmod_get_mpu_rt_va(oh);
285 if (!vbase) {
286 pr_warn("%s: failed to get counter_32k resource\n", __func__);
287 return -ENXIO;
288 }
289
290 ret = omap_hwmod_enable(oh);
291 if (ret) {
292 pr_warn("%s: failed to enable counter_32k module (%d)\n",
293 __func__, ret);
294 return ret;
295 }
296
297 ret = omap_init_clocksource_32k(vbase);
298 if (ret) {
299 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
300 __func__, ret);
301 omap_hwmod_idle(oh);
302 }
303
304 return ret;
305}
Igor Grinberg45caae72012-08-28 01:26:14 +0300306#else
307static inline int omap2_sync32k_clocksource_init(void)
308{
309 return -ENODEV;
310}
311#endif
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700312
313static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700314 const char *fck_source)
315{
316 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800317
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700318 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
319 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700320
Tony Lindgrenee17f112011-09-16 15:44:20 -0700321 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000322 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100323 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700324
325 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
326 pr_err("Could not register clocksource %s\n",
327 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700328 else
329 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
330 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800331}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700332
333static void __init omap2_clocksource_init(int gptimer_id,
334 const char *fck_source)
335{
336 /*
337 * First give preference to kernel parameter configuration
338 * by user (clocksource="gp_timer").
339 *
340 * In case of missing kernel parameter for clocksource,
341 * first check for availability for 32k-sync timer, in case
342 * of failure in finding 32k_counter module or registering
343 * it as clocksource, execution will fallback to gp-timer.
344 */
345 if (use_gptimer_clksrc == true)
346 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
347 else if (omap2_sync32k_clocksource_init())
348 /* Fall back to gp-timer code */
349 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
350}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800351
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700352#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
353 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700354static void __init omap##name##_timer_init(void) \
355{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700356 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700357 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700358}
359
360#define OMAP_SYS_TIMER(name) \
361struct sys_timer omap##name##_timer = { \
362 .init = omap##name##_timer_init, \
363};
364
365#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700366OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700367OMAP_SYS_TIMER(2)
368#endif
369
370#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700371OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700372OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700373OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
374 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700375OMAP_SYS_TIMER(3_secure)
376#endif
377
Afzal Mohammed08f30982012-05-11 00:38:49 +0530378#ifdef CONFIG_SOC_AM33XX
379OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
380OMAP_SYS_TIMER(3_am33xx)
381#endif
382
Tony Lindgrene74984e2011-03-29 15:54:48 -0700383#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000384#ifdef CONFIG_LOCAL_TIMERS
385static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700386 OMAP44XX_LOCAL_TWD_BASE, 29 + OMAP_INTC_START);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000387#endif
388
Tony Lindgrene74984e2011-03-29 15:54:48 -0700389static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800390{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700391 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700392 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000393#ifdef CONFIG_LOCAL_TIMERS
394 /* Local timers are not supprted on OMAP4430 ES1.0 */
395 if (omap_rev() != OMAP4430_REV_ES1_0) {
396 int err;
397
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530398 if (of_have_populated_dt()) {
399 twd_local_timer_of_register();
400 return;
401 }
402
Marc Zyngiera45c9832012-01-10 19:44:19 +0000403 err = twd_local_timer_register(&twd_local_timer);
404 if (err)
405 pr_err("twd_local_timer_register failed %d\n", err);
406 }
407#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000408}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700409OMAP_SYS_TIMER(4)
410#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530411
R Sricharan37b32802012-05-02 13:07:12 +0530412#ifdef CONFIG_SOC_OMAP5
413OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
414OMAP_SYS_TIMER(5)
415#endif
416
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530417/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530418 * omap_timer_init - build and register timer device with an
419 * associated timer hwmod
420 * @oh: timer hwmod pointer to be used to build timer device
421 * @user: parameter that can be passed from calling hwmod API
422 *
423 * Called by omap_hwmod_for_each_by_class to register each of the timer
424 * devices present in the system. The number of timer devices is known
425 * by parsing through the hwmod database for a given class name. At the
426 * end of function call memory is allocated for timer device and it is
427 * registered to the framework ready to be proved by the driver.
428 */
429static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
430{
431 int id;
432 int ret = 0;
433 char *name = "omap_timer";
434 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700435 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530436 struct omap_timer_capability_dev_attr *timer_dev_attr;
437
438 pr_debug("%s: %s\n", __func__, oh->name);
439
440 /* on secure device, do not register secure timer */
441 timer_dev_attr = oh->dev_attr;
442 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
443 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
444 return ret;
445
446 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
447 if (!pdata) {
448 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
449 return -ENOMEM;
450 }
451
452 /*
453 * Extract the IDs from name field in hwmod database
454 * and use the same for constructing ids' for the
455 * timer devices. In a way, we are avoiding usage of
456 * static variable witin the function to do the same.
457 * CAUTION: We have to be careful and make sure the
458 * name in hwmod database does not change in which case
459 * we might either make corresponding change here or
460 * switch back static variable mechanism.
461 */
462 sscanf(oh->name, "timer%2d", &id);
463
Jon Hunterd1c16912012-06-05 12:34:52 -0500464 if (timer_dev_attr)
465 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530466
Tony Lindgrenc541c152011-10-04 09:47:06 -0700467 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200468 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530469
Tony Lindgrenc541c152011-10-04 09:47:06 -0700470 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530471 pr_err("%s: Can't build omap_device for %s: %s.\n",
472 __func__, name, oh->name);
473 ret = -EINVAL;
474 }
475
476 kfree(pdata);
477
478 return ret;
479}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530480
481/**
482 * omap2_dm_timer_init - top level regular device initialization
483 *
484 * Uses dedicated hwmod api to parse through hwmod database for
485 * given class name and then build and register the timer device.
486 */
487static int __init omap2_dm_timer_init(void)
488{
489 int ret;
490
491 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
492 if (unlikely(ret)) {
493 pr_err("%s: device registration failed.\n", __func__);
494 return -EINVAL;
495 }
496
497 return 0;
498}
499arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700500
501/**
502 * omap2_override_clocksource - clocksource override with user configuration
503 *
504 * Allows user to override default clocksource, using kernel parameter
505 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
506 *
507 * Note that, here we are using same standard kernel parameter "clocksource=",
508 * and not introducing any OMAP specific interface.
509 */
510static int __init omap2_override_clocksource(char *str)
511{
512 if (!str)
513 return 0;
514 /*
515 * For OMAP architecture, we only have two options
516 * - sync_32k (default)
517 * - gp_timer (sys_clk based)
518 */
519 if (!strcmp(str, "gp_timer"))
520 use_gptimer_clksrc = true;
521
522 return 0;
523}
524early_param("clocksource", omap2_override_clocksource);