blob: a681a9a8b8463824618a8c671d7cd12d6501006f [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02002 * sound/soc/omap/mcbsp.c
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02007 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Multichannel mode not supported.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030020#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027
Arnd Bergmann22037472012-08-24 15:21:06 +020028#include <linux/platform_data/asoc-ti-mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070030#include <plat/cpu.h>
31
Peter Ujfalusi219f4312012-02-03 13:11:47 +020032#include "mcbsp.h"
33
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070034static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030035{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030036 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
37
38 if (mcbsp->pdata->reg_size == 2) {
39 ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
40 __raw_writew((u16)val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080041 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030042 ((u32 *)mcbsp->reg_cache)[reg] = val;
43 __raw_writel(val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080044 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030045}
46
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070047static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030048{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030049 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
50
51 if (mcbsp->pdata->reg_size == 2) {
52 return !from_cache ? __raw_readw(addr) :
53 ((u16 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080054 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030055 return !from_cache ? __raw_readl(addr) :
56 ((u32 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080057 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030058}
59
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070060static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000061{
62 __raw_writel(val, mcbsp->st_data->io_base_st + reg);
63}
64
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070065static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000066{
67 return __raw_readl(mcbsp->st_data->io_base_st + reg);
68}
Eero Nurkkalad912fa92010-02-22 12:21:11 +000069
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080070#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080071 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080072#define MCBSP_WRITE(mcbsp, reg, val) \
73 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080074#define MCBSP_READ_CACHE(mcbsp, reg) \
75 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030076
Eero Nurkkalad912fa92010-02-22 12:21:11 +000077#define MCBSP_ST_READ(mcbsp, reg) \
78 omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
79#define MCBSP_ST_WRITE(mcbsp, reg, val) \
80 omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
81
Peter Ujfalusi45656b42012-02-14 18:20:58 +020082static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010083{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030084 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
85 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080086 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030087 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080088 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030089 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080090 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030091 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080092 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030093 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080094 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030095 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080096 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030097 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080098 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030099 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800100 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300101 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800102 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300103 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800104 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300105 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800106 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300107 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800108 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300109 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800110 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300111 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100112}
113
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200114static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
115{
116 struct omap_mcbsp *mcbsp = dev_id;
117 u16 irqst;
118
119 irqst = MCBSP_READ(mcbsp, IRQST);
120 dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
121
122 if (irqst & RSYNCERREN)
123 dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
124 if (irqst & RFSREN)
125 dev_dbg(mcbsp->dev, "RX Frame Sync\n");
126 if (irqst & REOFEN)
127 dev_dbg(mcbsp->dev, "RX End Of Frame\n");
128 if (irqst & RRDYEN)
129 dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
130 if (irqst & RUNDFLEN)
131 dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
132 if (irqst & ROVFLEN)
133 dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
134
135 if (irqst & XSYNCERREN)
136 dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
137 if (irqst & XFSXEN)
138 dev_dbg(mcbsp->dev, "TX Frame Sync\n");
139 if (irqst & XEOFEN)
140 dev_dbg(mcbsp->dev, "TX End Of Frame\n");
141 if (irqst & XRDYEN)
142 dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
143 if (irqst & XUNDFLEN)
144 dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
145 if (irqst & XOVFLEN)
146 dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
147 if (irqst & XEMPTYEOFEN)
148 dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
149
150 MCBSP_WRITE(mcbsp, IRQST, irqst);
151
152 return IRQ_HANDLED;
153}
154
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700155static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100156{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400157 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700158 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100159
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800160 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700161 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700163 if (irqst_spcr2 & XSYNC_ERR) {
164 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
165 irqst_spcr2);
166 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000167 MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700168 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300169
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100170 return IRQ_HANDLED;
171}
172
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700173static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100174{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400175 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700176 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800178 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700179 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100180
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700181 if (irqst_spcr1 & RSYNC_ERR) {
182 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
183 irqst_spcr1);
184 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000185 MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700186 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300187
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100188 return IRQ_HANDLED;
189}
190
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100191/*
192 * omap_mcbsp_config simply write a config to the
193 * appropriate McBSP.
194 * You either call this function or set the McBSP registers
195 * by yourself before calling omap_mcbsp_start().
196 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200197void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
198 const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100199{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300200 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
201 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100202
203 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800204 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
205 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
206 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
207 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
208 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
209 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
210 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
211 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
212 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
213 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
214 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Jarkko Nikula88408232011-09-26 10:45:41 +0300215 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800216 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
217 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200218 }
Peter Ujfalusi08905d82012-03-05 11:27:40 +0200219 /* Enable wakeup behavior */
220 if (mcbsp->pdata->has_wakeup)
221 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200222
223 /* Enable TX/RX sync error interrupts by default */
224 if (mcbsp->irq)
225 MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100227
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530228/**
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530229 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
230 * @id - mcbsp id
231 * @stream - indicates the direction of data flow (rx or tx)
232 *
233 * Returns the address of mcbsp data transmit register or data receive register
234 * to be used by DMA for transferring/receiving data based on the value of
235 * @stream for the requested mcbsp given by @id
236 */
Peter Ujfalusib8fb4902012-02-14 15:41:29 +0200237static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
238 unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530239{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530240 int data_reg;
241
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300242 if (mcbsp->pdata->reg_size == 2) {
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530243 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300244 data_reg = OMAP_MCBSP_REG_DRR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530245 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300246 data_reg = OMAP_MCBSP_REG_DXR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530247 } else {
248 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300249 data_reg = OMAP_MCBSP_REG_DRR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530250 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300251 data_reg = OMAP_MCBSP_REG_DXR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530252 }
253
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300254 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530255}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530256
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000257static void omap_st_on(struct omap_mcbsp *mcbsp)
258{
259 unsigned int w;
260
Jarkko Nikula1743d142011-09-26 10:45:44 +0300261 if (mcbsp->pdata->enable_st_clock)
262 mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000263
264 /* Enable McBSP Sidetone */
265 w = MCBSP_READ(mcbsp, SSELCR);
266 MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
267
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000268 /* Enable Sidetone from Sidetone Core */
269 w = MCBSP_ST_READ(mcbsp, SSELCR);
270 MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
271}
272
273static void omap_st_off(struct omap_mcbsp *mcbsp)
274{
275 unsigned int w;
276
277 w = MCBSP_ST_READ(mcbsp, SSELCR);
278 MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
279
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000280 w = MCBSP_READ(mcbsp, SSELCR);
281 MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
282
Jarkko Nikula1743d142011-09-26 10:45:44 +0300283 if (mcbsp->pdata->enable_st_clock)
284 mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000285}
286
287static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
288{
289 u16 val, i;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000290
291 val = MCBSP_ST_READ(mcbsp, SSELCR);
292
293 if (val & ST_COEFFWREN)
294 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
295
296 MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
297
298 for (i = 0; i < 128; i++)
299 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
300
301 i = 0;
302
303 val = MCBSP_ST_READ(mcbsp, SSELCR);
304 while (!(val & ST_COEFFWRDONE) && (++i < 1000))
305 val = MCBSP_ST_READ(mcbsp, SSELCR);
306
307 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
308
309 if (i == 1000)
310 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
311}
312
313static void omap_st_chgain(struct omap_mcbsp *mcbsp)
314{
315 u16 w;
316 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000317
318 w = MCBSP_ST_READ(mcbsp, SSELCR);
319
320 MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
321 ST_CH1GAIN(st_data->ch1gain));
322}
323
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200324int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000325{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200326 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000327 int ret = 0;
328
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000329 if (!st_data)
330 return -ENOENT;
331
332 spin_lock_irq(&mcbsp->lock);
333 if (channel == 0)
334 st_data->ch0gain = chgain;
335 else if (channel == 1)
336 st_data->ch1gain = chgain;
337 else
338 ret = -EINVAL;
339
340 if (st_data->enabled)
341 omap_st_chgain(mcbsp);
342 spin_unlock_irq(&mcbsp->lock);
343
344 return ret;
345}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000346
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200347int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000348{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200349 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000350 int ret = 0;
351
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000352 if (!st_data)
353 return -ENOENT;
354
355 spin_lock_irq(&mcbsp->lock);
356 if (channel == 0)
357 *chgain = st_data->ch0gain;
358 else if (channel == 1)
359 *chgain = st_data->ch1gain;
360 else
361 ret = -EINVAL;
362 spin_unlock_irq(&mcbsp->lock);
363
364 return ret;
365}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000366
367static int omap_st_start(struct omap_mcbsp *mcbsp)
368{
369 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
370
Peter Ujfalusi58db1dc2012-02-23 15:40:55 +0200371 if (st_data->enabled && !st_data->running) {
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000372 omap_st_fir_write(mcbsp, st_data->taps);
373 omap_st_chgain(mcbsp);
374
375 if (!mcbsp->free) {
376 omap_st_on(mcbsp);
377 st_data->running = 1;
378 }
379 }
380
381 return 0;
382}
383
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200384int omap_st_enable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000385{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200386 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000387
388 if (!st_data)
389 return -ENODEV;
390
391 spin_lock_irq(&mcbsp->lock);
392 st_data->enabled = 1;
393 omap_st_start(mcbsp);
394 spin_unlock_irq(&mcbsp->lock);
395
396 return 0;
397}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000398
399static int omap_st_stop(struct omap_mcbsp *mcbsp)
400{
401 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
402
Peter Ujfalusi58db1dc2012-02-23 15:40:55 +0200403 if (st_data->running) {
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000404 if (!mcbsp->free) {
405 omap_st_off(mcbsp);
406 st_data->running = 0;
407 }
408 }
409
410 return 0;
411}
412
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200413int omap_st_disable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000414{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200415 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000416 int ret = 0;
417
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000418 if (!st_data)
419 return -ENODEV;
420
421 spin_lock_irq(&mcbsp->lock);
422 omap_st_stop(mcbsp);
423 st_data->enabled = 0;
424 spin_unlock_irq(&mcbsp->lock);
425
426 return ret;
427}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000428
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200429int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000430{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200431 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000432
433 if (!st_data)
434 return -ENODEV;
435
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000436 return st_data->enabled;
437}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000438
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300439/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300440 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
441 * The threshold parameter is 1 based, and it is converted (threshold - 1)
442 * for the THRSH2 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300443 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200444void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300445{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300446 if (mcbsp->pdata->buffer_size == 0)
447 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300448
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300449 if (threshold && threshold <= mcbsp->max_tx_thres)
450 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300451}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300452
453/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300454 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
455 * The threshold parameter is 1 based, and it is converted (threshold - 1)
456 * for the THRSH1 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300457 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200458void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300459{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300460 if (mcbsp->pdata->buffer_size == 0)
461 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300462
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300463 if (threshold && threshold <= mcbsp->max_rx_thres)
464 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300465}
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300466
467/*
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200468 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
469 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200470u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200471{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200472 u16 buffstat;
473
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300474 if (mcbsp->pdata->buffer_size == 0)
475 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200476
477 /* Returns the number of free locations in the buffer */
478 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
479
480 /* Number of slots are different in McBSP ports */
Peter Ujfalusif10b8ad2010-06-03 07:39:34 +0300481 return mcbsp->pdata->buffer_size - buffstat;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200482}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200483
484/*
485 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
486 * to reach the threshold value (when the DMA will be triggered to read it)
487 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200488u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200489{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200490 u16 buffstat, threshold;
491
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300492 if (mcbsp->pdata->buffer_size == 0)
493 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200494
495 /* Returns the number of used locations in the buffer */
496 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
497 /* RX threshold */
498 threshold = MCBSP_READ(mcbsp, THRSH1);
499
500 /* Return the number of location till we reach the threshold limit */
501 if (threshold <= buffstat)
502 return 0;
503 else
504 return threshold - buffstat;
505}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200506
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200507int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100508{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800509 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100510 int err;
511
Jarkko Nikulaac6747c2011-09-26 10:45:43 +0300512 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800513 if (!reg_cache) {
514 return -ENOMEM;
515 }
516
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300517 spin_lock(&mcbsp->lock);
518 if (!mcbsp->free) {
519 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
520 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800521 err = -EBUSY;
522 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523 }
524
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800525 mcbsp->free = false;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800526 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300527 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528
Russell Kingb820ce42009-01-23 10:26:46 +0000529 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200530 mcbsp->pdata->ops->request(mcbsp->id - 1);
Russell Kingb820ce42009-01-23 10:26:46 +0000531
Jarkko Nikula5a070552008-10-08 10:01:41 +0300532 /*
533 * Make sure that transmitter, receiver and sample-rate generator are
534 * not running before activating IRQs.
535 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800536 MCBSP_WRITE(mcbsp, SPCR1, 0);
537 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300538
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200539 if (mcbsp->irq) {
540 err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
541 "McBSP", (void *)mcbsp);
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000542 if (err != 0) {
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200543 dev_err(mcbsp->dev, "Unable to request IRQ\n");
544 goto err_clk_disable;
545 }
546 } else {
547 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
548 "McBSP TX", (void *)mcbsp);
549 if (err != 0) {
550 dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
551 goto err_clk_disable;
552 }
553
554 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
555 "McBSP RX", (void *)mcbsp);
556 if (err != 0) {
557 dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000558 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100559 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560 }
561
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800563err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800564 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800565err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800566 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200567 mcbsp->pdata->ops->free(mcbsp->id - 1);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800568
Jarkko Nikula1a645882011-09-26 10:45:40 +0300569 /* Disable wakeup behavior */
570 if (mcbsp->pdata->has_wakeup)
571 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800572
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800573 spin_lock(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800574 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800575 mcbsp->reg_cache = NULL;
576err_kfree:
577 spin_unlock(&mcbsp->lock);
578 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800579
580 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100581}
582
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200583void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100584{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800585 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300586
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300587 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200588 mcbsp->pdata->ops->free(mcbsp->id - 1);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300589
Jarkko Nikula1a645882011-09-26 10:45:40 +0300590 /* Disable wakeup behavior */
591 if (mcbsp->pdata->has_wakeup)
592 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300593
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200594 /* Disable interrupt requests */
595 if (mcbsp->irq)
596 MCBSP_WRITE(mcbsp, IRQEN, 0);
597
598 if (mcbsp->irq) {
599 free_irq(mcbsp->irq, (void *)mcbsp);
600 } else {
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000601 free_irq(mcbsp->rx_irq, (void *)mcbsp);
Peter Ujfalusi35d210f2012-03-19 17:05:39 +0200602 free_irq(mcbsp->tx_irq, (void *)mcbsp);
603 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800605 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100606
Peter Ujfalusie3866152012-03-05 11:32:27 +0200607 /*
608 * Select CLKS source from internal source unconditionally before
609 * marking the McBSP port as free.
610 * If the external clock source via MCBSP_CLKS pin has been selected the
611 * system will refuse to enter idle if the CLKS pin source is not reset
612 * back to internal source.
613 */
614 if (!cpu_class_is_omap1())
615 omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
616
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800617 spin_lock(&mcbsp->lock);
618 if (mcbsp->free)
619 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
620 else
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800621 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800622 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300623 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800624
625 if (reg_cache)
626 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100627}
628
629/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300630 * Here we start the McBSP, by enabling transmitter, receiver or both.
631 * If no transmitter or receiver is active prior calling, then sample-rate
632 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100633 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200634void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100635{
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000636 int enable_srg = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100637 u16 w;
638
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300639 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000640 omap_st_start(mcbsp);
641
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000642 /* Only enable SRG, if McBSP is master */
643 w = MCBSP_READ_CACHE(mcbsp, PCR0);
644 if (w & (FSXM | FSRM | CLKXM | CLKRM))
645 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
646 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300647
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000648 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300649 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800650 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800651 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300652 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653
654 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300655 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800656 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800657 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300659 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800660 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800661 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662
Eduardo Valentin44a63112009-08-20 16:18:09 +0300663 /*
664 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
665 * REVISIT: 100us may give enough time for two CLKSRG, however
666 * due to some unknown PM related, clock gating etc. reason it
667 * is now at 500us.
668 */
669 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000671 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300672 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800673 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800674 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300675 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100676
Jarkko Nikula88408232011-09-26 10:45:41 +0300677 if (mcbsp->pdata->has_ccr) {
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300678 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800679 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300680 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800681 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800682 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300683 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800684 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300685 }
686
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687 /* Dump McBSP Regs */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200688 omap_mcbsp_dump_reg(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100689}
690
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200691void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100692{
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300693 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694 u16 w;
695
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300696 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300697 tx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300698 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800699 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300700 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800701 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300702 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800703 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800704 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100705
706 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300707 rx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300708 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800709 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700710 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800711 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300712 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800713 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800714 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100715
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800716 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
717 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300718
719 if (idle) {
720 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800721 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800722 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300723 }
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000724
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300725 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000726 omap_st_stop(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100727}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100728
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200729int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000730{
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300731 const char *src;
Paul Walmsley69d042d2011-07-01 08:52:25 +0000732
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300733 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
734 src = "clks_ext";
735 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
736 src = "clks_fclk";
737 else
738 return -EINVAL;
739
740 if (mcbsp->pdata->set_clk_src)
741 return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
742 else
743 return -EINVAL;
744}
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300745
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200746int omap_mcbsp_6pin_src_mux(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000747{
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200748 const char *signal, *src;
Peter Ujfalusi5788c622012-03-08 13:34:16 +0200749
Peter Ujfalusid0db84e2012-08-07 15:37:47 +0300750 if (!mcbsp->pdata->mux_signal)
Peter Ujfalusi5788c622012-03-08 13:34:16 +0200751 return -EINVAL;
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300752
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200753 switch (mux) {
754 case CLKR_SRC_CLKR:
755 signal = "clkr";
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300756 src = "clkr";
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200757 break;
758 case CLKR_SRC_CLKX:
759 signal = "clkr";
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300760 src = "clkx";
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200761 break;
762 case FSR_SRC_FSR:
763 signal = "fsr";
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300764 src = "fsr";
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200765 break;
766 case FSR_SRC_FSX:
767 signal = "fsr";
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300768 src = "fsx";
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200769 break;
770 default:
771 return -EINVAL;
772 }
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300773
Peter Ujfalusi5788c622012-03-08 13:34:16 +0200774 return mcbsp->pdata->mux_signal(mcbsp->dev, signal, src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000775}
Paul Walmsley69d042d2011-07-01 08:52:25 +0000776
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300777#define max_thres(m) (mcbsp->pdata->buffer_size)
778#define valid_threshold(m, val) ((val) <= max_thres(m))
779#define THRESHOLD_PROP_BUILDER(prop) \
780static ssize_t prop##_show(struct device *dev, \
781 struct device_attribute *attr, char *buf) \
782{ \
783 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
784 \
785 return sprintf(buf, "%u\n", mcbsp->prop); \
786} \
787 \
788static ssize_t prop##_store(struct device *dev, \
789 struct device_attribute *attr, \
790 const char *buf, size_t size) \
791{ \
792 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
793 unsigned long val; \
794 int status; \
795 \
796 status = strict_strtoul(buf, 0, &val); \
797 if (status) \
798 return status; \
799 \
800 if (!valid_threshold(mcbsp, val)) \
801 return -EDOM; \
802 \
803 mcbsp->prop = val; \
804 return size; \
805} \
806 \
807static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
808
809THRESHOLD_PROP_BUILDER(max_tx_thres);
810THRESHOLD_PROP_BUILDER(max_rx_thres);
811
Jarkko Nikula9b300502009-08-24 17:45:50 +0300812static const char *dma_op_modes[] = {
Peter Ujfalusi09fa37a2012-03-15 12:29:49 +0200813 "element", "threshold",
Jarkko Nikula9b300502009-08-24 17:45:50 +0300814};
815
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300816static ssize_t dma_op_mode_show(struct device *dev,
817 struct device_attribute *attr, char *buf)
818{
819 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300820 int dma_op_mode, i = 0;
821 ssize_t len = 0;
822 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300823
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300824 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300825
Jarkko Nikula9b300502009-08-24 17:45:50 +0300826 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
827 if (dma_op_mode == i)
828 len += sprintf(buf + len, "[%s] ", *s);
829 else
830 len += sprintf(buf + len, "%s ", *s);
831 }
832 len += sprintf(buf + len, "\n");
833
834 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300835}
836
837static ssize_t dma_op_mode_store(struct device *dev,
838 struct device_attribute *attr,
839 const char *buf, size_t size)
840{
841 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300842 const char * const *s;
843 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300844
Jarkko Nikula9b300502009-08-24 17:45:50 +0300845 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
846 if (sysfs_streq(buf, *s))
847 break;
848
849 if (i == ARRAY_SIZE(dma_op_modes))
850 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300851
852 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300853 if (!mcbsp->free) {
854 size = -EBUSY;
855 goto unlock;
856 }
Jarkko Nikula9b300502009-08-24 17:45:50 +0300857 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300858
859unlock:
860 spin_unlock_irq(&mcbsp->lock);
861
862 return size;
863}
864
865static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
866
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300867static const struct attribute *additional_attrs[] = {
868 &dev_attr_max_tx_thres.attr,
869 &dev_attr_max_rx_thres.attr,
870 &dev_attr_dma_op_mode.attr,
871 NULL,
872};
873
874static const struct attribute_group additional_attr_group = {
875 .attrs = (struct attribute **)additional_attrs,
876};
877
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000878static ssize_t st_taps_show(struct device *dev,
879 struct device_attribute *attr, char *buf)
880{
881 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
882 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
883 ssize_t status = 0;
884 int i;
885
886 spin_lock_irq(&mcbsp->lock);
887 for (i = 0; i < st_data->nr_taps; i++)
888 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
889 st_data->taps[i]);
890 if (i)
891 status += sprintf(&buf[status], "\n");
892 spin_unlock_irq(&mcbsp->lock);
893
894 return status;
895}
896
897static ssize_t st_taps_store(struct device *dev,
898 struct device_attribute *attr,
899 const char *buf, size_t size)
900{
901 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
902 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
903 int val, tmp, status, i = 0;
904
905 spin_lock_irq(&mcbsp->lock);
906 memset(st_data->taps, 0, sizeof(st_data->taps));
907 st_data->nr_taps = 0;
908
909 do {
910 status = sscanf(buf, "%d%n", &val, &tmp);
911 if (status < 0 || status == 0) {
912 size = -EINVAL;
913 goto out;
914 }
915 if (val < -32768 || val > 32767) {
916 size = -EINVAL;
917 goto out;
918 }
919 st_data->taps[i++] = val;
920 buf += tmp;
921 if (*buf != ',')
922 break;
923 buf++;
924 } while (1);
925
926 st_data->nr_taps = i;
927
928out:
929 spin_unlock_irq(&mcbsp->lock);
930
931 return size;
932}
933
934static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
935
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000936static const struct attribute *sidetone_attrs[] = {
937 &dev_attr_st_taps.attr,
938 NULL,
939};
940
941static const struct attribute_group sidetone_attr_group = {
942 .attrs = (struct attribute **)sidetone_attrs,
943};
944
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300945static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
946 struct resource *res)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000947{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000948 struct omap_mcbsp_st_data *st_data;
949 int err;
950
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200951 st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
952 if (!st_data)
953 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000954
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200955 st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
956 resource_size(res));
957 if (!st_data->io_base_st)
958 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000959
960 err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
961 if (err)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200962 return err;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000963
964 mcbsp->st_data = st_data;
965 return 0;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000966}
967
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100968/*
969 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
970 * 730 has only 2 McBSP, and both of them are MPU peripherals.
971 */
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200972int __devinit omap_mcbsp_init(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100973{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200974 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800975 struct resource *res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300976 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100977
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300978 spin_lock_init(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800979 mcbsp->free = true;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300980
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800981 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
982 if (!res) {
983 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
984 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200985 dev_err(mcbsp->dev, "invalid memory resource\n");
986 return -ENOMEM;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800987 }
988 }
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200989 if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
990 dev_name(&pdev->dev))) {
991 dev_err(mcbsp->dev, "memory region already claimed\n");
992 return -ENODEV;
993 }
994
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800995 mcbsp->phys_base = res->start;
Jarkko Nikulaac6747c2011-09-26 10:45:43 +0300996 mcbsp->reg_cache_size = resource_size(res);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200997 mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
998 resource_size(res));
999 if (!mcbsp->io_base)
1000 return -ENOMEM;
Russell Kingd592dd12008-09-04 14:25:42 +01001001
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001002 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
1003 if (!res)
1004 mcbsp->phys_dma_base = mcbsp->phys_base;
1005 else
1006 mcbsp->phys_dma_base = res->start;
1007
Peter Ujfalusi35d210f2012-03-19 17:05:39 +02001008 /*
1009 * OMAP1, 2 uses two interrupt lines: TX, RX
1010 * OMAP2430, OMAP3 SoC have combined IRQ line as well.
1011 * OMAP4 and newer SoC only have the combined IRQ line.
1012 * Use the combined IRQ if available since it gives better debugging
1013 * possibilities.
1014 */
1015 mcbsp->irq = platform_get_irq_byname(pdev, "common");
1016 if (mcbsp->irq == -ENXIO) {
1017 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001018
Peter Ujfalusi35d210f2012-03-19 17:05:39 +02001019 if (mcbsp->tx_irq == -ENXIO) {
1020 mcbsp->irq = platform_get_irq(pdev, 0);
1021 mcbsp->tx_irq = 0;
1022 } else {
1023 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
1024 mcbsp->irq = 0;
1025 }
Peter Ujfalusi73c95222012-03-07 11:15:37 +02001026 }
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301027
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001028 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1029 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001030 dev_err(&pdev->dev, "invalid rx DMA channel\n");
1031 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001032 }
Peter Ujfalusib8fb4902012-02-14 15:41:29 +02001033 /* RX DMA request number, and port address configuration */
1034 mcbsp->dma_data[1].name = "Audio Capture";
1035 mcbsp->dma_data[1].dma_req = res->start;
1036 mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001037
1038 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1039 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001040 dev_err(&pdev->dev, "invalid tx DMA channel\n");
1041 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001042 }
Peter Ujfalusib8fb4902012-02-14 15:41:29 +02001043 /* TX DMA request number, and port address configuration */
1044 mcbsp->dma_data[0].name = "Audio Playback";
1045 mcbsp->dma_data[0].dma_req = res->start;
1046 mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001047
Russell Kingb820ce42009-01-23 10:26:46 +00001048 mcbsp->fclk = clk_get(&pdev->dev, "fck");
1049 if (IS_ERR(mcbsp->fclk)) {
1050 ret = PTR_ERR(mcbsp->fclk);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001051 dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
1052 return ret;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001053 }
1054
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001055 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1056 if (mcbsp->pdata->buffer_size) {
1057 /*
1058 * Initially configure the maximum thresholds to a safe value.
1059 * The McBSP FIFO usage with these values should not go under
1060 * 16 locations.
1061 * If the whole FIFO without safety buffer is used, than there
1062 * is a possibility that the DMA will be not able to push the
1063 * new data on time, causing channel shifts in runtime.
1064 */
1065 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
1066 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
1067
1068 ret = sysfs_create_group(&mcbsp->dev->kobj,
1069 &additional_attr_group);
1070 if (ret) {
1071 dev_err(mcbsp->dev,
1072 "Unable to create additional controls\n");
1073 goto err_thres;
1074 }
1075 } else {
1076 mcbsp->max_tx_thres = -EINVAL;
1077 mcbsp->max_rx_thres = -EINVAL;
1078 }
1079
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001080 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
1081 if (res) {
1082 ret = omap_st_add(mcbsp, res);
1083 if (ret) {
1084 dev_err(mcbsp->dev,
1085 "Unable to create sidetone controls\n");
1086 goto err_st;
1087 }
1088 }
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001089
Russell Kingd592dd12008-09-04 14:25:42 +01001090 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001091
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001092err_st:
1093 if (mcbsp->pdata->buffer_size)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001094 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001095err_thres:
1096 clk_put(mcbsp->fclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001097 return ret;
1098}
1099
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001100void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001101{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001102 if (mcbsp->pdata->buffer_size)
1103 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001104
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001105 if (mcbsp->st_data)
1106 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001107}