| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 1 | menu "Memory management options" | 
 | 2 |  | 
| Paul Mundt | 5f8c990 | 2007-05-08 11:55:21 +0900 | [diff] [blame] | 3 | config QUICKLIST | 
 | 4 | 	def_bool y | 
 | 5 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 6 | config MMU | 
 | 7 |         bool "Support for memory management hardware" | 
 | 8 | 	depends on !CPU_SH2 | 
 | 9 | 	default y | 
 | 10 | 	help | 
 | 11 | 	  Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to | 
 | 12 | 	  boot on these systems, this option must not be set. | 
 | 13 |  | 
 | 14 | 	  On other systems (such as the SH-3 and 4) where an MMU exists, | 
 | 15 | 	  turning this off will boot the kernel on these machines with the | 
 | 16 | 	  MMU implicitly switched off. | 
 | 17 |  | 
| Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 18 | config PAGE_OFFSET | 
 | 19 | 	hex | 
| Paul Mundt | 36763b2 | 2007-11-21 15:34:33 +0900 | [diff] [blame] | 20 | 	default "0x80000000" if MMU && SUPERH32 | 
 | 21 | 	default "0x20000000" if MMU && SUPERH64 | 
| Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 22 | 	default "0x00000000" | 
 | 23 |  | 
| Paul Mundt | ad3256e | 2009-05-14 17:40:08 +0900 | [diff] [blame] | 24 | config FORCE_MAX_ZONEORDER | 
 | 25 | 	int "Maximum zone order" | 
 | 26 | 	range 9 64 if PAGE_SIZE_16KB | 
 | 27 | 	default "9" if PAGE_SIZE_16KB | 
 | 28 | 	range 7 64 if PAGE_SIZE_64KB | 
 | 29 | 	default "7" if PAGE_SIZE_64KB | 
 | 30 | 	range 11 64 | 
 | 31 | 	default "14" if !MMU | 
 | 32 | 	default "11" | 
 | 33 | 	help | 
 | 34 | 	  The kernel memory allocator divides physically contiguous memory | 
 | 35 | 	  blocks into "zones", where each zone is a power of two number of | 
 | 36 | 	  pages.  This option selects the largest power of two that the kernel | 
 | 37 | 	  keeps in the memory allocator.  If you need to allocate very large | 
 | 38 | 	  blocks of physically contiguous memory, then you may need to | 
 | 39 | 	  increase this value. | 
 | 40 |  | 
 | 41 | 	  This config option is actually maximum order plus one. For example, | 
 | 42 | 	  a value of 11 means that the largest free memory block is 2^10 pages. | 
 | 43 |  | 
 | 44 | 	  The page size is not necessarily 4KB. Keep this in mind when | 
 | 45 | 	  choosing a value for this option. | 
 | 46 |  | 
| Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 47 | config MEMORY_START | 
 | 48 | 	hex "Physical memory start address" | 
 | 49 | 	default "0x08000000" | 
 | 50 | 	---help--- | 
 | 51 | 	  Computers built with Hitachi SuperH processors always | 
 | 52 | 	  map the ROM starting at address zero.  But the processor | 
 | 53 | 	  does not specify the range that RAM takes. | 
 | 54 |  | 
 | 55 | 	  The physical memory (RAM) start address will be automatically | 
 | 56 | 	  set to 08000000. Other platforms, such as the Solution Engine | 
 | 57 | 	  boards typically map RAM at 0C000000. | 
 | 58 |  | 
 | 59 | 	  Tweak this only when porting to a new machine which does not | 
 | 60 | 	  already have a defconfig. Changing it from the known correct | 
 | 61 | 	  value on any of the known systems will only lead to disaster. | 
 | 62 |  | 
 | 63 | config MEMORY_SIZE | 
 | 64 | 	hex "Physical memory size" | 
| Paul Mundt | 711fe43 | 2007-11-21 15:46:07 +0900 | [diff] [blame] | 65 | 	default "0x04000000" | 
| Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 66 | 	help | 
 | 67 | 	  This sets the default memory size assumed by your SH kernel. It can | 
 | 68 | 	  be overridden as normal by the 'mem=' argument on the kernel command | 
 | 69 | 	  line. If unsure, consult your board specifications or just leave it | 
| Paul Mundt | 711fe43 | 2007-11-21 15:46:07 +0900 | [diff] [blame] | 70 | 	  as 0x04000000 which was the default value before this became | 
| Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 71 | 	  configurable. | 
 | 72 |  | 
| Paul Mundt | 36bcd39 | 2007-11-10 19:16:55 +0900 | [diff] [blame] | 73 | # Physical addressing modes | 
 | 74 |  | 
 | 75 | config 29BIT | 
 | 76 | 	def_bool !32BIT | 
 | 77 | 	depends on SUPERH32 | 
| Paul Mundt | b0f3ae0 | 2010-02-12 15:40:00 +0900 | [diff] [blame] | 78 | 	select UNCACHED_MAPPING | 
| Paul Mundt | 36bcd39 | 2007-11-10 19:16:55 +0900 | [diff] [blame] | 79 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 80 | config 32BIT | 
| Paul Mundt | 36bcd39 | 2007-11-10 19:16:55 +0900 | [diff] [blame] | 81 | 	bool | 
 | 82 | 	default y if CPU_SH5 | 
 | 83 |  | 
| Paul Mundt | a0ab366 | 2010-01-13 18:31:48 +0900 | [diff] [blame] | 84 | config PMB | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 85 | 	bool "Support 32-bit physical addressing through PMB" | 
| Paul Mundt | b4e2a2a | 2010-01-04 11:13:54 +0900 | [diff] [blame] | 86 | 	depends on MMU && EXPERIMENTAL && CPU_SH4A && !CPU_SH4AL_DSP | 
| Paul Mundt | a0ab366 | 2010-01-13 18:31:48 +0900 | [diff] [blame] | 87 | 	select 32BIT | 
| Paul Mundt | b0f3ae0 | 2010-02-12 15:40:00 +0900 | [diff] [blame] | 88 | 	select UNCACHED_MAPPING | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 89 | 	help | 
 | 90 | 	  If you say Y here, physical addressing will be extended to | 
 | 91 | 	  32-bits through the SH-4A PMB. If this is not set, legacy | 
 | 92 | 	  29-bit physical addressing will be used. | 
 | 93 |  | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 94 | config X2TLB | 
| Paul Mundt | 782bb5a | 2010-01-13 19:11:14 +0900 | [diff] [blame] | 95 | 	def_bool y | 
 | 96 | 	depends on (CPU_SHX2 || CPU_SHX3) && MMU | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 97 |  | 
| Paul Mundt | 19f9a34 | 2006-09-27 18:33:49 +0900 | [diff] [blame] | 98 | config VSYSCALL | 
 | 99 | 	bool "Support vsyscall page" | 
| Paul Mundt | a09063d | 2007-11-08 18:54:16 +0900 | [diff] [blame] | 100 | 	depends on MMU && (CPU_SH3 || CPU_SH4) | 
| Paul Mundt | 19f9a34 | 2006-09-27 18:33:49 +0900 | [diff] [blame] | 101 | 	default y | 
 | 102 | 	help | 
 | 103 | 	  This will enable support for the kernel mapping a vDSO page | 
 | 104 | 	  in process space, and subsequently handing down the entry point | 
 | 105 | 	  to the libc through the ELF auxiliary vector. | 
 | 106 |  | 
 | 107 | 	  From the kernel side this is used for the signal trampoline. | 
 | 108 | 	  For systems with an MMU that can afford to give up a page, | 
 | 109 | 	  (the default value) say Y. | 
 | 110 |  | 
| Paul Mundt | b241cb0 | 2007-06-06 17:52:19 +0900 | [diff] [blame] | 111 | config NUMA | 
 | 112 | 	bool "Non Uniform Memory Access (NUMA) Support" | 
| Paul Mundt | 357d594 | 2007-06-11 15:32:07 +0900 | [diff] [blame] | 113 | 	depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL | 
| Paul Mundt | b241cb0 | 2007-06-06 17:52:19 +0900 | [diff] [blame] | 114 | 	default n | 
 | 115 | 	help | 
 | 116 | 	  Some SH systems have many various memories scattered around | 
 | 117 | 	  the address space, each with varying latencies. This enables | 
 | 118 | 	  support for these blocks by binding them to nodes and allowing | 
 | 119 | 	  memory policies to be used for prioritizing and controlling | 
 | 120 | 	  allocation behaviour. | 
 | 121 |  | 
| Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 122 | config NODES_SHIFT | 
 | 123 | 	int | 
| Paul Mundt | 9904494 | 2007-08-08 16:45:07 +0900 | [diff] [blame] | 124 | 	default "3" if CPU_SUBTYPE_SHX3 | 
| Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 125 | 	default "1" | 
 | 126 | 	depends on NEED_MULTIPLE_NODES | 
 | 127 |  | 
 | 128 | config ARCH_FLATMEM_ENABLE | 
 | 129 | 	def_bool y | 
| Paul Mundt | 357d594 | 2007-06-11 15:32:07 +0900 | [diff] [blame] | 130 | 	depends on !NUMA | 
| Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 131 |  | 
| Paul Mundt | dfbb904 | 2007-05-23 17:48:36 +0900 | [diff] [blame] | 132 | config ARCH_SPARSEMEM_ENABLE | 
 | 133 | 	def_bool y | 
 | 134 | 	select SPARSEMEM_STATIC | 
 | 135 |  | 
 | 136 | config ARCH_SPARSEMEM_DEFAULT | 
 | 137 | 	def_bool y | 
 | 138 |  | 
| Paul Mundt | 1ce7ddd | 2007-05-09 13:20:52 +0900 | [diff] [blame] | 139 | config MAX_ACTIVE_REGIONS | 
 | 140 | 	int | 
| Paul Mundt | 7da3b8e | 2007-08-01 17:52:47 +0900 | [diff] [blame] | 141 | 	default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM) | 
| Paul Mundt | dc47e9d | 2007-09-27 16:48:00 +0900 | [diff] [blame] | 142 | 	default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \ | 
 | 143 | 		       CPU_SUBTYPE_SH7785) | 
| Paul Mundt | 1ce7ddd | 2007-05-09 13:20:52 +0900 | [diff] [blame] | 144 | 	default "1" | 
 | 145 |  | 
| Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 146 | config ARCH_POPULATES_NODE_MAP | 
 | 147 | 	def_bool y | 
 | 148 |  | 
| Paul Mundt | dfbb904 | 2007-05-23 17:48:36 +0900 | [diff] [blame] | 149 | config ARCH_SELECT_MEMORY_MODEL | 
 | 150 | 	def_bool y | 
 | 151 |  | 
| Paul Mundt | 33d63bd | 2007-06-07 11:32:52 +0900 | [diff] [blame] | 152 | config ARCH_ENABLE_MEMORY_HOTPLUG | 
 | 153 | 	def_bool y | 
| Paul Mundt | b85641b | 2008-09-17 23:13:27 +0900 | [diff] [blame] | 154 | 	depends on SPARSEMEM && MMU | 
| Paul Mundt | 33d63bd | 2007-06-07 11:32:52 +0900 | [diff] [blame] | 155 |  | 
| Paul Mundt | 3159e7d | 2008-09-05 15:39:12 +0900 | [diff] [blame] | 156 | config ARCH_ENABLE_MEMORY_HOTREMOVE | 
 | 157 | 	def_bool y | 
| Paul Mundt | b85641b | 2008-09-17 23:13:27 +0900 | [diff] [blame] | 158 | 	depends on SPARSEMEM && MMU | 
| Paul Mundt | 3159e7d | 2008-09-05 15:39:12 +0900 | [diff] [blame] | 159 |  | 
| Paul Mundt | 33d63bd | 2007-06-07 11:32:52 +0900 | [diff] [blame] | 160 | config ARCH_MEMORY_PROBE | 
 | 161 | 	def_bool y | 
 | 162 | 	depends on MEMORY_HOTPLUG | 
 | 163 |  | 
| Matt Fleming | 4d35b93 | 2009-11-05 07:54:17 +0000 | [diff] [blame] | 164 | config IOREMAP_FIXED | 
 | 165 |        def_bool y | 
 | 166 |        depends on X2TLB || SUPERH64 | 
 | 167 |  | 
| Paul Mundt | b0f3ae0 | 2010-02-12 15:40:00 +0900 | [diff] [blame] | 168 | config UNCACHED_MAPPING | 
 | 169 | 	bool | 
 | 170 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 171 | choice | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 172 | 	prompt "Kernel page size" | 
 | 173 | 	default PAGE_SIZE_4KB | 
 | 174 |  | 
 | 175 | config PAGE_SIZE_4KB | 
 | 176 | 	bool "4kB" | 
 | 177 | 	help | 
 | 178 | 	  This is the default page size used by all SuperH CPUs. | 
 | 179 |  | 
 | 180 | config PAGE_SIZE_8KB | 
 | 181 | 	bool "8kB" | 
| Matt Fleming | 3f5ab76 | 2009-12-24 20:38:45 +0000 | [diff] [blame] | 182 | 	depends on !MMU || X2TLB | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 183 | 	help | 
 | 184 | 	  This enables 8kB pages as supported by SH-X2 and later MMUs. | 
 | 185 |  | 
| Paul Mundt | 66dfe18 | 2008-06-03 18:54:02 +0900 | [diff] [blame] | 186 | config PAGE_SIZE_16KB | 
 | 187 | 	bool "16kB" | 
 | 188 | 	depends on !MMU | 
 | 189 | 	help | 
 | 190 | 	  This enables 16kB pages on MMU-less SH systems. | 
 | 191 |  | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 192 | config PAGE_SIZE_64KB | 
 | 193 | 	bool "64kB" | 
| Matt Fleming | 3f5ab76 | 2009-12-24 20:38:45 +0000 | [diff] [blame] | 194 | 	depends on !MMU || CPU_SH4 || CPU_SH5 | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 195 | 	help | 
 | 196 | 	  This enables support for 64kB pages, possible on all SH-4 | 
| Paul Mundt | 4d2cab7 | 2007-09-27 10:47:00 +0900 | [diff] [blame] | 197 | 	  CPUs and later. | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 198 |  | 
 | 199 | endchoice | 
 | 200 |  | 
 | 201 | choice | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 202 | 	prompt "HugeTLB page size" | 
| Paul Mundt | ffb4a73 | 2009-10-27 07:22:37 +0900 | [diff] [blame] | 203 | 	depends on HUGETLB_PAGE | 
| Paul Mundt | 68b7c24 | 2008-08-06 15:10:49 +0900 | [diff] [blame] | 204 | 	default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 205 | 	default HUGETLB_PAGE_SIZE_64K | 
 | 206 |  | 
 | 207 | config HUGETLB_PAGE_SIZE_64K | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 208 | 	bool "64kB" | 
| Paul Mundt | 68b7c24 | 2008-08-06 15:10:49 +0900 | [diff] [blame] | 209 | 	depends on !PAGE_SIZE_64KB | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 210 |  | 
 | 211 | config HUGETLB_PAGE_SIZE_256K | 
 | 212 | 	bool "256kB" | 
 | 213 | 	depends on X2TLB | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 214 |  | 
 | 215 | config HUGETLB_PAGE_SIZE_1MB | 
 | 216 | 	bool "1MB" | 
 | 217 |  | 
| Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 218 | config HUGETLB_PAGE_SIZE_4MB | 
 | 219 | 	bool "4MB" | 
 | 220 | 	depends on X2TLB | 
 | 221 |  | 
 | 222 | config HUGETLB_PAGE_SIZE_64MB | 
 | 223 | 	bool "64MB" | 
 | 224 | 	depends on X2TLB | 
 | 225 |  | 
| Paul Mundt | a09063d | 2007-11-08 18:54:16 +0900 | [diff] [blame] | 226 | config HUGETLB_PAGE_SIZE_512MB | 
 | 227 | 	bool "512MB" | 
 | 228 | 	depends on CPU_SH5 | 
 | 229 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 230 | endchoice | 
 | 231 |  | 
 | 232 | source "mm/Kconfig" | 
 | 233 |  | 
| Paul Mundt | 896f0c0 | 2009-10-16 18:00:02 +0900 | [diff] [blame] | 234 | config SCHED_MC | 
 | 235 | 	bool "Multi-core scheduler support" | 
 | 236 | 	depends on SMP | 
 | 237 | 	default y | 
 | 238 | 	help | 
 | 239 | 	  Multi-core scheduler support improves the CPU scheduler's decision | 
 | 240 | 	  making when dealing with multi-core CPU chips at a cost of slightly | 
 | 241 | 	  increased overhead in some places. If unsure say N here. | 
 | 242 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 243 | endmenu | 
 | 244 |  | 
 | 245 | menu "Cache configuration" | 
 | 246 |  | 
 | 247 | config SH7705_CACHE_32KB | 
 | 248 | 	bool "Enable 32KB cache size for SH7705" | 
 | 249 | 	depends on CPU_SUBTYPE_SH7705 | 
 | 250 | 	default y | 
 | 251 |  | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 252 | choice | 
 | 253 | 	prompt "Cache mode" | 
| Paul Mundt | a09063d | 2007-11-08 18:54:16 +0900 | [diff] [blame] | 254 | 	default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5 | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 255 | 	default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A) | 
 | 256 |  | 
 | 257 | config CACHE_WRITEBACK | 
 | 258 | 	bool "Write-back" | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 259 |  | 
 | 260 | config CACHE_WRITETHROUGH | 
 | 261 | 	bool "Write-through" | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 262 | 	help | 
 | 263 | 	  Selecting this option will configure the caches in write-through | 
 | 264 | 	  mode, as opposed to the default write-back configuration. | 
 | 265 |  | 
 | 266 | 	  Since there's sill some aliasing issues on SH-4, this option will | 
 | 267 | 	  unfortunately still require the majority of flushing functions to | 
 | 268 | 	  be implemented to deal with aliasing. | 
 | 269 |  | 
 | 270 | 	  If unsure, say N. | 
 | 271 |  | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 272 | config CACHE_OFF | 
 | 273 | 	bool "Off" | 
 | 274 |  | 
 | 275 | endchoice | 
 | 276 |  | 
| Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 277 | endmenu |