blob: 6cc4af1b59ff0e48d4762e2ff137ca2715277a48 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityea9ef042010-07-29 15:11:34 +030098#define X2(x) x, x
99#define X3(x) X2(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300100#define X4(x) X2(x), X2(x)
Avi Kivityea9ef042010-07-29 15:11:34 +0300101#define X5(x) X4(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300108 NoGrp, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200109};
110
Avi Kivityd65b1de2010-07-29 15:11:35 +0300111struct opcode {
112 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300113 union {
114 struct opcode *group;
115 struct group_dual *gdual;
116 } u;
117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivityfd853312010-07-29 15:11:36 +0300124#define D(_y) { .flags = (_y) }
125#define N D(0)
Avi Kivity120df892010-07-29 15:11:39 +0300126#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
127#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
Avi Kivityfd853312010-07-29 15:11:36 +0300128
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300129static struct opcode group1[] = {
130 X7(D(Lock)), N
131};
132
Avi Kivity42a1c522010-07-29 15:11:37 +0300133static struct opcode group_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300134 [Group1A*8] =
135 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
136 [Group3*8] =
137 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
138 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
139 X4(D(Undefined)),
140 [Group4*8] =
141 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
142 N, N, N, N, N, N,
143 [Group5*8] =
144 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
145 D(SrcMem | ModRM | Stack), N,
146 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
147 D(SrcMem | ModRM | Stack), N,
148 [Group7*8] =
149 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
150 D(SrcNone | ModRM | DstMem | Mov), N,
151 D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
152 [Group8*8] =
153 N, N, N, N,
154 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
155 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
156 [Group9*8] =
157 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
158};
159
160static struct opcode group2_table[] = {
161 [Group7*8] =
162 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
163 D(SrcNone | ModRM | DstMem | Mov), N,
164 D(SrcMem16 | ModRM | Mov | Priv), N,
165 [Group9*8] =
166 N, N, N, N, N, N, N, N,
167};
168
Avi Kivityd65b1de2010-07-29 15:11:35 +0300169static struct opcode opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 /* 0x00 - 0x07 */
Avi Kivityfd853312010-07-29 15:11:36 +0300171 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
172 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
173 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
174 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800175 /* 0x08 - 0x0F */
Avi Kivityfd853312010-07-29 15:11:36 +0300176 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
177 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
178 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
179 D(ImplicitOps | Stack | No64), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800180 /* 0x10 - 0x17 */
Avi Kivityfd853312010-07-29 15:11:36 +0300181 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
182 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
183 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
184 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0x18 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300186 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
187 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
188 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
189 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190 /* 0x20 - 0x27 */
Avi Kivityfd853312010-07-29 15:11:36 +0300191 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
192 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
193 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800194 /* 0x28 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300195 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
196 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
197 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800198 /* 0x30 - 0x37 */
Avi Kivityfd853312010-07-29 15:11:36 +0300199 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
200 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
201 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800202 /* 0x38 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300203 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
204 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
205 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
206 N, N,
Avi Kivity749358a2010-07-26 14:37:40 +0300207 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300208 X16(D(DstReg)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300209 /* 0x50 - 0x57 */
Avi Kivityfd853312010-07-29 15:11:36 +0300210 X8(D(SrcReg | Stack)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300211 /* 0x58 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300212 X8(D(DstReg | Stack)),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700213 /* 0x60 - 0x67 */
Avi Kivityfd853312010-07-29 15:11:36 +0300214 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
215 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
216 N, N, N, N,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700217 /* 0x68 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300218 D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
219 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
220 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300221 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300222 X16(D(SrcImmByte)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800223 /* 0x80 - 0x87 */
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300224 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
225 G(DstMem | SrcImm | ModRM | Group, group1),
226 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
227 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivityfd853312010-07-29 15:11:36 +0300228 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
229 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 /* 0x88 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300231 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
232 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
233 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
234 D(ImplicitOps | SrcMem16 | ModRM), D(Group | Group1A),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300235 /* 0x90 - 0x97 */
Avi Kivityfd853312010-07-29 15:11:36 +0300236 D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300237 /* 0x98 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300238 N, N, D(SrcImmFAddr | No64), N,
239 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800240 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300241 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
242 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
243 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
244 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800245 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300246 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
247 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
248 D(ByteOp | DstDI | String), D(DstDI | String),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300249 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300250 X8(D(ByteOp | DstReg | SrcImm | Mov)),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300251 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300252 X8(D(DstReg | SrcImm | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800253 /* 0xC0 - 0xC7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300254 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
255 N, D(ImplicitOps | Stack), N, N,
256 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800257 /* 0xC8 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300258 N, N, N, D(ImplicitOps | Stack),
259 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800260 /* 0xD0 - 0xD7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300261 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
262 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
263 N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800264 /* 0xD8 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300265 N, N, N, N, N, N, N, N,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300266 /* 0xE0 - 0xE7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300267 N, N, N, N,
268 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
269 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
Nitin A Kamble098c9372007-08-19 11:00:36 +0300270 /* 0xE8 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300271 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
272 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
273 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
274 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800275 /* 0xF0 - 0xF7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300276 N, N, N, N,
277 D(ImplicitOps | Priv), D(ImplicitOps), D(ByteOp | Group | Group3), D(Group | Group3),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800278 /* 0xF8 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300279 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
280 D(ImplicitOps), D(ImplicitOps), D(Group | Group4), D(Group | Group5),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800281};
282
Avi Kivityd65b1de2010-07-29 15:11:35 +0300283static struct opcode twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800284 /* 0x00 - 0x0F */
Avi Kivityfd853312010-07-29 15:11:36 +0300285 N, D(Group | GroupDual | Group7), N, N,
286 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
287 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
288 N, D(ImplicitOps | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800289 /* 0x10 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300290 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800291 /* 0x20 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300292 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
293 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
294 N, N, N, N,
295 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800296 /* 0x30 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300297 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
298 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
299 N, N, N, N, N, N, N, N,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300300 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300301 X16(D(DstReg | SrcMem | ModRM | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800302 /* 0x50 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300303 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800304 /* 0x60 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300305 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800306 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300307 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800308 /* 0x80 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300309 X16(D(SrcImm)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800310 /* 0x90 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300311 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800312 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300313 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
314 N, D(DstMem | SrcReg | ModRM | BitOp),
315 D(DstMem | SrcReg | Src2ImmByte | ModRM),
316 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800317 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300318 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
319 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
320 D(DstMem | SrcReg | Src2ImmByte | ModRM),
321 D(DstMem | SrcReg | Src2CL | ModRM),
322 D(ModRM), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800323 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300324 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
325 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
326 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
327 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800328 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300329 N, N,
330 D(Group | Group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
331 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
332 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800333 /* 0xC0 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300334 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
335 N, N, N, D(Group | GroupDual | Group9),
336 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800337 /* 0xD0 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300338 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800339 /* 0xE0 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300340 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800341 /* 0xF0 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300342 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
Avi Kivity6aa8b732006-12-10 02:21:36 -0800343};
344
Avi Kivityfd853312010-07-29 15:11:36 +0300345#undef D
346#undef N
Avi Kivity120df892010-07-29 15:11:39 +0300347#undef G
348#undef GD
Avi Kivityfd853312010-07-29 15:11:36 +0300349
Avi Kivity6aa8b732006-12-10 02:21:36 -0800350/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200351#define EFLG_ID (1<<21)
352#define EFLG_VIP (1<<20)
353#define EFLG_VIF (1<<19)
354#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200355#define EFLG_VM (1<<17)
356#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200357#define EFLG_IOPL (3<<12)
358#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800359#define EFLG_OF (1<<11)
360#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200361#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200362#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800363#define EFLG_SF (1<<7)
364#define EFLG_ZF (1<<6)
365#define EFLG_AF (1<<4)
366#define EFLG_PF (1<<2)
367#define EFLG_CF (1<<0)
368
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300369#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
370#define EFLG_RESERVED_ONE_MASK 2
371
Avi Kivity6aa8b732006-12-10 02:21:36 -0800372/*
373 * Instruction emulation:
374 * Most instructions are emulated directly via a fragment of inline assembly
375 * code. This allows us to save/restore EFLAGS and thus very easily pick up
376 * any modified flags.
377 */
378
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800379#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800380#define _LO32 "k" /* force 32-bit operand */
381#define _STK "%%rsp" /* stack pointer */
382#elif defined(__i386__)
383#define _LO32 "" /* force 32-bit operand */
384#define _STK "%%esp" /* stack pointer */
385#endif
386
387/*
388 * These EFLAGS bits are restored from saved value during emulation, and
389 * any changes are written back to the saved value after emulation.
390 */
391#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
392
393/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200394#define _PRE_EFLAGS(_sav, _msk, _tmp) \
395 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
396 "movl %"_sav",%"_LO32 _tmp"; " \
397 "push %"_tmp"; " \
398 "push %"_tmp"; " \
399 "movl %"_msk",%"_LO32 _tmp"; " \
400 "andl %"_LO32 _tmp",("_STK"); " \
401 "pushf; " \
402 "notl %"_LO32 _tmp"; " \
403 "andl %"_LO32 _tmp",("_STK"); " \
404 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
405 "pop %"_tmp"; " \
406 "orl %"_LO32 _tmp",("_STK"); " \
407 "popf; " \
408 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409
410/* After executing instruction: write-back necessary bits in EFLAGS. */
411#define _POST_EFLAGS(_sav, _msk, _tmp) \
412 /* _sav |= EFLAGS & _msk; */ \
413 "pushf; " \
414 "pop %"_tmp"; " \
415 "andl %"_msk",%"_LO32 _tmp"; " \
416 "orl %"_LO32 _tmp",%"_sav"; "
417
Avi Kivitydda96d82008-11-26 15:14:10 +0200418#ifdef CONFIG_X86_64
419#define ON64(x) x
420#else
421#define ON64(x)
422#endif
423
Avi Kivity6b7ad612008-11-26 15:30:45 +0200424#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
425 do { \
426 __asm__ __volatile__ ( \
427 _PRE_EFLAGS("0", "4", "2") \
428 _op _suffix " %"_x"3,%1; " \
429 _POST_EFLAGS("0", "4", "2") \
430 : "=m" (_eflags), "=m" ((_dst).val), \
431 "=&r" (_tmp) \
432 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200433 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200434
435
Avi Kivity6aa8b732006-12-10 02:21:36 -0800436/* Raw emulation: instruction has two explicit operands. */
437#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200438 do { \
439 unsigned long _tmp; \
440 \
441 switch ((_dst).bytes) { \
442 case 2: \
443 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
444 break; \
445 case 4: \
446 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
447 break; \
448 case 8: \
449 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
450 break; \
451 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452 } while (0)
453
454#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
455 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200456 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400457 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800458 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200459 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460 break; \
461 default: \
462 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
463 _wx, _wy, _lx, _ly, _qx, _qy); \
464 break; \
465 } \
466 } while (0)
467
468/* Source operand is byte-sized and may be restricted to just %cl. */
469#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
470 __emulate_2op(_op, _src, _dst, _eflags, \
471 "b", "c", "b", "c", "b", "c", "b", "c")
472
473/* Source operand is byte, word, long or quad sized. */
474#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
475 __emulate_2op(_op, _src, _dst, _eflags, \
476 "b", "q", "w", "r", _LO32, "r", "", "r")
477
478/* Source operand is word, long or quad sized. */
479#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
480 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
481 "w", "r", _LO32, "r", "", "r")
482
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100483/* Instruction has three operands and one operand is stored in ECX register */
484#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
485 do { \
486 unsigned long _tmp; \
487 _type _clv = (_cl).val; \
488 _type _srcv = (_src).val; \
489 _type _dstv = (_dst).val; \
490 \
491 __asm__ __volatile__ ( \
492 _PRE_EFLAGS("0", "5", "2") \
493 _op _suffix " %4,%1 \n" \
494 _POST_EFLAGS("0", "5", "2") \
495 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
496 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
497 ); \
498 \
499 (_cl).val = (unsigned long) _clv; \
500 (_src).val = (unsigned long) _srcv; \
501 (_dst).val = (unsigned long) _dstv; \
502 } while (0)
503
504#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
505 do { \
506 switch ((_dst).bytes) { \
507 case 2: \
508 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
509 "w", unsigned short); \
510 break; \
511 case 4: \
512 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
513 "l", unsigned int); \
514 break; \
515 case 8: \
516 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
517 "q", unsigned long)); \
518 break; \
519 } \
520 } while (0)
521
Avi Kivitydda96d82008-11-26 15:14:10 +0200522#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800523 do { \
524 unsigned long _tmp; \
525 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200526 __asm__ __volatile__ ( \
527 _PRE_EFLAGS("0", "3", "2") \
528 _op _suffix " %1; " \
529 _POST_EFLAGS("0", "3", "2") \
530 : "=m" (_eflags), "+m" ((_dst).val), \
531 "=&r" (_tmp) \
532 : "i" (EFLAGS_MASK)); \
533 } while (0)
534
535/* Instruction has only one explicit operand (no source operand). */
536#define emulate_1op(_op, _dst, _eflags) \
537 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400538 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200539 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
540 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
541 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
542 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800543 } \
544 } while (0)
545
Avi Kivity6aa8b732006-12-10 02:21:36 -0800546/* Fetch next part of the instruction being emulated. */
547#define insn_fetch(_type, _size, _eip) \
548({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200549 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200550 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800551 goto done; \
552 (_eip) += (_size); \
553 (_type)_x; \
554})
555
Gleb Natapov414e6272010-04-28 19:15:26 +0300556#define insn_fetch_arr(_arr, _size, _eip) \
557({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
558 if (rc != X86EMUL_CONTINUE) \
559 goto done; \
560 (_eip) += (_size); \
561})
562
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800563static inline unsigned long ad_mask(struct decode_cache *c)
564{
565 return (1UL << (c->ad_bytes << 3)) - 1;
566}
567
Avi Kivity6aa8b732006-12-10 02:21:36 -0800568/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800569static inline unsigned long
570address_mask(struct decode_cache *c, unsigned long reg)
571{
572 if (c->ad_bytes == sizeof(unsigned long))
573 return reg;
574 else
575 return reg & ad_mask(c);
576}
577
578static inline unsigned long
579register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
580{
581 return base + address_mask(c, reg);
582}
583
Harvey Harrison7a9572752008-02-19 07:40:41 -0800584static inline void
585register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
586{
587 if (c->ad_bytes == sizeof(unsigned long))
588 *reg += inc;
589 else
590 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
591}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800592
Harvey Harrison7a9572752008-02-19 07:40:41 -0800593static inline void jmp_rel(struct decode_cache *c, int rel)
594{
595 register_address_increment(c, &c->eip, rel);
596}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300597
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300598static void set_seg_override(struct decode_cache *c, int seg)
599{
600 c->has_seg_override = true;
601 c->seg_override = seg;
602}
603
Gleb Natapov79168fd2010-04-28 19:15:30 +0300604static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
605 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300606{
607 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
608 return 0;
609
Gleb Natapov79168fd2010-04-28 19:15:30 +0300610 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300611}
612
613static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300614 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300615 struct decode_cache *c)
616{
617 if (!c->has_seg_override)
618 return 0;
619
Gleb Natapov79168fd2010-04-28 19:15:30 +0300620 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300621}
622
Gleb Natapov79168fd2010-04-28 19:15:30 +0300623static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
624 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300625{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300626 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300627}
628
Gleb Natapov79168fd2010-04-28 19:15:30 +0300629static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
630 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300631{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300632 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300633}
634
Gleb Natapov54b84862010-04-28 19:15:44 +0300635static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
636 u32 error, bool valid)
637{
638 ctxt->exception = vec;
639 ctxt->error_code = error;
640 ctxt->error_code_valid = valid;
641 ctxt->restart = false;
642}
643
644static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
645{
646 emulate_exception(ctxt, GP_VECTOR, err, true);
647}
648
649static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
650 int err)
651{
652 ctxt->cr2 = addr;
653 emulate_exception(ctxt, PF_VECTOR, err, true);
654}
655
656static void emulate_ud(struct x86_emulate_ctxt *ctxt)
657{
658 emulate_exception(ctxt, UD_VECTOR, 0, false);
659}
660
661static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
662{
663 emulate_exception(ctxt, TS_VECTOR, err, true);
664}
665
Avi Kivity62266862007-11-20 13:15:52 +0200666static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
667 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300668 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200669{
670 struct fetch_cache *fc = &ctxt->decode.fetch;
671 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300672 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200673
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300674 if (eip == fc->end) {
675 cur_size = fc->end - fc->start;
676 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
677 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
678 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900679 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200680 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300681 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200682 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300683 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900684 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200685}
686
687static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
688 struct x86_emulate_ops *ops,
689 unsigned long eip, void *dest, unsigned size)
690{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900691 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200692
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200693 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200694 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200695 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200696 while (size--) {
697 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900698 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200699 return rc;
700 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900701 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200702}
703
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000704/*
705 * Given the 'reg' portion of a ModRM byte, and a register block, return a
706 * pointer into the block that addresses the relevant register.
707 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
708 */
709static void *decode_register(u8 modrm_reg, unsigned long *regs,
710 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800711{
712 void *p;
713
714 p = &regs[modrm_reg];
715 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
716 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
717 return p;
718}
719
720static int read_descriptor(struct x86_emulate_ctxt *ctxt,
721 struct x86_emulate_ops *ops,
722 void *ptr,
723 u16 *size, unsigned long *address, int op_bytes)
724{
725 int rc;
726
727 if (op_bytes == 2)
728 op_bytes = 3;
729 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300730 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200731 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900732 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800733 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300734 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200735 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800736 return rc;
737}
738
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300739static int test_cc(unsigned int condition, unsigned int flags)
740{
741 int rc = 0;
742
743 switch ((condition & 15) >> 1) {
744 case 0: /* o */
745 rc |= (flags & EFLG_OF);
746 break;
747 case 1: /* b/c/nae */
748 rc |= (flags & EFLG_CF);
749 break;
750 case 2: /* z/e */
751 rc |= (flags & EFLG_ZF);
752 break;
753 case 3: /* be/na */
754 rc |= (flags & (EFLG_CF|EFLG_ZF));
755 break;
756 case 4: /* s */
757 rc |= (flags & EFLG_SF);
758 break;
759 case 5: /* p/pe */
760 rc |= (flags & EFLG_PF);
761 break;
762 case 7: /* le/ng */
763 rc |= (flags & EFLG_ZF);
764 /* fall through */
765 case 6: /* l/nge */
766 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
767 break;
768 }
769
770 /* Odd condition identifiers (lsb == 1) have inverted sense. */
771 return (!!rc ^ (condition & 1));
772}
773
Avi Kivity3c118e22007-10-31 10:27:04 +0200774static void decode_register_operand(struct operand *op,
775 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200776 int inhibit_bytereg)
777{
Avi Kivity33615aa2007-10-31 11:15:56 +0200778 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200779 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200780
781 if (!(c->d & ModRM))
782 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200783 op->type = OP_REG;
784 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200785 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200786 op->val = *(u8 *)op->ptr;
787 op->bytes = 1;
788 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200789 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200790 op->bytes = c->op_bytes;
791 switch (op->bytes) {
792 case 2:
793 op->val = *(u16 *)op->ptr;
794 break;
795 case 4:
796 op->val = *(u32 *)op->ptr;
797 break;
798 case 8:
799 op->val = *(u64 *) op->ptr;
800 break;
801 }
802 }
803 op->orig_val = op->val;
804}
805
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200806static int decode_modrm(struct x86_emulate_ctxt *ctxt,
807 struct x86_emulate_ops *ops)
808{
809 struct decode_cache *c = &ctxt->decode;
810 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700811 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900812 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200813
814 if (c->rex_prefix) {
815 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
816 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
817 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
818 }
819
820 c->modrm = insn_fetch(u8, 1, c->eip);
821 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
822 c->modrm_reg |= (c->modrm & 0x38) >> 3;
823 c->modrm_rm |= (c->modrm & 0x07);
824 c->modrm_ea = 0;
825 c->use_modrm_ea = 1;
826
827 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300828 c->modrm_ptr = decode_register(c->modrm_rm,
829 c->regs, c->d & ByteOp);
830 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200831 return rc;
832 }
833
834 if (c->ad_bytes == 2) {
835 unsigned bx = c->regs[VCPU_REGS_RBX];
836 unsigned bp = c->regs[VCPU_REGS_RBP];
837 unsigned si = c->regs[VCPU_REGS_RSI];
838 unsigned di = c->regs[VCPU_REGS_RDI];
839
840 /* 16-bit ModR/M decode. */
841 switch (c->modrm_mod) {
842 case 0:
843 if (c->modrm_rm == 6)
844 c->modrm_ea += insn_fetch(u16, 2, c->eip);
845 break;
846 case 1:
847 c->modrm_ea += insn_fetch(s8, 1, c->eip);
848 break;
849 case 2:
850 c->modrm_ea += insn_fetch(u16, 2, c->eip);
851 break;
852 }
853 switch (c->modrm_rm) {
854 case 0:
855 c->modrm_ea += bx + si;
856 break;
857 case 1:
858 c->modrm_ea += bx + di;
859 break;
860 case 2:
861 c->modrm_ea += bp + si;
862 break;
863 case 3:
864 c->modrm_ea += bp + di;
865 break;
866 case 4:
867 c->modrm_ea += si;
868 break;
869 case 5:
870 c->modrm_ea += di;
871 break;
872 case 6:
873 if (c->modrm_mod != 0)
874 c->modrm_ea += bp;
875 break;
876 case 7:
877 c->modrm_ea += bx;
878 break;
879 }
880 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
881 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300882 if (!c->has_seg_override)
883 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200884 c->modrm_ea = (u16)c->modrm_ea;
885 } else {
886 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700887 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200888 sib = insn_fetch(u8, 1, c->eip);
889 index_reg |= (sib >> 3) & 7;
890 base_reg |= sib & 7;
891 scale = sib >> 6;
892
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700893 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
894 c->modrm_ea += insn_fetch(s32, 4, c->eip);
895 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200896 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700897 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700899 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
900 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700901 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700902 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200903 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200904 switch (c->modrm_mod) {
905 case 0:
906 if (c->modrm_rm == 5)
907 c->modrm_ea += insn_fetch(s32, 4, c->eip);
908 break;
909 case 1:
910 c->modrm_ea += insn_fetch(s8, 1, c->eip);
911 break;
912 case 2:
913 c->modrm_ea += insn_fetch(s32, 4, c->eip);
914 break;
915 }
916 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200917done:
918 return rc;
919}
920
921static int decode_abs(struct x86_emulate_ctxt *ctxt,
922 struct x86_emulate_ops *ops)
923{
924 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900925 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200926
927 switch (c->ad_bytes) {
928 case 2:
929 c->modrm_ea = insn_fetch(u16, 2, c->eip);
930 break;
931 case 4:
932 c->modrm_ea = insn_fetch(u32, 4, c->eip);
933 break;
934 case 8:
935 c->modrm_ea = insn_fetch(u64, 8, c->eip);
936 break;
937 }
938done:
939 return rc;
940}
941
Avi Kivity6aa8b732006-12-10 02:21:36 -0800942int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200943x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200945 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900946 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800947 int mode = ctxt->mode;
Avi Kivity120df892010-07-29 15:11:39 +0300948 int def_op_bytes, def_ad_bytes, group, dual, goffset;
949 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950
Gleb Natapov5cd21912010-03-18 15:20:26 +0200951 /* we cannot decode insn before we complete previous rep insn */
952 WARN_ON(ctxt->restart);
953
Gleb Natapov063db062010-03-18 15:20:06 +0200954 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300955 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300956 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957
958 switch (mode) {
959 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200960 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200962 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800963 break;
964 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200965 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800967#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200969 def_op_bytes = 4;
970 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 break;
972#endif
973 default:
974 return -1;
975 }
976
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200977 c->op_bytes = def_op_bytes;
978 c->ad_bytes = def_ad_bytes;
979
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200981 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200982 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200984 /* switch between 2/4 bytes */
985 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800986 break;
987 case 0x67: /* address-size override */
988 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200989 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200990 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200992 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200993 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300996 case 0x2e: /* CS override */
997 case 0x36: /* SS override */
998 case 0x3e: /* DS override */
999 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001000 break;
1001 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001002 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001003 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001004 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001005 case 0x40 ... 0x4f: /* REX */
1006 if (mode != X86EMUL_MODE_PROT64)
1007 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001008 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001009 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001011 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001013 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001014 c->rep_prefix = REPNE_PREFIX;
1015 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001016 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001017 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019 default:
1020 goto done_prefixes;
1021 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001022
1023 /* Any legacy prefix after a REX prefix nullifies its effect. */
1024
Avi Kivity33615aa2007-10-31 11:15:56 +02001025 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026 }
1027
1028done_prefixes:
1029
1030 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001031 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001032 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001033 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034
1035 /* Opcode byte(s). */
Avi Kivity120df892010-07-29 15:11:39 +03001036 opcode = opcode_table[c->b];
1037 if (opcode.flags == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001039 if (c->b == 0x0f) {
1040 c->twobyte = 1;
1041 c->b = insn_fetch(u8, 1, c->eip);
Avi Kivity120df892010-07-29 15:11:39 +03001042 opcode = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001043 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001044 }
Avi Kivity120df892010-07-29 15:11:39 +03001045 c->d = opcode.flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001046
Avi Kivitye09d0822008-01-18 12:38:59 +02001047 if (c->d & Group) {
1048 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001049 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001050 c->modrm = insn_fetch(u8, 1, c->eip);
1051 --c->eip;
1052
Avi Kivity120df892010-07-29 15:11:39 +03001053 if (group) {
1054 g_mod012 = g_mod3 = &group_table[group * 8];
1055 if (c->d & GroupDual)
1056 g_mod3 = &group2_table[group * 8];
1057 } else {
1058 if (c->d & GroupDual) {
1059 g_mod012 = opcode.u.gdual->mod012;
1060 g_mod3 = opcode.u.gdual->mod3;
1061 } else
1062 g_mod012 = g_mod3 = opcode.u.group;
1063 }
1064
Avi Kivity52811d72010-07-26 14:37:48 +03001065 c->d &= ~(Group | GroupDual | GroupMask);
Avi Kivity120df892010-07-29 15:11:39 +03001066
1067 goffset = (c->modrm >> 3) & 7;
1068
1069 if ((c->modrm >> 6) == 3)
1070 opcode = g_mod3[goffset];
Avi Kivitye09d0822008-01-18 12:38:59 +02001071 else
Avi Kivity120df892010-07-29 15:11:39 +03001072 opcode = g_mod012[goffset];
1073 c->d |= opcode.flags;
Avi Kivitye09d0822008-01-18 12:38:59 +02001074 }
1075
1076 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001077 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001078 DPRINTF("Cannot emulate %02x\n", c->b);
1079 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001080 }
1081
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001082 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1083 c->op_bytes = 8;
1084
Avi Kivity6aa8b732006-12-10 02:21:36 -08001085 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001086 if (c->d & ModRM)
1087 rc = decode_modrm(ctxt, ops);
1088 else if (c->d & MemAbs)
1089 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001090 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001091 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001092
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001093 if (!c->has_seg_override)
1094 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001095
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001096 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001097 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001098
1099 if (c->ad_bytes != 8)
1100 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001101
1102 if (c->rip_relative)
1103 c->modrm_ea += c->eip;
1104
Avi Kivity6aa8b732006-12-10 02:21:36 -08001105 /*
1106 * Decode and fetch the source operand: register, memory
1107 * or immediate.
1108 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001109 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001110 case SrcNone:
1111 break;
1112 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001113 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001114 break;
1115 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001116 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001117 goto srcmem_common;
1118 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001119 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001120 goto srcmem_common;
1121 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001122 c->src.bytes = (c->d & ByteOp) ? 1 :
1123 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001124 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001125 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001126 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001127 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001128 /*
1129 * For instructions with a ModR/M byte, switch to register
1130 * access if Mod = 3.
1131 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001132 if ((c->d & ModRM) && c->modrm_mod == 3) {
1133 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001134 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001135 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001136 break;
1137 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001138 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001139 c->src.ptr = (unsigned long *)c->modrm_ea;
1140 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001141 break;
1142 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001143 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001144 c->src.type = OP_IMM;
1145 c->src.ptr = (unsigned long *)c->eip;
1146 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1147 if (c->src.bytes == 8)
1148 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001149 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001150 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001151 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001152 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 break;
1154 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001155 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001156 break;
1157 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001158 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159 break;
1160 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001161 if ((c->d & SrcMask) == SrcImmU) {
1162 switch (c->src.bytes) {
1163 case 1:
1164 c->src.val &= 0xff;
1165 break;
1166 case 2:
1167 c->src.val &= 0xffff;
1168 break;
1169 case 4:
1170 c->src.val &= 0xffffffff;
1171 break;
1172 }
1173 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001174 break;
1175 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001176 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001177 c->src.type = OP_IMM;
1178 c->src.ptr = (unsigned long *)c->eip;
1179 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001180 if ((c->d & SrcMask) == SrcImmByte)
1181 c->src.val = insn_fetch(s8, 1, c->eip);
1182 else
1183 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001184 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001185 case SrcAcc:
1186 c->src.type = OP_REG;
1187 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1188 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1189 switch (c->src.bytes) {
1190 case 1:
1191 c->src.val = *(u8 *)c->src.ptr;
1192 break;
1193 case 2:
1194 c->src.val = *(u16 *)c->src.ptr;
1195 break;
1196 case 4:
1197 c->src.val = *(u32 *)c->src.ptr;
1198 break;
1199 case 8:
1200 c->src.val = *(u64 *)c->src.ptr;
1201 break;
1202 }
1203 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001204 case SrcOne:
1205 c->src.bytes = 1;
1206 c->src.val = 1;
1207 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001208 case SrcSI:
1209 c->src.type = OP_MEM;
1210 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1211 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001212 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001213 c->regs[VCPU_REGS_RSI]);
1214 c->src.val = 0;
1215 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001216 case SrcImmFAddr:
1217 c->src.type = OP_IMM;
1218 c->src.ptr = (unsigned long *)c->eip;
1219 c->src.bytes = c->op_bytes + 2;
1220 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1221 break;
1222 case SrcMemFAddr:
1223 c->src.type = OP_MEM;
1224 c->src.ptr = (unsigned long *)c->modrm_ea;
1225 c->src.bytes = c->op_bytes + 2;
1226 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227 }
1228
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001229 /*
1230 * Decode and fetch the second source operand: register, memory
1231 * or immediate.
1232 */
1233 switch (c->d & Src2Mask) {
1234 case Src2None:
1235 break;
1236 case Src2CL:
1237 c->src2.bytes = 1;
1238 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1239 break;
1240 case Src2ImmByte:
1241 c->src2.type = OP_IMM;
1242 c->src2.ptr = (unsigned long *)c->eip;
1243 c->src2.bytes = 1;
1244 c->src2.val = insn_fetch(u8, 1, c->eip);
1245 break;
1246 case Src2One:
1247 c->src2.bytes = 1;
1248 c->src2.val = 1;
1249 break;
1250 }
1251
Avi Kivity038e51d2007-01-22 20:40:40 -08001252 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001253 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001254 case ImplicitOps:
1255 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001256 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001257 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001258 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001259 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001260 break;
1261 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001262 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001263 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001264 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001265 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001266 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001267 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001268 break;
1269 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001270 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001271 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001272 if ((c->d & DstMask) == DstMem64)
1273 c->dst.bytes = 8;
1274 else
1275 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001276 c->dst.val = 0;
1277 if (c->d & BitOp) {
1278 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1279
1280 c->dst.ptr = (void *)c->dst.ptr +
1281 (c->src.val & mask) / 8;
1282 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001283 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001284 case DstAcc:
1285 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001286 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001287 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001288 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001289 case 1:
1290 c->dst.val = *(u8 *)c->dst.ptr;
1291 break;
1292 case 2:
1293 c->dst.val = *(u16 *)c->dst.ptr;
1294 break;
1295 case 4:
1296 c->dst.val = *(u32 *)c->dst.ptr;
1297 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001298 case 8:
1299 c->dst.val = *(u64 *)c->dst.ptr;
1300 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001301 }
1302 c->dst.orig_val = c->dst.val;
1303 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001304 case DstDI:
1305 c->dst.type = OP_MEM;
1306 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1307 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001308 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001309 c->regs[VCPU_REGS_RDI]);
1310 c->dst.val = 0;
1311 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001312 }
1313
1314done:
1315 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1316}
1317
Gleb Natapov9de41572010-04-28 19:15:22 +03001318static int read_emulated(struct x86_emulate_ctxt *ctxt,
1319 struct x86_emulate_ops *ops,
1320 unsigned long addr, void *dest, unsigned size)
1321{
1322 int rc;
1323 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001324 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001325
1326 while (size) {
1327 int n = min(size, 8u);
1328 size -= n;
1329 if (mc->pos < mc->end)
1330 goto read_cached;
1331
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001332 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1333 ctxt->vcpu);
1334 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001335 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001336 if (rc != X86EMUL_CONTINUE)
1337 return rc;
1338 mc->end += n;
1339
1340 read_cached:
1341 memcpy(dest, mc->data + mc->pos, n);
1342 mc->pos += n;
1343 dest += n;
1344 addr += n;
1345 }
1346 return X86EMUL_CONTINUE;
1347}
1348
Gleb Natapov7b262e92010-03-18 15:20:27 +02001349static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1350 struct x86_emulate_ops *ops,
1351 unsigned int size, unsigned short port,
1352 void *dest)
1353{
1354 struct read_cache *rc = &ctxt->decode.io_read;
1355
1356 if (rc->pos == rc->end) { /* refill pio read ahead */
1357 struct decode_cache *c = &ctxt->decode;
1358 unsigned int in_page, n;
1359 unsigned int count = c->rep_prefix ?
1360 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1361 in_page = (ctxt->eflags & EFLG_DF) ?
1362 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1363 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1364 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1365 count);
1366 if (n == 0)
1367 n = 1;
1368 rc->pos = rc->end = 0;
1369 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1370 return 0;
1371 rc->end = n * size;
1372 }
1373
1374 memcpy(dest, rc->data + rc->pos, size);
1375 rc->pos += size;
1376 return 1;
1377}
1378
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001379static u32 desc_limit_scaled(struct desc_struct *desc)
1380{
1381 u32 limit = get_desc_limit(desc);
1382
1383 return desc->g ? (limit << 12) | 0xfff : limit;
1384}
1385
1386static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1387 struct x86_emulate_ops *ops,
1388 u16 selector, struct desc_ptr *dt)
1389{
1390 if (selector & 1 << 2) {
1391 struct desc_struct desc;
1392 memset (dt, 0, sizeof *dt);
1393 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1394 return;
1395
1396 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1397 dt->address = get_desc_base(&desc);
1398 } else
1399 ops->get_gdt(dt, ctxt->vcpu);
1400}
1401
1402/* allowed just for 8 bytes segments */
1403static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1404 struct x86_emulate_ops *ops,
1405 u16 selector, struct desc_struct *desc)
1406{
1407 struct desc_ptr dt;
1408 u16 index = selector >> 3;
1409 int ret;
1410 u32 err;
1411 ulong addr;
1412
1413 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1414
1415 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001416 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001417 return X86EMUL_PROPAGATE_FAULT;
1418 }
1419 addr = dt.address + index * 8;
1420 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1421 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001422 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001423
1424 return ret;
1425}
1426
1427/* allowed just for 8 bytes segments */
1428static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1429 struct x86_emulate_ops *ops,
1430 u16 selector, struct desc_struct *desc)
1431{
1432 struct desc_ptr dt;
1433 u16 index = selector >> 3;
1434 u32 err;
1435 ulong addr;
1436 int ret;
1437
1438 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1439
1440 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001441 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001442 return X86EMUL_PROPAGATE_FAULT;
1443 }
1444
1445 addr = dt.address + index * 8;
1446 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1447 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001448 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001449
1450 return ret;
1451}
1452
1453static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1454 struct x86_emulate_ops *ops,
1455 u16 selector, int seg)
1456{
1457 struct desc_struct seg_desc;
1458 u8 dpl, rpl, cpl;
1459 unsigned err_vec = GP_VECTOR;
1460 u32 err_code = 0;
1461 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1462 int ret;
1463
1464 memset(&seg_desc, 0, sizeof seg_desc);
1465
1466 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1467 || ctxt->mode == X86EMUL_MODE_REAL) {
1468 /* set real mode segment descriptor */
1469 set_desc_base(&seg_desc, selector << 4);
1470 set_desc_limit(&seg_desc, 0xffff);
1471 seg_desc.type = 3;
1472 seg_desc.p = 1;
1473 seg_desc.s = 1;
1474 goto load;
1475 }
1476
1477 /* NULL selector is not valid for TR, CS and SS */
1478 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1479 && null_selector)
1480 goto exception;
1481
1482 /* TR should be in GDT only */
1483 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1484 goto exception;
1485
1486 if (null_selector) /* for NULL selector skip all following checks */
1487 goto load;
1488
1489 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1490 if (ret != X86EMUL_CONTINUE)
1491 return ret;
1492
1493 err_code = selector & 0xfffc;
1494 err_vec = GP_VECTOR;
1495
1496 /* can't load system descriptor into segment selecor */
1497 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1498 goto exception;
1499
1500 if (!seg_desc.p) {
1501 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1502 goto exception;
1503 }
1504
1505 rpl = selector & 3;
1506 dpl = seg_desc.dpl;
1507 cpl = ops->cpl(ctxt->vcpu);
1508
1509 switch (seg) {
1510 case VCPU_SREG_SS:
1511 /*
1512 * segment is not a writable data segment or segment
1513 * selector's RPL != CPL or segment selector's RPL != CPL
1514 */
1515 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1516 goto exception;
1517 break;
1518 case VCPU_SREG_CS:
1519 if (!(seg_desc.type & 8))
1520 goto exception;
1521
1522 if (seg_desc.type & 4) {
1523 /* conforming */
1524 if (dpl > cpl)
1525 goto exception;
1526 } else {
1527 /* nonconforming */
1528 if (rpl > cpl || dpl != cpl)
1529 goto exception;
1530 }
1531 /* CS(RPL) <- CPL */
1532 selector = (selector & 0xfffc) | cpl;
1533 break;
1534 case VCPU_SREG_TR:
1535 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1536 goto exception;
1537 break;
1538 case VCPU_SREG_LDTR:
1539 if (seg_desc.s || seg_desc.type != 2)
1540 goto exception;
1541 break;
1542 default: /* DS, ES, FS, or GS */
1543 /*
1544 * segment is not a data or readable code segment or
1545 * ((segment is a data or nonconforming code segment)
1546 * and (both RPL and CPL > DPL))
1547 */
1548 if ((seg_desc.type & 0xa) == 0x8 ||
1549 (((seg_desc.type & 0xc) != 0xc) &&
1550 (rpl > dpl && cpl > dpl)))
1551 goto exception;
1552 break;
1553 }
1554
1555 if (seg_desc.s) {
1556 /* mark segment as accessed */
1557 seg_desc.type |= 1;
1558 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1559 if (ret != X86EMUL_CONTINUE)
1560 return ret;
1561 }
1562load:
1563 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1564 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1565 return X86EMUL_CONTINUE;
1566exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001567 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001568 return X86EMUL_PROPAGATE_FAULT;
1569}
1570
Wei Yongjunc37eda12010-06-15 09:03:33 +08001571static inline int writeback(struct x86_emulate_ctxt *ctxt,
1572 struct x86_emulate_ops *ops)
1573{
1574 int rc;
1575 struct decode_cache *c = &ctxt->decode;
1576 u32 err;
1577
1578 switch (c->dst.type) {
1579 case OP_REG:
1580 /* The 4-byte case *is* correct:
1581 * in 64-bit mode we zero-extend.
1582 */
1583 switch (c->dst.bytes) {
1584 case 1:
1585 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1586 break;
1587 case 2:
1588 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1589 break;
1590 case 4:
1591 *c->dst.ptr = (u32)c->dst.val;
1592 break; /* 64b: zero-ext */
1593 case 8:
1594 *c->dst.ptr = c->dst.val;
1595 break;
1596 }
1597 break;
1598 case OP_MEM:
1599 if (c->lock_prefix)
1600 rc = ops->cmpxchg_emulated(
1601 (unsigned long)c->dst.ptr,
1602 &c->dst.orig_val,
1603 &c->dst.val,
1604 c->dst.bytes,
1605 &err,
1606 ctxt->vcpu);
1607 else
1608 rc = ops->write_emulated(
1609 (unsigned long)c->dst.ptr,
1610 &c->dst.val,
1611 c->dst.bytes,
1612 &err,
1613 ctxt->vcpu);
1614 if (rc == X86EMUL_PROPAGATE_FAULT)
1615 emulate_pf(ctxt,
1616 (unsigned long)c->dst.ptr, err);
1617 if (rc != X86EMUL_CONTINUE)
1618 return rc;
1619 break;
1620 case OP_NONE:
1621 /* no writeback */
1622 break;
1623 default:
1624 break;
1625 }
1626 return X86EMUL_CONTINUE;
1627}
1628
Gleb Natapov79168fd2010-04-28 19:15:30 +03001629static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1630 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001631{
1632 struct decode_cache *c = &ctxt->decode;
1633
1634 c->dst.type = OP_MEM;
1635 c->dst.bytes = c->op_bytes;
1636 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001637 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001638 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001639 c->regs[VCPU_REGS_RSP]);
1640}
1641
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001642static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001643 struct x86_emulate_ops *ops,
1644 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001645{
1646 struct decode_cache *c = &ctxt->decode;
1647 int rc;
1648
Gleb Natapov79168fd2010-04-28 19:15:30 +03001649 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001650 c->regs[VCPU_REGS_RSP]),
1651 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001652 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001653 return rc;
1654
Avi Kivity350f69d2009-01-05 11:12:40 +02001655 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001656 return rc;
1657}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001658
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001659static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1660 struct x86_emulate_ops *ops,
1661 void *dest, int len)
1662{
1663 int rc;
1664 unsigned long val, change_mask;
1665 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001666 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001667
1668 rc = emulate_pop(ctxt, ops, &val, len);
1669 if (rc != X86EMUL_CONTINUE)
1670 return rc;
1671
1672 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1673 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1674
1675 switch(ctxt->mode) {
1676 case X86EMUL_MODE_PROT64:
1677 case X86EMUL_MODE_PROT32:
1678 case X86EMUL_MODE_PROT16:
1679 if (cpl == 0)
1680 change_mask |= EFLG_IOPL;
1681 if (cpl <= iopl)
1682 change_mask |= EFLG_IF;
1683 break;
1684 case X86EMUL_MODE_VM86:
1685 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001686 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001687 return X86EMUL_PROPAGATE_FAULT;
1688 }
1689 change_mask |= EFLG_IF;
1690 break;
1691 default: /* real mode */
1692 change_mask |= (EFLG_IOPL | EFLG_IF);
1693 break;
1694 }
1695
1696 *(unsigned long *)dest =
1697 (ctxt->eflags & ~change_mask) | (val & change_mask);
1698
1699 return rc;
1700}
1701
Gleb Natapov79168fd2010-04-28 19:15:30 +03001702static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1703 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001704{
1705 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001706
Gleb Natapov79168fd2010-04-28 19:15:30 +03001707 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001708
Gleb Natapov79168fd2010-04-28 19:15:30 +03001709 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001710}
1711
1712static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1713 struct x86_emulate_ops *ops, int seg)
1714{
1715 struct decode_cache *c = &ctxt->decode;
1716 unsigned long selector;
1717 int rc;
1718
1719 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001720 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001721 return rc;
1722
Gleb Natapov2e873022010-03-18 15:20:18 +02001723 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001724 return rc;
1725}
1726
Wei Yongjunc37eda12010-06-15 09:03:33 +08001727static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001728 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001729{
1730 struct decode_cache *c = &ctxt->decode;
1731 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001732 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001733 int reg = VCPU_REGS_RAX;
1734
1735 while (reg <= VCPU_REGS_RDI) {
1736 (reg == VCPU_REGS_RSP) ?
1737 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1738
Gleb Natapov79168fd2010-04-28 19:15:30 +03001739 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001740
1741 rc = writeback(ctxt, ops);
1742 if (rc != X86EMUL_CONTINUE)
1743 return rc;
1744
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001745 ++reg;
1746 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001747
1748 /* Disable writeback. */
1749 c->dst.type = OP_NONE;
1750
1751 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001752}
1753
1754static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1755 struct x86_emulate_ops *ops)
1756{
1757 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001758 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001759 int reg = VCPU_REGS_RDI;
1760
1761 while (reg >= VCPU_REGS_RAX) {
1762 if (reg == VCPU_REGS_RSP) {
1763 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1764 c->op_bytes);
1765 --reg;
1766 }
1767
1768 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001769 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001770 break;
1771 --reg;
1772 }
1773 return rc;
1774}
1775
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001776static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1777 struct x86_emulate_ops *ops)
1778{
1779 struct decode_cache *c = &ctxt->decode;
1780 int rc = X86EMUL_CONTINUE;
1781 unsigned long temp_eip = 0;
1782 unsigned long temp_eflags = 0;
1783 unsigned long cs = 0;
1784 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1785 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1786 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1787 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1788
1789 /* TODO: Add stack limit check */
1790
1791 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1792
1793 if (rc != X86EMUL_CONTINUE)
1794 return rc;
1795
1796 if (temp_eip & ~0xffff) {
1797 emulate_gp(ctxt, 0);
1798 return X86EMUL_PROPAGATE_FAULT;
1799 }
1800
1801 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1802
1803 if (rc != X86EMUL_CONTINUE)
1804 return rc;
1805
1806 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1807
1808 if (rc != X86EMUL_CONTINUE)
1809 return rc;
1810
1811 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1812
1813 if (rc != X86EMUL_CONTINUE)
1814 return rc;
1815
1816 c->eip = temp_eip;
1817
1818
1819 if (c->op_bytes == 4)
1820 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1821 else if (c->op_bytes == 2) {
1822 ctxt->eflags &= ~0xffff;
1823 ctxt->eflags |= temp_eflags;
1824 }
1825
1826 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1827 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1828
1829 return rc;
1830}
1831
1832static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1833 struct x86_emulate_ops* ops)
1834{
1835 switch(ctxt->mode) {
1836 case X86EMUL_MODE_REAL:
1837 return emulate_iret_real(ctxt, ops);
1838 case X86EMUL_MODE_VM86:
1839 case X86EMUL_MODE_PROT16:
1840 case X86EMUL_MODE_PROT32:
1841 case X86EMUL_MODE_PROT64:
1842 default:
1843 /* iret from protected mode unimplemented yet */
1844 return X86EMUL_UNHANDLEABLE;
1845 }
1846}
1847
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001848static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1849 struct x86_emulate_ops *ops)
1850{
1851 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001852
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001853 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001854}
1855
Laurent Vivier05f086f2007-09-24 11:10:55 +02001856static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001857{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001858 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001859 switch (c->modrm_reg) {
1860 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001861 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001862 break;
1863 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001864 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001865 break;
1866 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001867 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001868 break;
1869 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001870 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001871 break;
1872 case 4: /* sal/shl */
1873 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001874 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001875 break;
1876 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001877 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001878 break;
1879 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001880 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001881 break;
1882 }
1883}
1884
1885static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001886 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001887{
1888 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001889
1890 switch (c->modrm_reg) {
1891 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001892 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001893 break;
1894 case 2: /* not */
1895 c->dst.val = ~c->dst.val;
1896 break;
1897 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001898 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001899 break;
1900 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001901 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001902 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001903 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001904}
1905
1906static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001907 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001908{
1909 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001910
1911 switch (c->modrm_reg) {
1912 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001913 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001914 break;
1915 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001916 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001917 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001918 case 2: /* call near abs */ {
1919 long int old_eip;
1920 old_eip = c->eip;
1921 c->eip = c->src.val;
1922 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001923 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001924 break;
1925 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001926 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001927 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001928 break;
1929 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001930 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001931 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001932 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001933 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001934}
1935
1936static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001937 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001938{
1939 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001940 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001941
1942 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1943 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001944 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1945 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001946 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001947 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001948 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1949 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001950
Laurent Vivier05f086f2007-09-24 11:10:55 +02001951 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001952 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001953 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001954}
1955
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001956static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1957 struct x86_emulate_ops *ops)
1958{
1959 struct decode_cache *c = &ctxt->decode;
1960 int rc;
1961 unsigned long cs;
1962
1963 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001964 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001965 return rc;
1966 if (c->op_bytes == 4)
1967 c->eip = (u32)c->eip;
1968 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001969 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001970 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001971 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001972 return rc;
1973}
1974
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001975static inline void
1976setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001977 struct x86_emulate_ops *ops, struct desc_struct *cs,
1978 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001979{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001980 memset(cs, 0, sizeof(struct desc_struct));
1981 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1982 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001983
1984 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001985 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001986 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001987 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001988 cs->type = 0x0b; /* Read, Execute, Accessed */
1989 cs->s = 1;
1990 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001991 cs->p = 1;
1992 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001993
Gleb Natapov79168fd2010-04-28 19:15:30 +03001994 set_desc_base(ss, 0); /* flat segment */
1995 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001996 ss->g = 1; /* 4kb granularity */
1997 ss->s = 1;
1998 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001999 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002000 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002001 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002002}
2003
2004static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002005emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002006{
2007 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002008 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002009 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002010 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002011
2012 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002013 if (ctxt->mode == X86EMUL_MODE_REAL ||
2014 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002015 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002016 return X86EMUL_PROPAGATE_FAULT;
2017 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002018
Gleb Natapov79168fd2010-04-28 19:15:30 +03002019 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002020
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002021 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002022 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002023 cs_sel = (u16)(msr_data & 0xfffc);
2024 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002025
2026 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002027 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002028 cs.l = 1;
2029 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002030 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2031 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2032 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2033 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002034
2035 c->regs[VCPU_REGS_RCX] = c->eip;
2036 if (is_long_mode(ctxt->vcpu)) {
2037#ifdef CONFIG_X86_64
2038 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2039
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002040 ops->get_msr(ctxt->vcpu,
2041 ctxt->mode == X86EMUL_MODE_PROT64 ?
2042 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002043 c->eip = msr_data;
2044
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002045 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002046 ctxt->eflags &= ~(msr_data | EFLG_RF);
2047#endif
2048 } else {
2049 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002050 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002051 c->eip = (u32)msr_data;
2052
2053 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2054 }
2055
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002056 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002057}
2058
Andre Przywara8c604352009-06-18 12:56:01 +02002059static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002060emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02002061{
2062 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002063 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002064 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002065 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02002066
Gleb Natapova0044752010-02-10 14:21:31 +02002067 /* inject #GP if in real mode */
2068 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002069 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002070 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002071 }
2072
2073 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2074 * Therefore, we inject an #UD.
2075 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002076 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002077 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002078 return X86EMUL_PROPAGATE_FAULT;
2079 }
Andre Przywara8c604352009-06-18 12:56:01 +02002080
Gleb Natapov79168fd2010-04-28 19:15:30 +03002081 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002082
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002083 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002084 switch (ctxt->mode) {
2085 case X86EMUL_MODE_PROT32:
2086 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002087 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002088 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002089 }
2090 break;
2091 case X86EMUL_MODE_PROT64:
2092 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002093 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002094 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002095 }
2096 break;
2097 }
2098
2099 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002100 cs_sel = (u16)msr_data;
2101 cs_sel &= ~SELECTOR_RPL_MASK;
2102 ss_sel = cs_sel + 8;
2103 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002104 if (ctxt->mode == X86EMUL_MODE_PROT64
2105 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002106 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002107 cs.l = 1;
2108 }
2109
Gleb Natapov79168fd2010-04-28 19:15:30 +03002110 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2111 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2112 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2113 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002114
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002115 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002116 c->eip = msr_data;
2117
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002118 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002119 c->regs[VCPU_REGS_RSP] = msr_data;
2120
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002121 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002122}
2123
Andre Przywara4668f052009-06-18 12:56:02 +02002124static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002125emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002126{
2127 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002128 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002129 u64 msr_data;
2130 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002131 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002132
Gleb Natapova0044752010-02-10 14:21:31 +02002133 /* inject #GP if in real mode or Virtual 8086 mode */
2134 if (ctxt->mode == X86EMUL_MODE_REAL ||
2135 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002136 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002137 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002138 }
2139
Gleb Natapov79168fd2010-04-28 19:15:30 +03002140 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002141
2142 if ((c->rex_prefix & 0x8) != 0x0)
2143 usermode = X86EMUL_MODE_PROT64;
2144 else
2145 usermode = X86EMUL_MODE_PROT32;
2146
2147 cs.dpl = 3;
2148 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002149 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002150 switch (usermode) {
2151 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002152 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002153 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002154 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002155 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002156 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002157 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002158 break;
2159 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002160 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002161 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002162 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002163 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002164 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002165 ss_sel = cs_sel + 8;
2166 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002167 cs.l = 1;
2168 break;
2169 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002170 cs_sel |= SELECTOR_RPL_MASK;
2171 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002172
Gleb Natapov79168fd2010-04-28 19:15:30 +03002173 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2174 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2175 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2176 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002177
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002178 c->eip = c->regs[VCPU_REGS_RDX];
2179 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002180
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002181 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002182}
2183
Gleb Natapov9c537242010-03-18 15:20:05 +02002184static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2185 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002186{
2187 int iopl;
2188 if (ctxt->mode == X86EMUL_MODE_REAL)
2189 return false;
2190 if (ctxt->mode == X86EMUL_MODE_VM86)
2191 return true;
2192 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002193 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002194}
2195
2196static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2197 struct x86_emulate_ops *ops,
2198 u16 port, u16 len)
2199{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002200 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002201 int r;
2202 u16 io_bitmap_ptr;
2203 u8 perm, bit_idx = port & 0x7;
2204 unsigned mask = (1 << len) - 1;
2205
Gleb Natapov79168fd2010-04-28 19:15:30 +03002206 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2207 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002208 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002209 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002210 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002211 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2212 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002213 if (r != X86EMUL_CONTINUE)
2214 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002215 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002216 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002217 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2218 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002219 if (r != X86EMUL_CONTINUE)
2220 return false;
2221 if ((perm >> bit_idx) & mask)
2222 return false;
2223 return true;
2224}
2225
2226static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2227 struct x86_emulate_ops *ops,
2228 u16 port, u16 len)
2229{
Gleb Natapov9c537242010-03-18 15:20:05 +02002230 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002231 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2232 return false;
2233 return true;
2234}
2235
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002236static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2237 struct x86_emulate_ops *ops,
2238 struct tss_segment_16 *tss)
2239{
2240 struct decode_cache *c = &ctxt->decode;
2241
2242 tss->ip = c->eip;
2243 tss->flag = ctxt->eflags;
2244 tss->ax = c->regs[VCPU_REGS_RAX];
2245 tss->cx = c->regs[VCPU_REGS_RCX];
2246 tss->dx = c->regs[VCPU_REGS_RDX];
2247 tss->bx = c->regs[VCPU_REGS_RBX];
2248 tss->sp = c->regs[VCPU_REGS_RSP];
2249 tss->bp = c->regs[VCPU_REGS_RBP];
2250 tss->si = c->regs[VCPU_REGS_RSI];
2251 tss->di = c->regs[VCPU_REGS_RDI];
2252
2253 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2254 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2255 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2256 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2257 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2258}
2259
2260static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2261 struct x86_emulate_ops *ops,
2262 struct tss_segment_16 *tss)
2263{
2264 struct decode_cache *c = &ctxt->decode;
2265 int ret;
2266
2267 c->eip = tss->ip;
2268 ctxt->eflags = tss->flag | 2;
2269 c->regs[VCPU_REGS_RAX] = tss->ax;
2270 c->regs[VCPU_REGS_RCX] = tss->cx;
2271 c->regs[VCPU_REGS_RDX] = tss->dx;
2272 c->regs[VCPU_REGS_RBX] = tss->bx;
2273 c->regs[VCPU_REGS_RSP] = tss->sp;
2274 c->regs[VCPU_REGS_RBP] = tss->bp;
2275 c->regs[VCPU_REGS_RSI] = tss->si;
2276 c->regs[VCPU_REGS_RDI] = tss->di;
2277
2278 /*
2279 * SDM says that segment selectors are loaded before segment
2280 * descriptors
2281 */
2282 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2283 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2284 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2285 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2286 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2287
2288 /*
2289 * Now load segment descriptors. If fault happenes at this stage
2290 * it is handled in a context of new task
2291 */
2292 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2293 if (ret != X86EMUL_CONTINUE)
2294 return ret;
2295 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2296 if (ret != X86EMUL_CONTINUE)
2297 return ret;
2298 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2299 if (ret != X86EMUL_CONTINUE)
2300 return ret;
2301 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2302 if (ret != X86EMUL_CONTINUE)
2303 return ret;
2304 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2305 if (ret != X86EMUL_CONTINUE)
2306 return ret;
2307
2308 return X86EMUL_CONTINUE;
2309}
2310
2311static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2312 struct x86_emulate_ops *ops,
2313 u16 tss_selector, u16 old_tss_sel,
2314 ulong old_tss_base, struct desc_struct *new_desc)
2315{
2316 struct tss_segment_16 tss_seg;
2317 int ret;
2318 u32 err, new_tss_base = get_desc_base(new_desc);
2319
2320 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2321 &err);
2322 if (ret == X86EMUL_PROPAGATE_FAULT) {
2323 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002324 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002325 return ret;
2326 }
2327
2328 save_state_to_tss16(ctxt, ops, &tss_seg);
2329
2330 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2331 &err);
2332 if (ret == X86EMUL_PROPAGATE_FAULT) {
2333 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002334 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002335 return ret;
2336 }
2337
2338 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2339 &err);
2340 if (ret == X86EMUL_PROPAGATE_FAULT) {
2341 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002342 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002343 return ret;
2344 }
2345
2346 if (old_tss_sel != 0xffff) {
2347 tss_seg.prev_task_link = old_tss_sel;
2348
2349 ret = ops->write_std(new_tss_base,
2350 &tss_seg.prev_task_link,
2351 sizeof tss_seg.prev_task_link,
2352 ctxt->vcpu, &err);
2353 if (ret == X86EMUL_PROPAGATE_FAULT) {
2354 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002355 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002356 return ret;
2357 }
2358 }
2359
2360 return load_state_from_tss16(ctxt, ops, &tss_seg);
2361}
2362
2363static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2364 struct x86_emulate_ops *ops,
2365 struct tss_segment_32 *tss)
2366{
2367 struct decode_cache *c = &ctxt->decode;
2368
2369 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2370 tss->eip = c->eip;
2371 tss->eflags = ctxt->eflags;
2372 tss->eax = c->regs[VCPU_REGS_RAX];
2373 tss->ecx = c->regs[VCPU_REGS_RCX];
2374 tss->edx = c->regs[VCPU_REGS_RDX];
2375 tss->ebx = c->regs[VCPU_REGS_RBX];
2376 tss->esp = c->regs[VCPU_REGS_RSP];
2377 tss->ebp = c->regs[VCPU_REGS_RBP];
2378 tss->esi = c->regs[VCPU_REGS_RSI];
2379 tss->edi = c->regs[VCPU_REGS_RDI];
2380
2381 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2382 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2383 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2384 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2385 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2386 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2387 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2388}
2389
2390static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2391 struct x86_emulate_ops *ops,
2392 struct tss_segment_32 *tss)
2393{
2394 struct decode_cache *c = &ctxt->decode;
2395 int ret;
2396
Gleb Natapov0f122442010-04-28 19:15:31 +03002397 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002398 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002399 return X86EMUL_PROPAGATE_FAULT;
2400 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002401 c->eip = tss->eip;
2402 ctxt->eflags = tss->eflags | 2;
2403 c->regs[VCPU_REGS_RAX] = tss->eax;
2404 c->regs[VCPU_REGS_RCX] = tss->ecx;
2405 c->regs[VCPU_REGS_RDX] = tss->edx;
2406 c->regs[VCPU_REGS_RBX] = tss->ebx;
2407 c->regs[VCPU_REGS_RSP] = tss->esp;
2408 c->regs[VCPU_REGS_RBP] = tss->ebp;
2409 c->regs[VCPU_REGS_RSI] = tss->esi;
2410 c->regs[VCPU_REGS_RDI] = tss->edi;
2411
2412 /*
2413 * SDM says that segment selectors are loaded before segment
2414 * descriptors
2415 */
2416 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2417 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2418 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2419 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2420 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2421 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2422 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2423
2424 /*
2425 * Now load segment descriptors. If fault happenes at this stage
2426 * it is handled in a context of new task
2427 */
2428 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2429 if (ret != X86EMUL_CONTINUE)
2430 return ret;
2431 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2432 if (ret != X86EMUL_CONTINUE)
2433 return ret;
2434 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2435 if (ret != X86EMUL_CONTINUE)
2436 return ret;
2437 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2438 if (ret != X86EMUL_CONTINUE)
2439 return ret;
2440 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2441 if (ret != X86EMUL_CONTINUE)
2442 return ret;
2443 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2444 if (ret != X86EMUL_CONTINUE)
2445 return ret;
2446 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2447 if (ret != X86EMUL_CONTINUE)
2448 return ret;
2449
2450 return X86EMUL_CONTINUE;
2451}
2452
2453static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2454 struct x86_emulate_ops *ops,
2455 u16 tss_selector, u16 old_tss_sel,
2456 ulong old_tss_base, struct desc_struct *new_desc)
2457{
2458 struct tss_segment_32 tss_seg;
2459 int ret;
2460 u32 err, new_tss_base = get_desc_base(new_desc);
2461
2462 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2463 &err);
2464 if (ret == X86EMUL_PROPAGATE_FAULT) {
2465 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002466 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002467 return ret;
2468 }
2469
2470 save_state_to_tss32(ctxt, ops, &tss_seg);
2471
2472 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2473 &err);
2474 if (ret == X86EMUL_PROPAGATE_FAULT) {
2475 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002476 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002477 return ret;
2478 }
2479
2480 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2481 &err);
2482 if (ret == X86EMUL_PROPAGATE_FAULT) {
2483 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002484 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002485 return ret;
2486 }
2487
2488 if (old_tss_sel != 0xffff) {
2489 tss_seg.prev_task_link = old_tss_sel;
2490
2491 ret = ops->write_std(new_tss_base,
2492 &tss_seg.prev_task_link,
2493 sizeof tss_seg.prev_task_link,
2494 ctxt->vcpu, &err);
2495 if (ret == X86EMUL_PROPAGATE_FAULT) {
2496 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002497 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002498 return ret;
2499 }
2500 }
2501
2502 return load_state_from_tss32(ctxt, ops, &tss_seg);
2503}
2504
2505static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002506 struct x86_emulate_ops *ops,
2507 u16 tss_selector, int reason,
2508 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002509{
2510 struct desc_struct curr_tss_desc, next_tss_desc;
2511 int ret;
2512 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2513 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002514 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002515 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002516
2517 /* FIXME: old_tss_base == ~0 ? */
2518
2519 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2520 if (ret != X86EMUL_CONTINUE)
2521 return ret;
2522 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2523 if (ret != X86EMUL_CONTINUE)
2524 return ret;
2525
2526 /* FIXME: check that next_tss_desc is tss */
2527
2528 if (reason != TASK_SWITCH_IRET) {
2529 if ((tss_selector & 3) > next_tss_desc.dpl ||
2530 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002531 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002532 return X86EMUL_PROPAGATE_FAULT;
2533 }
2534 }
2535
Gleb Natapovceffb452010-03-18 15:20:19 +02002536 desc_limit = desc_limit_scaled(&next_tss_desc);
2537 if (!next_tss_desc.p ||
2538 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2539 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002540 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002541 return X86EMUL_PROPAGATE_FAULT;
2542 }
2543
2544 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2545 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2546 write_segment_descriptor(ctxt, ops, old_tss_sel,
2547 &curr_tss_desc);
2548 }
2549
2550 if (reason == TASK_SWITCH_IRET)
2551 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2552
2553 /* set back link to prev task only if NT bit is set in eflags
2554 note that old_tss_sel is not used afetr this point */
2555 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2556 old_tss_sel = 0xffff;
2557
2558 if (next_tss_desc.type & 8)
2559 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2560 old_tss_base, &next_tss_desc);
2561 else
2562 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2563 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002564 if (ret != X86EMUL_CONTINUE)
2565 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002566
2567 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2568 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2569
2570 if (reason != TASK_SWITCH_IRET) {
2571 next_tss_desc.type |= (1 << 1); /* set busy flag */
2572 write_segment_descriptor(ctxt, ops, tss_selector,
2573 &next_tss_desc);
2574 }
2575
2576 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2577 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2578 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2579
Jan Kiszkae269fb22010-04-14 15:51:09 +02002580 if (has_error_code) {
2581 struct decode_cache *c = &ctxt->decode;
2582
2583 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2584 c->lock_prefix = 0;
2585 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002586 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002587 }
2588
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002589 return ret;
2590}
2591
2592int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2593 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002594 u16 tss_selector, int reason,
2595 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002596{
2597 struct decode_cache *c = &ctxt->decode;
2598 int rc;
2599
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002600 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002601 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002602
Jan Kiszkae269fb22010-04-14 15:51:09 +02002603 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2604 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002605
2606 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002607 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002608 if (rc == X86EMUL_CONTINUE)
2609 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002610 }
2611
Gleb Natapov19d04432010-04-15 12:29:50 +03002612 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002613}
2614
Gleb Natapova682e352010-03-18 15:20:21 +02002615static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002616 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002617{
2618 struct decode_cache *c = &ctxt->decode;
2619 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2620
Gleb Natapovd9271122010-03-18 15:20:22 +02002621 register_address_increment(c, &c->regs[reg], df * op->bytes);
2622 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002623}
2624
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002625int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002626x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002627{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002628 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002629 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002630 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002631 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002632
Gleb Natapov9de41572010-04-28 19:15:22 +03002633 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002634
Gleb Natapov1161624f12010-02-11 14:43:14 +02002635 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002636 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002637 goto done;
2638 }
2639
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002640 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002641 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002642 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002643 goto done;
2644 }
2645
Gleb Natapove92805a2010-02-10 14:21:35 +02002646 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002647 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002648 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002649 goto done;
2650 }
2651
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002652 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002653 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002654 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002655 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002656 string_done:
2657 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002658 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002659 goto done;
2660 }
2661 /* The second termination condition only applies for REPE
2662 * and REPNE. Test if the repeat string operation prefix is
2663 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2664 * corresponding termination condition according to:
2665 * - if REPE/REPZ and ZF = 0 then done
2666 * - if REPNE/REPNZ and ZF = 1 then done
2667 */
2668 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002669 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002670 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002671 ((ctxt->eflags & EFLG_ZF) == 0))
2672 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002673 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002674 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2675 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002676 }
Gleb Natapov063db062010-03-18 15:20:06 +02002677 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002678 }
2679
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002680 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002681 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002682 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002683 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002684 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002685 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002686 }
2687
Gleb Natapove35b7b92010-02-25 16:36:42 +02002688 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002689 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2690 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002691 if (rc != X86EMUL_CONTINUE)
2692 goto done;
2693 }
2694
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002695 if ((c->d & DstMask) == ImplicitOps)
2696 goto special_insn;
2697
2698
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002699 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2700 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002701 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2702 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002703 if (rc != X86EMUL_CONTINUE)
2704 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002705 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002706 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002707
Avi Kivity018a98d2007-11-27 19:30:56 +02002708special_insn:
2709
Laurent Viviere4e03de2007-09-18 11:52:50 +02002710 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002711 goto twobyte_insn;
2712
Laurent Viviere4e03de2007-09-18 11:52:50 +02002713 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714 case 0x00 ... 0x05:
2715 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002716 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002718 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002719 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002720 break;
2721 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002722 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002723 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002724 goto done;
2725 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726 case 0x08 ... 0x0d:
2727 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002728 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002730 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002731 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002732 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733 case 0x10 ... 0x15:
2734 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002735 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002737 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002738 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002739 break;
2740 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002741 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002742 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002743 goto done;
2744 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745 case 0x18 ... 0x1d:
2746 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002747 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002749 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002750 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002751 break;
2752 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002753 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002754 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002755 goto done;
2756 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002757 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002759 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 break;
2761 case 0x28 ... 0x2d:
2762 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002763 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 break;
2765 case 0x30 ... 0x35:
2766 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002767 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002768 break;
2769 case 0x38 ... 0x3d:
2770 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002771 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002773 case 0x40 ... 0x47: /* inc r16/r32 */
2774 emulate_1op("inc", c->dst, ctxt->eflags);
2775 break;
2776 case 0x48 ... 0x4f: /* dec r16/r32 */
2777 emulate_1op("dec", c->dst, ctxt->eflags);
2778 break;
2779 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002780 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002781 break;
2782 case 0x58 ... 0x5f: /* pop reg */
2783 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002784 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002785 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002786 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002787 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002788 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002789 rc = emulate_pusha(ctxt, ops);
2790 if (rc != X86EMUL_CONTINUE)
2791 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002792 break;
2793 case 0x61: /* popa */
2794 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002795 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002796 goto done;
2797 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002798 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002799 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002801 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002803 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002804 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002805 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002806 break;
2807 case 0x6c: /* insb */
2808 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002809 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002810 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002811 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002812 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002813 goto done;
2814 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002815 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2816 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002817 goto done; /* IO is needed, skip writeback */
2818 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002819 case 0x6e: /* outsb */
2820 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002821 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002822 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002823 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002824 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002825 goto done;
2826 }
Gleb Natapov79729952010-03-18 15:20:24 +02002827 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2828 &c->src.val, 1, ctxt->vcpu);
2829
2830 c->dst.type = OP_NONE; /* nothing to writeback */
2831 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002832 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002833 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002834 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002835 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002837 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838 case 0:
2839 goto add;
2840 case 1:
2841 goto or;
2842 case 2:
2843 goto adc;
2844 case 3:
2845 goto sbb;
2846 case 4:
2847 goto and;
2848 case 5:
2849 goto sub;
2850 case 6:
2851 goto xor;
2852 case 7:
2853 goto cmp;
2854 }
2855 break;
2856 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002857 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002858 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859 break;
2860 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002861 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002862 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002863 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002864 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002865 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866 break;
2867 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002868 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869 break;
2870 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002871 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872 break; /* 64b reg: zero-extend */
2873 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002874 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002875 break;
2876 }
2877 /*
2878 * Write back the memory destination with implicit LOCK
2879 * prefix.
2880 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002881 c->dst.val = c->src.val;
2882 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002883 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002884 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002885 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002886 case 0x8c: /* mov r/m, sreg */
2887 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002888 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002889 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002890 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002891 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002892 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002893 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002894 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002895 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002896 case 0x8e: { /* mov seg, r/m16 */
2897 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002898
2899 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002900
Gleb Natapovc6975182010-02-18 12:15:01 +02002901 if (c->modrm_reg == VCPU_SREG_CS ||
2902 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002903 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002904 goto done;
2905 }
2906
Glauber Costa310b5d32009-05-12 16:21:06 -04002907 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002908 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002909
Gleb Natapov2e873022010-03-18 15:20:18 +02002910 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002911
2912 c->dst.type = OP_NONE; /* Disable writeback. */
2913 break;
2914 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002916 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002917 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002918 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002920 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002921 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2922 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002923 break;
2924 }
2925 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002926 c->src.type = OP_REG;
2927 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002928 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2929 c->src.val = *(c->src.ptr);
2930 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002931 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002932 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002933 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002934 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002935 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002936 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002937 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002938 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002939 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2940 if (rc != X86EMUL_CONTINUE)
2941 goto done;
2942 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002943 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002945 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002947 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002948 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002949 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002950 case 0xa8 ... 0xa9: /* test ax, imm */
2951 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002953 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954 break;
2955 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002956 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957 case 0xae ... 0xaf: /* scas */
2958 DPRINTF("Urk! I don't handle SCAS.\n");
2959 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002960 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002961 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002962 case 0xc0 ... 0xc1:
2963 emulate_grp2(ctxt);
2964 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002965 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002966 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002967 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002968 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002969 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002970 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2971 mov:
2972 c->dst.val = c->src.val;
2973 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002974 case 0xcb: /* ret far */
2975 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002976 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002977 goto done;
2978 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002979 case 0xcf: /* iret */
2980 rc = emulate_iret(ctxt, ops);
2981
2982 if (rc != X86EMUL_CONTINUE)
2983 goto done;
2984 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002985 case 0xd0 ... 0xd1: /* Grp2 */
2986 c->src.val = 1;
2987 emulate_grp2(ctxt);
2988 break;
2989 case 0xd2 ... 0xd3: /* Grp2 */
2990 c->src.val = c->regs[VCPU_REGS_RCX];
2991 emulate_grp2(ctxt);
2992 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002993 case 0xe4: /* inb */
2994 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002995 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002996 case 0xe6: /* outb */
2997 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002998 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002999 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003000 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003001 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003002 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003003 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003004 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003005 }
3006 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003007 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003008 case 0xea: { /* jmp far */
3009 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003010 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003011 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3012
3013 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003014 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003015
Gleb Natapov414e6272010-04-28 19:15:26 +03003016 c->eip = 0;
3017 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003018 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003019 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003020 case 0xeb:
3021 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003022 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003023 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003024 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003025 case 0xec: /* in al,dx */
3026 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003027 c->src.val = c->regs[VCPU_REGS_RDX];
3028 do_io_in:
3029 c->dst.bytes = min(c->dst.bytes, 4u);
3030 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003031 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003032 goto done;
3033 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003034 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3035 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003036 goto done; /* IO is needed */
3037 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003038 case 0xee: /* out dx,al */
3039 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003040 c->src.val = c->regs[VCPU_REGS_RDX];
3041 do_io_out:
3042 c->dst.bytes = min(c->dst.bytes, 4u);
3043 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003044 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003045 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003046 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003047 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3048 ctxt->vcpu);
3049 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003050 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003051 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003052 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003053 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003054 case 0xf5: /* cmc */
3055 /* complement carry flag from eflags reg */
3056 ctxt->eflags ^= EFLG_CF;
3057 c->dst.type = OP_NONE; /* Disable writeback. */
3058 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003059 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003060 if (!emulate_grp3(ctxt, ops))
3061 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003062 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003063 case 0xf8: /* clc */
3064 ctxt->eflags &= ~EFLG_CF;
3065 c->dst.type = OP_NONE; /* Disable writeback. */
3066 break;
3067 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003068 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003069 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003070 goto done;
3071 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003072 ctxt->eflags &= ~X86_EFLAGS_IF;
3073 c->dst.type = OP_NONE; /* Disable writeback. */
3074 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003075 break;
3076 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003077 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003078 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003079 goto done;
3080 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003081 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003082 ctxt->eflags |= X86_EFLAGS_IF;
3083 c->dst.type = OP_NONE; /* Disable writeback. */
3084 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003085 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003086 case 0xfc: /* cld */
3087 ctxt->eflags &= ~EFLG_DF;
3088 c->dst.type = OP_NONE; /* Disable writeback. */
3089 break;
3090 case 0xfd: /* std */
3091 ctxt->eflags |= EFLG_DF;
3092 c->dst.type = OP_NONE; /* Disable writeback. */
3093 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003094 case 0xfe: /* Grp4 */
3095 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003096 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003097 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003098 goto done;
3099 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003100 case 0xff: /* Grp5 */
3101 if (c->modrm_reg == 5)
3102 goto jump_far;
3103 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003104 default:
3105 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003107
3108writeback:
3109 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003110 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003111 goto done;
3112
Gleb Natapov5cd21912010-03-18 15:20:26 +02003113 /*
3114 * restore dst type in case the decoding will be reused
3115 * (happens for string instruction )
3116 */
3117 c->dst.type = saved_dst_type;
3118
Gleb Natapova682e352010-03-18 15:20:21 +02003119 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003120 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3121 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003122
3123 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003124 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3125 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003126
Gleb Natapov5cd21912010-03-18 15:20:26 +02003127 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003128 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003129 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003130 /*
3131 * Re-enter guest when pio read ahead buffer is empty or,
3132 * if it is not used, after each 1024 iteration.
3133 */
3134 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3135 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003136 ctxt->restart = false;
3137 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003138 /*
3139 * reset read cache here in case string instruction is restared
3140 * without decoding
3141 */
3142 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003143 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003144
3145done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003146 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147
3148twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003149 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003151 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003152 u16 size;
3153 unsigned long address;
3154
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003155 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003156 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003157 goto cannot_emulate;
3158
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003159 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003160 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003161 goto done;
3162
Avi Kivity33e38852008-05-21 15:34:25 +03003163 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003164 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003165 /* Disable writeback. */
3166 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003167 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003169 rc = read_descriptor(ctxt, ops, c->src.ptr,
3170 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003171 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172 goto done;
3173 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003174 /* Disable writeback. */
3175 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003177 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003178 if (c->modrm_mod == 3) {
3179 switch (c->modrm_rm) {
3180 case 1:
3181 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003182 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003183 goto done;
3184 break;
3185 default:
3186 goto cannot_emulate;
3187 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003188 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003189 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003190 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003191 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003192 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003193 goto done;
3194 realmode_lidt(ctxt->vcpu, size, address);
3195 }
Avi Kivity16286d02008-04-14 14:40:50 +03003196 /* Disable writeback. */
3197 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198 break;
3199 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003200 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003201 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 break;
3203 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003204 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3205 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003206 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003208 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003209 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003210 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003212 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003213 /* Disable writeback. */
3214 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215 break;
3216 default:
3217 goto cannot_emulate;
3218 }
3219 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003220 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003221 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003222 if (rc != X86EMUL_CONTINUE)
3223 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003224 else
3225 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003226 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003227 case 0x06:
3228 emulate_clts(ctxt->vcpu);
3229 c->dst.type = OP_NONE;
3230 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003231 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003232 kvm_emulate_wbinvd(ctxt->vcpu);
3233 c->dst.type = OP_NONE;
3234 break;
3235 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003236 case 0x0d: /* GrpP (prefetch) */
3237 case 0x18: /* Grp16 (prefetch/nop) */
3238 c->dst.type = OP_NONE;
3239 break;
3240 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003241 switch (c->modrm_reg) {
3242 case 1:
3243 case 5 ... 7:
3244 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003245 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003246 goto done;
3247 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003248 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003249 c->dst.type = OP_NONE; /* no writeback */
3250 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003252 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3253 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003254 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003255 goto done;
3256 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003257 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003258 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003260 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003261 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003262 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003263 goto done;
3264 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003265 c->dst.type = OP_NONE;
3266 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003268 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3269 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003270 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003271 goto done;
3272 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003273
Gleb Natapov338dbc92010-04-28 19:15:32 +03003274 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3275 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3276 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3277 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003278 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003279 goto done;
3280 }
3281
Laurent Viviera01af5e2007-09-24 11:10:56 +02003282 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003284 case 0x30:
3285 /* wrmsr */
3286 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3287 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003288 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003289 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003290 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003291 }
3292 rc = X86EMUL_CONTINUE;
3293 c->dst.type = OP_NONE;
3294 break;
3295 case 0x32:
3296 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003297 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003298 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003299 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003300 } else {
3301 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3302 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3303 }
3304 rc = X86EMUL_CONTINUE;
3305 c->dst.type = OP_NONE;
3306 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003307 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003308 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003309 if (rc != X86EMUL_CONTINUE)
3310 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003311 else
3312 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003313 break;
3314 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003315 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003316 if (rc != X86EMUL_CONTINUE)
3317 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003318 else
3319 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003320 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003322 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003323 if (!test_cc(c->b, ctxt->eflags))
3324 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003326 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003327 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003328 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003329 c->dst.type = OP_NONE;
3330 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003331 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003332 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003333 break;
3334 case 0xa1: /* pop fs */
3335 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003336 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003337 goto done;
3338 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003339 case 0xa3:
3340 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003341 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003342 /* only subword offset */
3343 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003344 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003345 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003346 case 0xa4: /* shld imm8, r, r/m */
3347 case 0xa5: /* shld cl, r, r/m */
3348 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3349 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003350 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003351 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003352 break;
3353 case 0xa9: /* pop gs */
3354 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003355 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003356 goto done;
3357 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003358 case 0xab:
3359 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003360 /* only subword offset */
3361 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003362 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003363 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003364 case 0xac: /* shrd imm8, r, r/m */
3365 case 0xad: /* shrd cl, r, r/m */
3366 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3367 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003368 case 0xae: /* clflush */
3369 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003370 case 0xb0 ... 0xb1: /* cmpxchg */
3371 /*
3372 * Save real source value, then compare EAX against
3373 * destination.
3374 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003375 c->src.orig_val = c->src.val;
3376 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003377 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3378 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003379 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003380 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003381 } else {
3382 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003383 c->dst.type = OP_REG;
3384 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003385 }
3386 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387 case 0xb3:
3388 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003389 /* only subword offset */
3390 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003391 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003392 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003394 c->dst.bytes = c->op_bytes;
3395 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3396 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003398 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003399 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003400 case 0:
3401 goto bt;
3402 case 1:
3403 goto bts;
3404 case 2:
3405 goto btr;
3406 case 3:
3407 goto btc;
3408 }
3409 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003410 case 0xbb:
3411 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003412 /* only subword offset */
3413 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003414 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003415 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003416 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003417 c->dst.bytes = c->op_bytes;
3418 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3419 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003421 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003422 c->dst.bytes = c->op_bytes;
3423 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3424 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003425 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003427 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003428 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003429 goto done;
3430 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003431 default:
3432 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433 }
3434 goto writeback;
3435
3436cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003437 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438 return -1;
3439}