blob: 59564dcaab146aa711259ad1f361068b8880997c [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000032#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
Michael Ellermana7de7c72007-05-08 12:58:36 +100043#include "mpic.h"
44
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
51static struct mpic *mpics;
52static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000053static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100055#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000056#ifdef CONFIG_IRQ_ALL_CPUS
57#define distribute_irqs (1)
58#else
59#define distribute_irqs (0)
60#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100061#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062
Zang Roy-r6191172335932006-08-25 14:16:30 +100063#ifdef CONFIG_MPIC_WEIRD
64static u32 mpic_infos[][MPIC_IDX_END] = {
65 [0] = { /* Original OpenPIC compatible MPIC */
66 MPIC_GREG_BASE,
67 MPIC_GREG_FEATURE_0,
68 MPIC_GREG_GLOBAL_CONF_0,
69 MPIC_GREG_VENDOR_ID,
70 MPIC_GREG_IPI_VECTOR_PRI_0,
71 MPIC_GREG_IPI_STRIDE,
72 MPIC_GREG_SPURIOUS,
73 MPIC_GREG_TIMER_FREQ,
74
75 MPIC_TIMER_BASE,
76 MPIC_TIMER_STRIDE,
77 MPIC_TIMER_CURRENT_CNT,
78 MPIC_TIMER_BASE_CNT,
79 MPIC_TIMER_VECTOR_PRI,
80 MPIC_TIMER_DESTINATION,
81
82 MPIC_CPU_BASE,
83 MPIC_CPU_STRIDE,
84 MPIC_CPU_IPI_DISPATCH_0,
85 MPIC_CPU_IPI_DISPATCH_STRIDE,
86 MPIC_CPU_CURRENT_TASK_PRI,
87 MPIC_CPU_WHOAMI,
88 MPIC_CPU_INTACK,
89 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060090 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100091
92 MPIC_IRQ_BASE,
93 MPIC_IRQ_STRIDE,
94 MPIC_IRQ_VECTOR_PRI,
95 MPIC_VECPRI_VECTOR_MASK,
96 MPIC_VECPRI_POLARITY_POSITIVE,
97 MPIC_VECPRI_POLARITY_NEGATIVE,
98 MPIC_VECPRI_SENSE_LEVEL,
99 MPIC_VECPRI_SENSE_EDGE,
100 MPIC_VECPRI_POLARITY_MASK,
101 MPIC_VECPRI_SENSE_MASK,
102 MPIC_IRQ_DESTINATION
103 },
104 [1] = { /* Tsi108/109 PIC */
105 TSI108_GREG_BASE,
106 TSI108_GREG_FEATURE_0,
107 TSI108_GREG_GLOBAL_CONF_0,
108 TSI108_GREG_VENDOR_ID,
109 TSI108_GREG_IPI_VECTOR_PRI_0,
110 TSI108_GREG_IPI_STRIDE,
111 TSI108_GREG_SPURIOUS,
112 TSI108_GREG_TIMER_FREQ,
113
114 TSI108_TIMER_BASE,
115 TSI108_TIMER_STRIDE,
116 TSI108_TIMER_CURRENT_CNT,
117 TSI108_TIMER_BASE_CNT,
118 TSI108_TIMER_VECTOR_PRI,
119 TSI108_TIMER_DESTINATION,
120
121 TSI108_CPU_BASE,
122 TSI108_CPU_STRIDE,
123 TSI108_CPU_IPI_DISPATCH_0,
124 TSI108_CPU_IPI_DISPATCH_STRIDE,
125 TSI108_CPU_CURRENT_TASK_PRI,
126 TSI108_CPU_WHOAMI,
127 TSI108_CPU_INTACK,
128 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600129 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000130
131 TSI108_IRQ_BASE,
132 TSI108_IRQ_STRIDE,
133 TSI108_IRQ_VECTOR_PRI,
134 TSI108_VECPRI_VECTOR_MASK,
135 TSI108_VECPRI_POLARITY_POSITIVE,
136 TSI108_VECPRI_POLARITY_NEGATIVE,
137 TSI108_VECPRI_SENSE_LEVEL,
138 TSI108_VECPRI_SENSE_EDGE,
139 TSI108_VECPRI_POLARITY_MASK,
140 TSI108_VECPRI_SENSE_MASK,
141 TSI108_IRQ_DESTINATION
142 },
143};
144
145#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
146
147#else /* CONFIG_MPIC_WEIRD */
148
149#define MPIC_INFO(name) MPIC_##name
150
151#endif /* CONFIG_MPIC_WEIRD */
152
Meador Inged6a26392011-03-14 10:01:07 +0000153static inline unsigned int mpic_processor_id(struct mpic *mpic)
154{
155 unsigned int cpu = 0;
156
157 if (mpic->flags & MPIC_PRIMARY)
158 cpu = hard_smp_processor_id();
159
160 return cpu;
161}
162
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163/*
164 * Register accessor functions
165 */
166
167
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100168static inline u32 _mpic_read(enum mpic_reg_type type,
169 struct mpic_reg_bank *rb,
170 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100172 switch(type) {
173#ifdef CONFIG_PPC_DCR
174 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000175 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100176#endif
177 case mpic_access_mmio_be:
178 return in_be32(rb->base + (reg >> 2));
179 case mpic_access_mmio_le:
180 default:
181 return in_le32(rb->base + (reg >> 2));
182 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183}
184
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100185static inline void _mpic_write(enum mpic_reg_type type,
186 struct mpic_reg_bank *rb,
187 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100189 switch(type) {
190#ifdef CONFIG_PPC_DCR
191 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100192 dcr_write(rb->dhost, reg, value);
193 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194#endif
195 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100196 out_be32(rb->base + (reg >> 2), value);
197 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100198 case mpic_access_mmio_le:
199 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100200 out_le32(rb->base + (reg >> 2), value);
201 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100202 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203}
204
205static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
206{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000208 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
209 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100211 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
212 type = mpic_access_mmio_be;
213 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
217{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000218 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
219 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100221 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222}
223
Scott Woodea941872011-03-24 16:43:55 -0500224static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
225{
226 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
227 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
228
229 if (tm >= 4)
230 offset += 0x1000 / 4;
231
232 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
233}
234
235static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
236{
237 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
238 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
239
240 if (tm >= 4)
241 offset += 0x1000 / 4;
242
243 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
244}
245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
247{
Meador Inged6a26392011-03-14 10:01:07 +0000248 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100250 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252
253static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
254{
Meador Inged6a26392011-03-14 10:01:07 +0000255 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100257 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258}
259
260static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
261{
262 unsigned int isu = src_no >> mpic->isu_shift;
263 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000264 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265
Michael Ellerman11a6b292009-07-05 16:08:52 +0000266 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
267 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000268#ifdef CONFIG_MPIC_BROKEN_REGREAD
269 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000270 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
271 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000272#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000273 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274}
275
276static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
277 unsigned int reg, u32 value)
278{
279 unsigned int isu = src_no >> mpic->isu_shift;
280 unsigned int idx = src_no & mpic->isu_mask;
281
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100282 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000283 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000284
285#ifdef CONFIG_MPIC_BROKEN_REGREAD
286 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000287 mpic->isu_reg0_shadow[src_no] =
288 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000289#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290}
291
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100292#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
293#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
295#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500296#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
297#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
299#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
300#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
301#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
302
303
304/*
305 * Low level utility functions
306 */
307
308
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600309static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100310 struct mpic_reg_bank *rb, unsigned int offset,
311 unsigned int size)
312{
313 rb->base = ioremap(phys_addr + offset, size);
314 BUG_ON(rb->base == NULL);
315}
316
317#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000318static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
319 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100320 unsigned int offset, unsigned int size)
321{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000322 const u32 *dbasep;
323
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000324 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000325
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000326 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100327 BUG_ON(!DCR_MAP_OK(rb->dhost));
328}
329
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000330static inline void mpic_map(struct mpic *mpic, struct device_node *node,
331 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
332 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100333{
334 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000335 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100336 else
337 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
338}
339#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000340#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100341#endif /* !CONFIG_PPC_DCR */
342
343
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344
345/* Check if we have one of those nice broken MPICs with a flipped endian on
346 * reads from IPI registers
347 */
348static void __init mpic_test_broken_ipi(struct mpic *mpic)
349{
350 u32 r;
351
Zang Roy-r6191172335932006-08-25 14:16:30 +1000352 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
353 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000354
355 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
356 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
357 mpic->flags |= MPIC_BROKEN_IPI;
358 }
359}
360
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000361#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000362
363/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
364 * to force the edge setting on the MPIC and do the ack workaround.
365 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100366static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000367{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100370 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371}
372
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100373
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100374static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100376 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000377
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100378 if (fixup->applebase) {
379 unsigned int soff = (fixup->index >> 3) & ~3;
380 unsigned int mask = 1U << (fixup->index & 0x1f);
381 writel(mask, fixup->applebase + soff);
382 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000383 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100384 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
385 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000386 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100387 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000388}
389
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100391 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100392{
393 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
394 unsigned long flags;
395 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000396
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100397 if (fixup->base == NULL)
398 return;
399
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100400 DBG("startup_ht_interrupt(0x%x) index: %d\n",
401 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000402 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403 /* Enable and configure */
404 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
405 tmp = readl(fixup->base + 4);
406 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100407 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100408 tmp |= 0x22;
409 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000410 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000411
412#ifdef CONFIG_PM
413 /* use the lowest bit inverted to the actual HW,
414 * set if this fixup was enabled, clear otherwise */
415 mpic->save_data[source].fixup_data = tmp | 1;
416#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100417}
418
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100419static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100420{
421 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
422 unsigned long flags;
423 u32 tmp;
424
425 if (fixup->base == NULL)
426 return;
427
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100428 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100429
430 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000431 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100432 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
433 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100434 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100435 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000436 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000437
438#ifdef CONFIG_PM
439 /* use the lowest bit inverted to the actual HW,
440 * set if this fixup was enabled, clear otherwise */
441 mpic->save_data[source].fixup_data = tmp & ~1;
442#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100443}
444
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000445#ifdef CONFIG_PCI_MSI
446static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
447 unsigned int devfn)
448{
449 u8 __iomem *base;
450 u8 pos, flags;
451 u64 addr = 0;
452
453 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
454 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
455 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
456 if (id == PCI_CAP_ID_HT) {
457 id = readb(devbase + pos + 3);
458 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
459 break;
460 }
461 }
462
463 if (pos == 0)
464 return;
465
466 base = devbase + pos;
467
468 flags = readb(base + HT_MSI_FLAGS);
469 if (!(flags & HT_MSI_FLAGS_FIXED)) {
470 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
471 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
472 }
473
Ingo Molnarfe333322009-01-06 14:26:03 +0000474 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000475 PCI_SLOT(devfn), PCI_FUNC(devfn),
476 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
477
478 if (!(flags & HT_MSI_FLAGS_ENABLE))
479 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
480}
481#else
482static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
483 unsigned int devfn)
484{
485 return;
486}
487#endif
488
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100489static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
490 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000491{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100492 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100493 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100495 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000496
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100497 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
498 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
499 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400500 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100501 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100502 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100503 break;
504 }
505 }
506 if (pos == 0)
507 return;
508
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100509 base = devbase + pos;
510 writeb(0x01, base + 2);
511 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100512
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100513 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
514 " has %d irqs\n",
515 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100516
517 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100518 writeb(0x10 + 2 * i, base + 2);
519 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100521 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
522 /* mask it , will be unmasked later */
523 tmp |= 0x1;
524 writel(tmp, base + 4);
525 mpic->fixups[irq].index = i;
526 mpic->fixups[irq].base = base;
527 /* Apple HT PIC has a non-standard way of doing EOIs */
528 if ((vdid & 0xffff) == 0x106b)
529 mpic->fixups[irq].applebase = devbase + 0x60;
530 else
531 mpic->fixups[irq].applebase = NULL;
532 writeb(0x11 + 2 * i, base + 2);
533 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534 }
535}
536
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100538static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000539{
540 unsigned int devfn;
541 u8 __iomem *cfgspace;
542
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100543 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000544
545 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000546 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000547 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548
549 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000550 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000551
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100552 /* Map U3 config space. We assume all IO-APICs are on the primary bus
553 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100555 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 BUG_ON(cfgspace == NULL);
557
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100558 /* Now we scan all slots. We do a very quick scan, we read the header
559 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100561 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 u8 __iomem *devbase = cfgspace + (devfn << 8);
563 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
564 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100565 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000566
567 DBG("devfn %x, l: %x\n", devfn, l);
568
569 /* If no device, skip */
570 if (l == 0xffffffff || l == 0x00000000 ||
571 l == 0x0000ffff || l == 0xffff0000)
572 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100573 /* Check if is supports capability lists */
574 s = readw(devbase + PCI_STATUS);
575 if (!(s & PCI_STATUS_CAP_LIST))
576 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000577
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100578 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000579 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000580
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581 next:
582 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100583 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584 devfn += 7;
585 }
586}
587
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000588#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700589
590static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
591{
592 return 0;
593}
594
595static void __init mpic_scan_ht_pics(struct mpic *mpic)
596{
597}
598
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000599#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000601/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000602static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000603{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000604 if (irq < NUM_ISA_INTERRUPTS)
605 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000606
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100607 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000608}
609
Tony Breedsd69a78d2009-04-07 18:26:54 +0000610/* Determine if the linux irq is an IPI */
611static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
612{
Grant Likely476eb492011-05-04 15:02:15 +1000613 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000614
615 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
616}
617
Scott Woodea941872011-03-24 16:43:55 -0500618/* Determine if the linux irq is a timer */
619static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
620{
621 unsigned int src = virq_to_hw(irq);
622
623 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
624}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000625
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000626/* Convert a cpu mask from logical to physical cpu numbers. */
627static inline u32 mpic_physmask(u32 cpumask)
628{
629 int i;
630 u32 mask = 0;
631
Milton Millerebc04212011-05-10 19:28:59 +0000632 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000633 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
634 return mask;
635}
636
637#ifdef CONFIG_SMP
638/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000639static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000640{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000641 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642}
643#endif
644
645/* Get the mpic structure from the irq number */
646static inline struct mpic * mpic_from_irq(unsigned int irq)
647{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100648 return irq_get_chip_data(irq);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000649}
650
651/* Get the mpic structure from the irq data */
652static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
653{
654 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000655}
656
657/* Send an EOI */
658static inline void mpic_eoi(struct mpic *mpic)
659{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000660 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
661 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662}
663
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664/*
665 * Linux descriptor level callbacks
666 */
667
668
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000669void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000670{
671 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000672 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000673 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000675 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676
Zang Roy-r6191172335932006-08-25 14:16:30 +1000677 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
678 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100679 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000680 /* make sure mask gets to controller before we return to user */
681 do {
682 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000683 printk(KERN_ERR "%s: timeout on hwirq %u\n",
684 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000685 break;
686 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000687 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100688}
689
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000690void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000691{
692 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000693 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000694 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000695
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000696 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000697
Zang Roy-r6191172335932006-08-25 14:16:30 +1000698 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
699 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100700 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000701
702 /* make sure mask gets to controller before we return to user */
703 do {
704 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000705 printk(KERN_ERR "%s: timeout on hwirq %u\n",
706 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000707 break;
708 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000709 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710}
711
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000712void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000714 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000715
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100716#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000717 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100718#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000719 /* We always EOI on end_irq() even for edge interrupts since that
720 * should only lower the priority, the MPIC should have properly
721 * latched another edge interrupt coming in anyway
722 */
723
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724 mpic_eoi(mpic);
725}
726
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000727#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000728
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000729static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000730{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000731 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000732 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000734 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000735
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100736 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000737 mpic_ht_end_irq(mpic, src);
738}
739
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000740static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000741{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000742 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000743 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000745 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100746 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000747
748 return 0;
749}
750
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000751static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000752{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000753 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000754 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000755
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100756 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000757 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000758}
759
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000760static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000761{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000762 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000763 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764
765#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000766 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000767#endif
768 /* We always EOI on end_irq() even for edge interrupts since that
769 * should only lower the priority, the MPIC should have properly
770 * latched another edge interrupt coming in anyway
771 */
772
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100773 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000774 mpic_ht_end_irq(mpic, src);
775 mpic_eoi(mpic);
776}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000777#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000778
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779#ifdef CONFIG_SMP
780
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000781static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000783 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000784 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000786 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000787 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
788}
789
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000790static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000791{
792 /* NEVER disable an IPI... that's just plain wrong! */
793}
794
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000795static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000796{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000797 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000798
799 /*
800 * IPIs are marked IRQ_PER_CPU. This has the side effect of
801 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
802 * applying to them. We EOI them late to avoid re-entering.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000803 */
804 mpic_eoi(mpic);
805}
806
807#endif /* CONFIG_SMP */
808
Scott Woodea941872011-03-24 16:43:55 -0500809static void mpic_unmask_tm(struct irq_data *d)
810{
811 struct mpic *mpic = mpic_from_irq_data(d);
812 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
813
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000814 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea941872011-03-24 16:43:55 -0500815 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
816 mpic_tm_read(src);
817}
818
819static void mpic_mask_tm(struct irq_data *d)
820{
821 struct mpic *mpic = mpic_from_irq_data(d);
822 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
823
824 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
825 mpic_tm_read(src);
826}
827
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000828int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
829 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000831 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000832 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000833
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000834 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000835 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000836
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000837 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
838 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000839 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000840
Milton Miller2a116f32011-05-10 19:29:02 +0000841 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000842
843 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000844 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000845 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700846
847 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000848}
849
Zang Roy-r6191172335932006-08-25 14:16:30 +1000850static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000851{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000852 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700853 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000854 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000855 return MPIC_INFO(VECPRI_SENSE_EDGE) |
856 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000857 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700858 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000859 return MPIC_INFO(VECPRI_SENSE_EDGE) |
860 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000861 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000862 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
863 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000864 case IRQ_TYPE_LEVEL_LOW:
865 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000866 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
867 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000868 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700869}
870
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000871int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700872{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000873 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000874 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700875 unsigned int vecpri, vold, vnew;
876
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700877 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000878 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700879
880 if (src >= mpic->irq_count)
881 return -EINVAL;
882
883 if (flow_type == IRQ_TYPE_NONE)
884 if (mpic->senses && src < mpic->senses_count)
885 flow_type = mpic->senses[src];
886 if (flow_type == IRQ_TYPE_NONE)
887 flow_type = IRQ_TYPE_LEVEL_LOW;
888
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100889 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700890
891 if (mpic_is_ht_interrupt(mpic, src))
892 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
893 MPIC_VECPRI_SENSE_EDGE;
894 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000895 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700896
Zang Roy-r6191172335932006-08-25 14:16:30 +1000897 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
898 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
899 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700900 vnew |= vecpri;
901 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000902 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700903
Justin P. Mattocke075cd72011-11-21 06:43:26 +0000904 return IRQ_SET_MASK_OK_NOCOPY;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000905}
906
Olof Johansson38958dd2007-12-12 17:44:46 +1100907void mpic_set_vector(unsigned int virq, unsigned int vector)
908{
909 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000910 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100911 unsigned int vecpri;
912
913 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
914 mpic, virq, src, vector);
915
916 if (src >= mpic->irq_count)
917 return;
918
919 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
920 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
921 vecpri |= vector;
922 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
923}
924
Meador Ingedfec2202011-03-14 10:01:06 +0000925void mpic_set_destination(unsigned int virq, unsigned int cpuid)
926{
927 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000928 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000929
930 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
931 mpic, virq, src, cpuid);
932
933 if (src >= mpic->irq_count)
934 return;
935
936 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
937}
938
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000939static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000940 .irq_mask = mpic_mask_irq,
941 .irq_unmask = mpic_unmask_irq,
942 .irq_eoi = mpic_end_irq,
943 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000944};
945
946#ifdef CONFIG_SMP
947static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000948 .irq_mask = mpic_mask_ipi,
949 .irq_unmask = mpic_unmask_ipi,
950 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000951};
952#endif /* CONFIG_SMP */
953
Scott Woodea941872011-03-24 16:43:55 -0500954static struct irq_chip mpic_tm_chip = {
955 .irq_mask = mpic_mask_tm,
956 .irq_unmask = mpic_unmask_tm,
957 .irq_eoi = mpic_end_irq,
958};
959
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000960#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000961static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000962 .irq_startup = mpic_startup_ht_irq,
963 .irq_shutdown = mpic_shutdown_ht_irq,
964 .irq_mask = mpic_mask_irq,
965 .irq_unmask = mpic_unmask_ht_irq,
966 .irq_eoi = mpic_end_ht_irq,
967 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000968};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000969#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000970
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000971
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000972static int mpic_host_match(struct irq_host *h, struct device_node *node)
973{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000974 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000975 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000976}
977
978static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700979 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000981 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700982 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000983
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700984 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000985
Olof Johansson7df24572007-01-28 23:33:18 -0600986 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000987 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000988 if (mpic->protected && test_bit(hw, mpic->protected))
989 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700990
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000991#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600992 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000993 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
994
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700995 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100996 irq_set_chip_data(virq, mpic);
997 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000998 handle_percpu_irq);
999 return 0;
1000 }
1001#endif /* CONFIG_SMP */
1002
Scott Woodea941872011-03-24 16:43:55 -05001003 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
1004 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1005
1006 DBG("mpic: mapping as timer\n");
1007 irq_set_chip_data(virq, mpic);
1008 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1009 handle_fasteoi_irq);
1010 return 0;
1011 }
1012
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001013 if (hw >= mpic->irq_count)
1014 return -EINVAL;
1015
Michael Ellermana7de7c72007-05-08 12:58:36 +10001016 mpic_msi_reserve_hwirq(mpic, hw);
1017
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001018 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019 chip = &mpic->hc_irq;
1020
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001021#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001022 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001023 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001024 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001025#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001026
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001027 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001028
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001029 irq_set_chip_data(virq, mpic);
1030 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001031
1032 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001033 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001034
Meador Ingedfec2202011-03-14 10:01:06 +00001035 /* If the MPIC was reset, then all vectors have already been
1036 * initialized. Otherwise, a per source lazy initialization
1037 * is done here.
1038 */
1039 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001040 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001041 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001042 mpic_irq_set_priority(virq, 8);
1043 }
1044
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001045 return 0;
1046}
1047
1048static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001049 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001050 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1051
1052{
Scott Wood22d168c2011-03-24 16:43:54 -05001053 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001054 static unsigned char map_mpic_senses[4] = {
1055 IRQ_TYPE_EDGE_RISING,
1056 IRQ_TYPE_LEVEL_LOW,
1057 IRQ_TYPE_LEVEL_HIGH,
1058 IRQ_TYPE_EDGE_FALLING,
1059 };
1060
1061 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001062 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1063 /*
1064 * Freescale MPIC with extended intspec:
1065 * First two cells are as usual. Third specifies
1066 * an "interrupt type". Fourth is type-specific data.
1067 *
1068 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1069 */
1070 switch (intspec[2]) {
1071 case 0:
1072 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1073 break;
1074 case 2:
1075 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1076 return -EINVAL;
1077
1078 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1079 break;
1080 case 3:
1081 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1082 return -EINVAL;
1083
1084 *out_hwirq = mpic->timer_vecs[intspec[0]];
1085 break;
1086 default:
1087 pr_debug("%s: unknown irq type %u\n",
1088 __func__, intspec[2]);
1089 return -EINVAL;
1090 }
1091
1092 *out_flags = map_mpic_senses[intspec[1] & 3];
1093 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001094 u32 mask = 0x3;
1095
1096 /* Apple invented a new race of encoding on machines with
1097 * an HT APIC. They encode, among others, the index within
1098 * the HT APIC. We don't care about it here since thankfully,
1099 * it appears that they have the APIC already properly
1100 * configured, and thus our current fixup code that reads the
1101 * APIC config works fine. However, we still need to mask out
1102 * bits in the specifier to make sure we only get bit 0 which
1103 * is the level/edge bit (the only sense bit exposed by Apple),
1104 * as their bit 1 means something else.
1105 */
1106 if (machine_is(powermac))
1107 mask = 0x1;
1108 *out_flags = map_mpic_senses[intspec[1] & mask];
1109 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001110 *out_flags = IRQ_TYPE_NONE;
1111
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001112 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1113 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1114
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001115 return 0;
1116}
1117
1118static struct irq_host_ops mpic_host_ops = {
1119 .match = mpic_host_match,
1120 .map = mpic_host_map,
1121 .xlate = mpic_host_xlate,
1122};
1123
Meador Ingedfec2202011-03-14 10:01:06 +00001124static int mpic_reset_prohibited(struct device_node *node)
1125{
1126 return node && of_get_property(node, "pic-no-reset", NULL);
1127}
1128
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129/*
1130 * Exported functions
1131 */
1132
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001133struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001134 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001135 unsigned int flags,
1136 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001137 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001138 const char *name)
1139{
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001140 int i, psize, intvec_top;
1141 struct mpic *mpic;
1142 u32 greg_feature;
1143 const char *vers;
1144 const u32 *psrc;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001145
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001146 /* This code assumes that a non-NULL device node is passed in */
1147 BUG_ON(!node);
1148
1149 /* Pick the physical address from the device tree if unspecified */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001150 if (!phys_addr) {
Kyle Moffett8bf41562011-12-02 06:27:59 +00001151 /* Check if it is DCR-based */
1152 if (of_get_property(node, "dcr-reg", NULL)) {
1153 flags |= MPIC_USES_DCR;
1154 } else {
1155 struct resource r;
1156 if (of_address_to_resource(node, 0, &r))
1157 return NULL;
1158 phys_addr = r.start;
1159 }
1160 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161
Kumar Gala85355bb2009-06-18 22:01:20 +00001162 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001163 if (mpic == NULL)
1164 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001165
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001166 mpic->name = name;
1167
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001168 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001169 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001170 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001171 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001172#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001173 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001174 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001175 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001176 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001177#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001178
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001179#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001180 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001181 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001182#endif /* CONFIG_SMP */
1183
Scott Woodea941872011-03-24 16:43:55 -05001184 mpic->hc_tm = mpic_tm_chip;
1185 mpic->hc_tm.name = name;
1186
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001187 mpic->flags = flags;
1188 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001189 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001190 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001191
Olof Johansson7df24572007-01-28 23:33:18 -06001192 if (flags & MPIC_LARGE_VECTORS)
1193 intvec_top = 2047;
1194 else
1195 intvec_top = 255;
1196
Scott Woodea941872011-03-24 16:43:55 -05001197 mpic->timer_vecs[0] = intvec_top - 12;
1198 mpic->timer_vecs[1] = intvec_top - 11;
1199 mpic->timer_vecs[2] = intvec_top - 10;
1200 mpic->timer_vecs[3] = intvec_top - 9;
1201 mpic->timer_vecs[4] = intvec_top - 8;
1202 mpic->timer_vecs[5] = intvec_top - 7;
1203 mpic->timer_vecs[6] = intvec_top - 6;
1204 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001205 mpic->ipi_vecs[0] = intvec_top - 4;
1206 mpic->ipi_vecs[1] = intvec_top - 3;
1207 mpic->ipi_vecs[2] = intvec_top - 2;
1208 mpic->ipi_vecs[3] = intvec_top - 1;
1209 mpic->spurious_vec = intvec_top;
1210
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001211 /* Check for "big-endian" in device-tree */
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001212 if (of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001213 mpic->flags |= MPIC_BIG_ENDIAN;
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001214 if (of_device_is_compatible(node, "fsl,mpic"))
Scott Wood22d168c2011-03-24 16:43:54 -05001215 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001216
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001217 /* Look for protected sources */
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001218 psrc = of_get_property(node, "protected-sources", &psize);
1219 if (psrc) {
1220 /* Allocate a bitmap with one bit per interrupt */
1221 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1222 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1223 BUG_ON(mpic->protected == NULL);
1224 for (i = 0; i < psize/sizeof(u32); i++) {
1225 if (psrc[i] > intvec_top)
1226 continue;
1227 __set_bit(psrc[i], mpic->protected);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001228 }
1229 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001230
Zang Roy-r6191172335932006-08-25 14:16:30 +10001231#ifdef CONFIG_MPIC_WEIRD
1232 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1233#endif
1234
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001235 /* default register type */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001236 if (flags & MPIC_BIG_ENDIAN)
1237 mpic->reg_type = mpic_access_mmio_be;
1238 else
1239 mpic->reg_type = mpic_access_mmio_le;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001240
Kyle Moffett8bf41562011-12-02 06:27:59 +00001241 /*
1242 * An MPIC with a "dcr-reg" property must be accessed that way, but
1243 * only if the kernel includes DCR support.
1244 */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001245#ifdef CONFIG_PPC_DCR
Kyle Moffett8bf41562011-12-02 06:27:59 +00001246 if (flags & MPIC_USES_DCR)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001247 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001248#else
Kyle Moffett8bf41562011-12-02 06:27:59 +00001249 BUG_ON(flags & MPIC_USES_DCR);
1250#endif
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001251
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001252 /* Map the global registers */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001253 mpic_map(mpic, node, phys_addr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1254 mpic_map(mpic, node, phys_addr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001255
1256 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001257
1258 /* When using a device-node, reset requests are only honored if the MPIC
1259 * is allowed to reset.
1260 */
1261 if (mpic_reset_prohibited(node))
1262 mpic->flags |= MPIC_NO_RESET;
1263
1264 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1265 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001266 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1267 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001268 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001269 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270 & MPIC_GREG_GCONF_RESET)
1271 mb();
1272 }
1273
Kumar Galad91e4ea2009-01-07 15:53:29 -06001274 /* CoreInt */
1275 if (flags & MPIC_ENABLE_COREINT)
1276 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1277 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1278 | MPIC_GREG_GCONF_COREINT);
1279
Olof Johanssonf3653552007-12-20 13:11:18 -06001280 if (flags & MPIC_ENABLE_MCK)
1281 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1282 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1283 | MPIC_GREG_GCONF_MCK);
1284
Timur Tabi14b92472011-07-08 11:12:42 +00001285 /*
1286 * Read feature register. For non-ISU MPICs, num sources as well. On
1287 * ISU MPICs, sources are counted as ISUs are added
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001288 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001289 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001290 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001291 if (flags & MPIC_BROKEN_FRR_NIRQS)
1292 mpic->num_sources = mpic->irq_count;
1293 else
1294 mpic->num_sources =
1295 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1296 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001297 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001298
Timur Tabi14b92472011-07-08 11:12:42 +00001299 /*
1300 * The MPIC driver will crash if there are more cores than we
1301 * can initialize, so we may as well catch that problem here.
1302 */
1303 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1304
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305 /* Map the per-CPU registers */
Timur Tabi14b92472011-07-08 11:12:42 +00001306 for_each_possible_cpu(i) {
1307 unsigned int cpu = get_hard_smp_processor_id(i);
1308
Kyle Moffett8bf41562011-12-02 06:27:59 +00001309 mpic_map(mpic, node, phys_addr, &mpic->cpuregs[cpu],
Timur Tabi14b92472011-07-08 11:12:42 +00001310 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001311 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001312 }
1313
1314 /* Initialize main ISU if none provided */
1315 if (mpic->isu_size == 0) {
1316 mpic->isu_size = mpic->num_sources;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001317 mpic_map(mpic, node, phys_addr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001318 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001319 }
1320 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1321 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1322
Kumar Gala31207da2009-05-08 12:08:20 +00001323 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1324 isu_size ? isu_size : mpic->num_sources,
1325 &mpic_host_ops,
1326 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1327 if (mpic->irqhost == NULL)
1328 return NULL;
1329
1330 mpic->irqhost->host_data = mpic;
1331
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001332 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001333 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001334 case 1:
1335 vers = "1.0";
1336 break;
1337 case 2:
1338 vers = "1.2";
1339 break;
1340 case 3:
1341 vers = "1.3";
1342 break;
1343 default:
1344 vers = "<unknown>";
1345 break;
1346 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001347 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1348 " max %d CPUs\n",
Kyle Moffett8bf41562011-12-02 06:27:59 +00001349 name, vers, (unsigned long long)phys_addr, num_possible_cpus());
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001350 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1351 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352
1353 mpic->next = mpics;
1354 mpics = mpic;
1355
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001356 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001357 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001358 irq_set_default_host(mpic->irqhost);
1359 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001360
1361 return mpic;
1362}
1363
1364void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001365 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366{
1367 unsigned int isu_first = isu_num * mpic->isu_size;
1368
1369 BUG_ON(isu_num >= MPIC_MAX_ISU);
1370
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001371 mpic_map(mpic, mpic->irqhost->of_node,
1372 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001373 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001374
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001375 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1376 mpic->num_sources = isu_first + mpic->isu_size;
1377}
1378
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001379void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1380{
1381 mpic->senses = senses;
1382 mpic->senses_count = count;
1383}
1384
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385void __init mpic_init(struct mpic *mpic)
1386{
1387 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001388 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001389
1390 BUG_ON(mpic->num_sources == 0);
1391
1392 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1393
1394 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001395 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001396
Scott Woodea941872011-03-24 16:43:55 -05001397 /* Initialize timers to our reserved vectors and mask them for now */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001398 for (i = 0; i < 4; i++) {
1399 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001400 i * MPIC_INFO(TIMER_STRIDE) +
Scott Woodea941872011-03-24 16:43:55 -05001401 MPIC_INFO(TIMER_DESTINATION),
1402 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001403 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001404 i * MPIC_INFO(TIMER_STRIDE) +
1405 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001407 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001408 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001409 }
1410
1411 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1412 mpic_test_broken_ipi(mpic);
1413 for (i = 0; i < 4; i++) {
1414 mpic_ipi_write(i,
1415 MPIC_VECPRI_MASK |
1416 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001417 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001418 }
1419
1420 /* Initialize interrupt sources */
1421 if (mpic->irq_count == 0)
1422 mpic->irq_count = mpic->num_sources;
1423
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001424 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001425 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001426 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001427 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001428 mpic_u3msi_init(mpic);
1429 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001430
Olof Johansson38958dd2007-12-12 17:44:46 +11001431 mpic_pasemi_msi_init(mpic);
1432
Meador Inged6a26392011-03-14 10:01:07 +00001433 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001434
Meador Ingedfec2202011-03-14 10:01:06 +00001435 if (!(mpic->flags & MPIC_NO_RESET)) {
1436 for (i = 0; i < mpic->num_sources; i++) {
1437 /* start with vector = source number, and masked */
1438 u32 vecpri = MPIC_VECPRI_MASK | i |
1439 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001440
Meador Ingedfec2202011-03-14 10:01:06 +00001441 /* check if protected */
1442 if (mpic->protected && test_bit(i, mpic->protected))
1443 continue;
1444 /* init hw */
1445 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1446 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1447 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448 }
1449
Olof Johansson7df24572007-01-28 23:33:18 -06001450 /* Init spurious vector */
1451 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452
Zang Roy-r6191172335932006-08-25 14:16:30 +10001453 /* Disable 8259 passthrough, if supported */
1454 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1455 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1456 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1457 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001459 if (mpic->flags & MPIC_NO_BIAS)
1460 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1461 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1462 | MPIC_GREG_GCONF_NO_BIAS);
1463
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001465 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001466
1467#ifdef CONFIG_PM
1468 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001469 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1470 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001471 BUG_ON(mpic->save_data == NULL);
1472#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001473}
1474
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001475void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1476{
1477 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001479 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1480 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1481 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1482 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1483}
1484
1485void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1486{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001487 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001488 u32 v;
1489
Thomas Gleixner203041a2010-02-18 02:23:18 +00001490 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001491 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1492 if (enable)
1493 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1494 else
1495 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1496 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001497 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001498}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001499
1500void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1501{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001502 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001503 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504 unsigned long flags;
1505 u32 reg;
1506
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001507 if (!mpic)
1508 return;
1509
Thomas Gleixner203041a2010-02-18 02:23:18 +00001510 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001511 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001512 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001513 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001514 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Scott Woodea941872011-03-24 16:43:55 -05001516 } else if (mpic_is_tm(mpic, irq)) {
1517 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1518 ~MPIC_VECPRI_PRIORITY_MASK;
1519 mpic_tm_write(src - mpic->timer_vecs[0],
1520 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001521 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001522 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001523 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001524 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001525 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1526 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001527 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001528}
1529
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530void mpic_setup_this_cpu(void)
1531{
1532#ifdef CONFIG_SMP
1533 struct mpic *mpic = mpic_primary;
1534 unsigned long flags;
1535 u32 msk = 1 << hard_smp_processor_id();
1536 unsigned int i;
1537
1538 BUG_ON(mpic == NULL);
1539
1540 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1541
Thomas Gleixner203041a2010-02-18 02:23:18 +00001542 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001543
1544 /* let the mpic know we want intrs. default affinity is 0xffffffff
1545 * until changed via /proc. That's how it's done on x86. If we want
1546 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001547 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548 */
1549 if (distribute_irqs) {
1550 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001551 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1552 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553 }
1554
1555 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001556 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001557
Thomas Gleixner203041a2010-02-18 02:23:18 +00001558 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001559#endif /* CONFIG_SMP */
1560}
1561
1562int mpic_cpu_get_priority(void)
1563{
1564 struct mpic *mpic = mpic_primary;
1565
Zang Roy-r6191172335932006-08-25 14:16:30 +10001566 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567}
1568
1569void mpic_cpu_set_priority(int prio)
1570{
1571 struct mpic *mpic = mpic_primary;
1572
1573 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001574 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001575}
1576
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577void mpic_teardown_this_cpu(int secondary)
1578{
1579 struct mpic *mpic = mpic_primary;
1580 unsigned long flags;
1581 u32 msk = 1 << hard_smp_processor_id();
1582 unsigned int i;
1583
1584 BUG_ON(mpic == NULL);
1585
1586 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001587 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001588
1589 /* let the mpic know we don't want intrs. */
1590 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001591 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1592 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001593
1594 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001595 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001596 /* We need to EOI the IPI since not all platforms reset the MPIC
1597 * on boot and new interrupts wouldn't get delivered otherwise.
1598 */
1599 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600
Thomas Gleixner203041a2010-02-18 02:23:18 +00001601 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001602}
1603
1604
Olof Johanssonf3653552007-12-20 13:11:18 -06001605static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001607 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001608
Olof Johanssonf3653552007-12-20 13:11:18 -06001609 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001610#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001611 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001612#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001613 if (unlikely(src == mpic->spurious_vec)) {
1614 if (mpic->flags & MPIC_SPV_EOI)
1615 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001616 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001617 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001618 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001619 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1620 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001621 mpic_eoi(mpic);
1622 return NO_IRQ;
1623 }
1624
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001625 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001626}
1627
Olof Johanssonf3653552007-12-20 13:11:18 -06001628unsigned int mpic_get_one_irq(struct mpic *mpic)
1629{
1630 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1631}
1632
Olaf Hering35a84c22006-10-07 22:08:26 +10001633unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001634{
1635 struct mpic *mpic = mpic_primary;
1636
1637 BUG_ON(mpic == NULL);
1638
Olaf Hering35a84c22006-10-07 22:08:26 +10001639 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001640}
1641
Kumar Galad91e4ea2009-01-07 15:53:29 -06001642unsigned int mpic_get_coreint_irq(void)
1643{
1644#ifdef CONFIG_BOOKE
1645 struct mpic *mpic = mpic_primary;
1646 u32 src;
1647
1648 BUG_ON(mpic == NULL);
1649
1650 src = mfspr(SPRN_EPR);
1651
1652 if (unlikely(src == mpic->spurious_vec)) {
1653 if (mpic->flags & MPIC_SPV_EOI)
1654 mpic_eoi(mpic);
1655 return NO_IRQ;
1656 }
1657 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001658 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1659 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001660 return NO_IRQ;
1661 }
1662
1663 return irq_linear_revmap(mpic->irqhost, src);
1664#else
1665 return NO_IRQ;
1666#endif
1667}
1668
Olof Johanssonf3653552007-12-20 13:11:18 -06001669unsigned int mpic_get_mcirq(void)
1670{
1671 struct mpic *mpic = mpic_primary;
1672
1673 BUG_ON(mpic == NULL);
1674
1675 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1676}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677
1678#ifdef CONFIG_SMP
1679void mpic_request_ipis(void)
1680{
1681 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001682 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001683 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001684
Frans Pop8354be92010-02-06 07:47:20 +00001685 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001686
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001687 for (i = 0; i < 4; i++) {
1688 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001689 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001690 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001691 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1692 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001693 }
Milton Miller78608dd2008-10-10 01:56:50 +00001694 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001695 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001696}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001697
Milton Miller3caba982011-05-10 19:29:17 +00001698void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001699{
1700 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001701 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001702
1703 BUG_ON(mpic == NULL);
1704
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001705 /* make sure we're sending something that translates to an IPI */
1706 if ((unsigned int)msg > 3) {
1707 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1708 smp_processor_id(), msg);
1709 return;
1710 }
Milton Miller3caba982011-05-10 19:29:17 +00001711
1712#ifdef DEBUG_IPI
1713 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1714#endif
1715
1716 physmask = 1 << get_hard_smp_processor_id(cpu);
1717
1718 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1719 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001720}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001721
1722int __init smp_mpic_probe(void)
1723{
1724 int nr_cpus;
1725
1726 DBG("smp_mpic_probe()...\n");
1727
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001728 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001729
1730 DBG("nr_cpus: %d\n", nr_cpus);
1731
1732 if (nr_cpus > 1)
1733 mpic_request_ipis();
1734
1735 return nr_cpus;
1736}
1737
1738void __devinit smp_mpic_setup_cpu(int cpu)
1739{
1740 mpic_setup_this_cpu();
1741}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001742
1743void mpic_reset_core(int cpu)
1744{
1745 struct mpic *mpic = mpic_primary;
1746 u32 pir;
1747 int cpuid = get_hard_smp_processor_id(cpu);
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001748 int i;
Matthew McClintock66953eb2010-06-29 09:42:26 +00001749
1750 /* Set target bit for core reset */
1751 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1752 pir |= (1 << cpuid);
1753 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1754 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1755
1756 /* Restore target bit after reset complete */
1757 pir &= ~(1 << cpuid);
1758 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1759 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001760
1761 /* Perform 15 EOI on each reset core to clear pending interrupts.
1762 * This is required for FSL CoreNet based devices */
1763 if (mpic->flags & MPIC_FSL) {
1764 for (i = 0; i < 15; i++) {
1765 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1766 MPIC_CPU_EOI, 0);
1767 }
1768 }
Matthew McClintock66953eb2010-06-29 09:42:26 +00001769}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001770#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001771
1772#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001773static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001774{
Johannes Berg3669e932007-05-02 16:33:41 +10001775 int i;
1776
1777 for (i = 0; i < mpic->num_sources; i++) {
1778 mpic->save_data[i].vecprio =
1779 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1780 mpic->save_data[i].dest =
1781 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1782 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001783}
1784
1785static int mpic_suspend(void)
1786{
1787 struct mpic *mpic = mpics;
1788
1789 while (mpic) {
1790 mpic_suspend_one(mpic);
1791 mpic = mpic->next;
1792 }
Johannes Berg3669e932007-05-02 16:33:41 +10001793
1794 return 0;
1795}
1796
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001797static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001798{
Johannes Berg3669e932007-05-02 16:33:41 +10001799 int i;
1800
1801 for (i = 0; i < mpic->num_sources; i++) {
1802 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1803 mpic->save_data[i].vecprio);
1804 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1805 mpic->save_data[i].dest);
1806
1807#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001808 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001809 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1810
1811 if (fixup->base) {
1812 /* we use the lowest bit in an inverted meaning */
1813 if ((mpic->save_data[i].fixup_data & 1) == 0)
1814 continue;
1815
1816 /* Enable and configure */
1817 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1818
1819 writel(mpic->save_data[i].fixup_data & ~1,
1820 fixup->base + 4);
1821 }
1822 }
1823#endif
1824 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10001825}
Johannes Berg3669e932007-05-02 16:33:41 +10001826
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001827static void mpic_resume(void)
1828{
1829 struct mpic *mpic = mpics;
1830
1831 while (mpic) {
1832 mpic_resume_one(mpic);
1833 mpic = mpic->next;
1834 }
1835}
1836
1837static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10001838 .resume = mpic_resume,
1839 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10001840};
1841
1842static int mpic_init_sys(void)
1843{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001844 register_syscore_ops(&mpic_syscore_ops);
1845 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10001846}
1847
1848device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001849#endif