blob: 2f1351359a35621abb8f89cf34eea6466bdc2517 [file] [log] [blame]
Erik Gillingc5f80062010-01-21 16:53:02 -08001/*
Peter De Schrijverc37c07d2011-12-14 17:03:17 +02002 * arch/arm/mach-tegra/common.c
Erik Gillingc5f80062010-01-21 16:53:02 -08003 *
4 * Copyright (C) 2010 Google, Inc.
5 *
6 * Author:
7 * Colin Cross <ccross@android.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/io.h>
Colin Cross4de3a8f2010-04-05 13:16:42 -070022#include <linux/clk.h>
23#include <linux/delay.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020024#include <linux/of_irq.h>
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053025#include <linux/clk/tegra.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080026
27#include <asm/hardware/cache-l2x0.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020028#include <asm/hardware/gic.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080029
Peter De Schrijver65fe31d2012-02-10 01:47:49 +020030#include <mach/powergate.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080031
32#include "board.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010033#include "common.h"
Colin Cross73625e32010-06-23 15:49:17 -070034#include "fuse.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060035#include "iomap.h"
Stephen Warrend3b8bdd2012-01-25 14:43:28 -070036#include "pmc.h"
Laxman Dewanganb861c272012-06-20 18:06:34 +053037#include "apbio.h"
Joseph Lo59b0f682012-08-16 17:31:51 +080038#include "sleep.h"
Joseph Lo29a0e7b2012-11-13 10:04:48 +080039#include "pm.h"
Joseph Lo9e323662013-01-04 17:32:22 +080040#include "reset.h"
Colin Crossd8611962010-01-28 16:40:29 -080041
Stephen Warren6d7d7b32012-01-06 10:43:22 +000042/*
43 * Storage for debug-macro.S's state.
44 *
45 * This must be in .data not .bss so that it gets initialized each time the
46 * kernel is loaded. The data is declared here rather than debug-macro.S so
47 * that multiple inclusions of debug-macro.S point at the same data.
48 */
Stephen Warren1a6d3da2012-10-01 15:33:20 -060049u32 tegra_uart_config[4] = {
Stephen Warren6d7d7b32012-01-06 10:43:22 +000050 /* Debug UART initialization required */
51 1,
52 /* Debug UART physical address */
Stephen Warrenadc18312012-10-01 15:21:20 -060053 0,
Stephen Warren6d7d7b32012-01-06 10:43:22 +000054 /* Debug UART virtual address */
Stephen Warrenadc18312012-10-01 15:21:20 -060055 0,
Stephen Warren1a6d3da2012-10-01 15:33:20 -060056 /* Scratch space for debug macro */
57 0,
Stephen Warren6d7d7b32012-01-06 10:43:22 +000058};
Colin Crossd8611962010-01-28 16:40:29 -080059
Stephen Warren6cc04a42011-12-19 12:24:05 -070060#ifdef CONFIG_OF
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020061static const struct of_device_id tegra_dt_irq_match[] __initconst = {
Hiroshi Doyu5c541b82013-01-24 01:10:26 +000062 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init },
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020063 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
64 { }
65};
66
67void __init tegra_dt_init_irq(void)
68{
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053069 tegra_clocks_init();
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020070 tegra_init_irq();
71 of_irq_init(tegra_dt_irq_match);
72}
Stephen Warren6cc04a42011-12-19 12:24:05 -070073#endif
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020074
Colin Cross699fe142010-08-23 18:37:25 -070075void tegra_assert_system_reset(char mode, const char *cmd)
76{
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020077 void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
Colin Cross699fe142010-08-23 18:37:25 -070078 u32 reg;
79
Simon Glass375b19c2011-02-17 08:13:57 -080080 reg = readl_relaxed(reset);
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020081 reg |= 0x10;
Simon Glass375b19c2011-02-17 08:13:57 -080082 writel_relaxed(reg, reset);
Colin Cross699fe142010-08-23 18:37:25 -070083}
84
Joseph Lod065ab72012-10-29 18:25:57 +080085static void __init tegra_init_cache(void)
Erik Gillingc5f80062010-01-21 16:53:02 -080086{
87#ifdef CONFIG_CACHE_L2X0
Joseph Lo29a0e7b2012-11-13 10:04:48 +080088 int ret;
Erik Gillingc5f80062010-01-21 16:53:02 -080089 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
Peter De Schrijver01548672011-12-14 17:03:20 +020090 u32 aux_ctrl, cache_type;
Erik Gillingc5f80062010-01-21 16:53:02 -080091
Peter De Schrijver01548672011-12-14 17:03:20 +020092 cache_type = readl(p + L2X0_CACHE_TYPE);
93 aux_ctrl = (cache_type & 0x700) << (17-8);
Peter De Schrijverfd072a82012-11-14 16:27:23 +020094 aux_ctrl |= 0x7C400001;
Peter De Schrijver01548672011-12-14 17:03:20 +020095
Joseph Lo29a0e7b2012-11-13 10:04:48 +080096 ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
97 if (!ret)
98 l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
Erik Gillingc5f80062010-01-21 16:53:02 -080099#endif
Colin Cross4de3a8f2010-04-05 13:16:42 -0700100
Erik Gillingc5f80062010-01-21 16:53:02 -0800101}
102
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200103#ifdef CONFIG_ARCH_TEGRA_2x_SOC
104void __init tegra20_init_early(void)
Erik Gillingc5f80062010-01-21 16:53:02 -0800105{
Joseph Lo9e323662013-01-04 17:32:22 +0800106 tegra_cpu_reset_handler_init();
Laxman Dewanganb861c272012-06-20 18:06:34 +0530107 tegra_apb_io_init();
Colin Cross73625e32010-06-23 15:49:17 -0700108 tegra_init_fuse();
Joseph Lod065ab72012-10-29 18:25:57 +0800109 tegra_init_cache();
Stephen Warrend3b8bdd2012-01-25 14:43:28 -0700110 tegra_pmc_init();
Peter De Schrijver65fe31d2012-02-10 01:47:49 +0200111 tegra_powergate_init();
Joseph Lo453689e2012-08-16 17:31:52 +0800112 tegra20_hotplug_init();
Erik Gillingc5f80062010-01-21 16:53:02 -0800113}
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200114#endif
Peter De Schrijver44107d82011-12-14 17:03:25 +0200115#ifdef CONFIG_ARCH_TEGRA_3x_SOC
116void __init tegra30_init_early(void)
117{
Joseph Lo9e323662013-01-04 17:32:22 +0800118 tegra_cpu_reset_handler_init();
Laxman Dewanganb861c272012-06-20 18:06:34 +0530119 tegra_apb_io_init();
Peter De Schrijvercec60062012-02-10 01:47:43 +0200120 tegra_init_fuse();
Joseph Lod065ab72012-10-29 18:25:57 +0800121 tegra_init_cache();
Stephen Warrend3b8bdd2012-01-25 14:43:28 -0700122 tegra_pmc_init();
Peter De Schrijver65fe31d2012-02-10 01:47:49 +0200123 tegra_powergate_init();
Joseph Lo59b0f682012-08-16 17:31:51 +0800124 tegra30_hotplug_init();
Peter De Schrijver44107d82011-12-14 17:03:25 +0200125}
126#endif
Shawn Guo390e0cf2012-05-02 17:08:06 +0800127
128void __init tegra_init_late(void)
129{
Shawn Guo390e0cf2012-05-02 17:08:06 +0800130 tegra_powergate_debugfs_init();
131}