blob: 5e07f498b49585209de1341cb8c5441d274db27b [file] [log] [blame]
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001/*
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08002 * Blackfin On-Chip SPI Driver
Wu, Bryana5f6abd2007-05-06 14:50:34 -07003 *
Bryan Wu131b17d2007-12-04 23:45:12 -08004 * Copyright 2004-2007 Analog Devices Inc.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07005 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08006 * Enter bugs at http://blackfin.uclinux.org/
Wu, Bryana5f6abd2007-05-06 14:50:34 -07007 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08008 * Licensed under the GPL-2 or later.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07009 */
10
11#include <linux/init.h>
12#include <linux/module.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080013#include <linux/delay.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070014#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080016#include <linux/io.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070017#include <linux/ioport.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080018#include <linux/irq.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070019#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070025
Wu, Bryana5f6abd2007-05-06 14:50:34 -070026#include <asm/dma.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080027#include <asm/portmux.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070028#include <asm/bfin5xx_spi.h>
Vitja Makarov8cf58582009-04-06 19:00:31 -070029#include <asm/cacheflush.h>
30
Bryan Wua32c6912007-12-04 23:45:15 -080031#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
Mike Frysinger138f97c2009-04-06 19:00:50 -070033#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
Bryan Wua32c6912007-12-04 23:45:15 -080034#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
Wu, Bryana5f6abd2007-05-06 14:50:34 -070038MODULE_LICENSE("GPL");
39
Bryan Wubb90eb02007-12-04 23:45:18 -080040#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
44#define QUEUE_RUNNING 0
45#define QUEUE_STOPPED 1
Wu, Bryana5f6abd2007-05-06 14:50:34 -070046
Wolfgang Muees93b61bd2009-04-06 19:00:53 -070047/* Value to send if no TX value is supplied */
48#define SPI_IDLE_TXVAL 0x0000
49
Wu, Bryana5f6abd2007-05-06 14:50:34 -070050struct driver_data {
51 /* Driver model hookup */
52 struct platform_device *pdev;
53
54 /* SPI framework hookup */
55 struct spi_master *master;
56
Bryan Wubb90eb02007-12-04 23:45:18 -080057 /* Regs base of SPI controller */
Bryan Wuf4521262007-12-04 23:45:22 -080058 void __iomem *regs_base;
Bryan Wubb90eb02007-12-04 23:45:18 -080059
Bryan Wu003d9222007-12-04 23:45:22 -080060 /* Pin request list */
61 u16 *pin_req;
62
Wu, Bryana5f6abd2007-05-06 14:50:34 -070063 /* BFIN hookup */
64 struct bfin5xx_spi_master *master_info;
65
66 /* Driver message queue */
67 struct workqueue_struct *workqueue;
68 struct work_struct pump_messages;
69 spinlock_t lock;
70 struct list_head queue;
71 int busy;
72 int run;
73
74 /* Message Transfer pump */
75 struct tasklet_struct pump_transfers;
76
77 /* Current message transfer state info */
78 struct spi_message *cur_msg;
79 struct spi_transfer *cur_transfer;
80 struct chip_data *cur_chip;
81 size_t len_in_bytes;
82 size_t len;
83 void *tx;
84 void *tx_end;
85 void *rx;
86 void *rx_end;
Bryan Wubb90eb02007-12-04 23:45:18 -080087
88 /* DMA stuffs */
89 int dma_channel;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070090 int dma_mapped;
Bryan Wubb90eb02007-12-04 23:45:18 -080091 int dma_requested;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070092 dma_addr_t rx_dma;
93 dma_addr_t tx_dma;
Bryan Wubb90eb02007-12-04 23:45:18 -080094
Yi Lif6a6d962009-06-03 09:46:22 +000095 int irq_requested;
96 int spi_irq;
97
Wu, Bryana5f6abd2007-05-06 14:50:34 -070098 size_t rx_map_len;
99 size_t tx_map_len;
100 u8 n_bytes;
Bryan Wufad91c82007-12-04 23:45:14 -0800101 int cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700102 void (*write) (struct driver_data *);
103 void (*read) (struct driver_data *);
104 void (*duplex) (struct driver_data *);
105};
106
107struct chip_data {
108 u16 ctl_reg;
109 u16 baud;
110 u16 flag;
111
112 u8 chip_select_num;
113 u8 n_bytes;
Bryan Wu88b40362007-05-21 18:32:16 +0800114 u8 width; /* 0 or 1 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700115 u8 enable_dma;
116 u8 bits_per_word; /* 8 or 16 */
Bryan Wu62310e52007-12-04 23:45:20 -0800117 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
Michael Hennerich42c78b22009-04-06 19:00:51 -0700118 u32 cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700119 u16 idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +0000120 u8 pio_interrupt; /* use spi data irq */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700121 void (*write) (struct driver_data *);
122 void (*read) (struct driver_data *);
123 void (*duplex) (struct driver_data *);
124};
125
Bryan Wubb90eb02007-12-04 23:45:18 -0800126#define DEFINE_SPI_REG(reg, off) \
127static inline u16 read_##reg(struct driver_data *drv_data) \
128 { return bfin_read16(drv_data->regs_base + off); } \
129static inline void write_##reg(struct driver_data *drv_data, u16 v) \
130 { bfin_write16(drv_data->regs_base + off, v); }
131
132DEFINE_SPI_REG(CTRL, 0x00)
133DEFINE_SPI_REG(FLAG, 0x04)
134DEFINE_SPI_REG(STAT, 0x08)
135DEFINE_SPI_REG(TDBR, 0x0C)
136DEFINE_SPI_REG(RDBR, 0x10)
137DEFINE_SPI_REG(BAUD, 0x14)
138DEFINE_SPI_REG(SHAW, 0x18)
139
Bryan Wu88b40362007-05-21 18:32:16 +0800140static void bfin_spi_enable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700141{
142 u16 cr;
143
Bryan Wubb90eb02007-12-04 23:45:18 -0800144 cr = read_CTRL(drv_data);
145 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700146}
147
Bryan Wu88b40362007-05-21 18:32:16 +0800148static void bfin_spi_disable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700149{
150 u16 cr;
151
Bryan Wubb90eb02007-12-04 23:45:18 -0800152 cr = read_CTRL(drv_data);
153 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700154}
155
156/* Caculate the SPI_BAUD register value based on input HZ */
157static u16 hz_to_spi_baud(u32 speed_hz)
158{
159 u_long sclk = get_sclk();
160 u16 spi_baud = (sclk / (2 * speed_hz));
161
162 if ((sclk % (2 * speed_hz)) > 0)
163 spi_baud++;
164
Michael Hennerich7513e002009-04-06 19:00:32 -0700165 if (spi_baud < MIN_SPI_BAUD_VAL)
166 spi_baud = MIN_SPI_BAUD_VAL;
167
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700168 return spi_baud;
169}
170
Mike Frysinger138f97c2009-04-06 19:00:50 -0700171static int bfin_spi_flush(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700172{
173 unsigned long limit = loops_per_jiffy << 1;
174
175 /* wait for stop and clear stat */
Roel Kluinb4bd2ab2009-06-17 16:26:02 -0700176 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
Bryan Wud8c05002007-12-04 23:45:21 -0800177 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700178
Bryan Wubb90eb02007-12-04 23:45:18 -0800179 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700180
181 return limit;
182}
183
Bryan Wufad91c82007-12-04 23:45:14 -0800184/* Chip select operation functions for cs_change flag */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700185static void bfin_spi_cs_active(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800186{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700187 if (likely(chip->chip_select_num)) {
188 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800189
Barry Song82216102009-06-17 10:10:53 +0000190 flag &= ~chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800191
Michael Hennerich42c78b22009-04-06 19:00:51 -0700192 write_FLAG(drv_data, flag);
193 } else {
194 gpio_set_value(chip->cs_gpio, 0);
195 }
Bryan Wufad91c82007-12-04 23:45:14 -0800196}
197
Mike Frysinger138f97c2009-04-06 19:00:50 -0700198static void bfin_spi_cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800199{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700200 if (likely(chip->chip_select_num)) {
201 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800202
Barry Song82216102009-06-17 10:10:53 +0000203 flag |= chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800204
Michael Hennerich42c78b22009-04-06 19:00:51 -0700205 write_FLAG(drv_data, flag);
206 } else {
207 gpio_set_value(chip->cs_gpio, 1);
208 }
Bryan Wu62310e52007-12-04 23:45:20 -0800209
210 /* Move delay here for consistency */
211 if (chip->cs_chg_udelay)
212 udelay(chip->cs_chg_udelay);
Bryan Wufad91c82007-12-04 23:45:14 -0800213}
214
Barry Song82216102009-06-17 10:10:53 +0000215/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
216static inline void bfin_spi_cs_enable(struct driver_data *drv_data, struct chip_data *chip)
217{
218 u16 flag = read_FLAG(drv_data);
219
220 flag |= (chip->flag >> 8);
221
222 write_FLAG(drv_data, flag);
223}
224
225static inline void bfin_spi_cs_disable(struct driver_data *drv_data, struct chip_data *chip)
226{
227 u16 flag = read_FLAG(drv_data);
228
229 flag &= ~(chip->flag >> 8);
230
231 write_FLAG(drv_data, flag);
232}
233
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700234/* stop controller and re-config current chip*/
Mike Frysinger138f97c2009-04-06 19:00:50 -0700235static void bfin_spi_restore_state(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700236{
237 struct chip_data *chip = drv_data->cur_chip;
238
239 /* Clear status and disable clock */
Bryan Wubb90eb02007-12-04 23:45:18 -0800240 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700241 bfin_spi_disable(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800242 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700243
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700244 /* Load the registers */
Bryan Wubb90eb02007-12-04 23:45:18 -0800245 write_CTRL(drv_data, chip->ctl_reg);
Bryan Wu092e1fd2007-12-04 23:45:23 -0800246 write_BAUD(drv_data, chip->baud);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800247
248 bfin_spi_enable(drv_data);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700249 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700250}
251
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700252/* used to kick off transfer in rx mode and read unwanted RX data */
253static inline void bfin_spi_dummy_read(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700254{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700255 (void) read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700256}
257
Mike Frysinger138f97c2009-04-06 19:00:50 -0700258static void bfin_spi_u8_writer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700259{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700260 /* clear RXS (we check for RXS inside the loop) */
261 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800262
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700263 while (drv_data->tx < drv_data->tx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700264 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
265 /* wait until transfer finished.
266 checking SPIF or TXS may not guarantee transfer completion */
267 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800268 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700269 /* discard RX data and clear RXS */
270 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700271 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700272}
273
Mike Frysinger138f97c2009-04-06 19:00:50 -0700274static void bfin_spi_u8_reader(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700275{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700276 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700277
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700278 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700279 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800280
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700281 while (drv_data->rx < drv_data->rx_end) {
282 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800283 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800284 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700285 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700286 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700287}
288
Mike Frysinger138f97c2009-04-06 19:00:50 -0700289static void bfin_spi_u8_duplex(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700290{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700291 /* discard old RX data and clear RXS */
292 bfin_spi_dummy_read(drv_data);
293
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700294 while (drv_data->rx < drv_data->rx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700295 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
Bryan Wubb90eb02007-12-04 23:45:18 -0800296 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800297 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700298 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700299 }
300}
301
Mike Frysinger138f97c2009-04-06 19:00:50 -0700302static void bfin_spi_u16_writer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700303{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700304 /* clear RXS (we check for RXS inside the loop) */
305 bfin_spi_dummy_read(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800306
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700307 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800308 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700309 drv_data->tx += 2;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700310 /* wait until transfer finished.
311 checking SPIF or TXS may not guarantee transfer completion */
312 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
313 cpu_relax();
314 /* discard RX data and clear RXS */
315 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700316 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700317}
318
Mike Frysinger138f97c2009-04-06 19:00:50 -0700319static void bfin_spi_u16_reader(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700320{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700321 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Sonic Zhangcc487e72007-12-04 23:45:17 -0800322
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700323 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700324 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700325
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700326 while (drv_data->rx < drv_data->rx_end) {
327 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800328 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800329 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800330 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700331 drv_data->rx += 2;
332 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700333}
334
Mike Frysinger138f97c2009-04-06 19:00:50 -0700335static void bfin_spi_u16_duplex(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700336{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700337 /* discard old RX data and clear RXS */
338 bfin_spi_dummy_read(drv_data);
339
340 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800341 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700342 drv_data->tx += 2;
Bryan Wubb90eb02007-12-04 23:45:18 -0800343 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800344 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800345 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700346 drv_data->rx += 2;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700347 }
348}
349
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700350/* test if ther is more transfer to be done */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700351static void *bfin_spi_next_transfer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700352{
353 struct spi_message *msg = drv_data->cur_msg;
354 struct spi_transfer *trans = drv_data->cur_transfer;
355
356 /* Move to next transfer */
357 if (trans->transfer_list.next != &msg->transfers) {
358 drv_data->cur_transfer =
359 list_entry(trans->transfer_list.next,
360 struct spi_transfer, transfer_list);
361 return RUNNING_STATE;
362 } else
363 return DONE_STATE;
364}
365
366/*
367 * caller already set message->status;
368 * dma and pio irqs are blocked give finished message back
369 */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700370static void bfin_spi_giveback(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700371{
Bryan Wufad91c82007-12-04 23:45:14 -0800372 struct chip_data *chip = drv_data->cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700373 struct spi_transfer *last_transfer;
374 unsigned long flags;
375 struct spi_message *msg;
376
377 spin_lock_irqsave(&drv_data->lock, flags);
378 msg = drv_data->cur_msg;
379 drv_data->cur_msg = NULL;
380 drv_data->cur_transfer = NULL;
381 drv_data->cur_chip = NULL;
382 queue_work(drv_data->workqueue, &drv_data->pump_messages);
383 spin_unlock_irqrestore(&drv_data->lock, flags);
384
385 last_transfer = list_entry(msg->transfers.prev,
386 struct spi_transfer, transfer_list);
387
388 msg->state = NULL;
389
Bryan Wufad91c82007-12-04 23:45:14 -0800390 if (!drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700391 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800392
Yi Lib9b2a762009-04-06 19:00:49 -0700393 /* Not stop spi in autobuffer mode */
394 if (drv_data->tx_dma != 0xFFFF)
395 bfin_spi_disable(drv_data);
396
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700397 if (msg->complete)
398 msg->complete(msg->context);
399}
400
Yi Lif6a6d962009-06-03 09:46:22 +0000401/* spi data irq handler */
402static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
403{
404 struct driver_data *drv_data = dev_id;
405 struct chip_data *chip = drv_data->cur_chip;
406 struct spi_message *msg = drv_data->cur_msg;
407 int n_bytes = drv_data->n_bytes;
408
409 /* wait until transfer finished. */
410 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
411 cpu_relax();
412
413 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
414 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
415 /* last read */
416 if (drv_data->rx) {
417 dev_dbg(&drv_data->pdev->dev, "last read\n");
418 if (n_bytes == 2)
419 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
420 else if (n_bytes == 1)
421 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
422 drv_data->rx += n_bytes;
423 }
424
425 msg->actual_length += drv_data->len_in_bytes;
426 if (drv_data->cs_change)
427 bfin_spi_cs_deactive(drv_data, chip);
428 /* Move to next transfer */
429 msg->state = bfin_spi_next_transfer(drv_data);
430
431 disable_irq(drv_data->spi_irq);
432
433 /* Schedule transfer tasklet */
434 tasklet_schedule(&drv_data->pump_transfers);
435 return IRQ_HANDLED;
436 }
437
438 if (drv_data->rx && drv_data->tx) {
439 /* duplex */
440 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
441 if (drv_data->n_bytes == 2) {
442 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
443 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
444 } else if (drv_data->n_bytes == 1) {
445 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
446 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
447 }
448 } else if (drv_data->rx) {
449 /* read */
450 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
451 if (drv_data->n_bytes == 2)
452 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
453 else if (drv_data->n_bytes == 1)
454 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
455 write_TDBR(drv_data, chip->idle_tx_val);
456 } else if (drv_data->tx) {
457 /* write */
458 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
459 bfin_spi_dummy_read(drv_data);
460 if (drv_data->n_bytes == 2)
461 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
462 else if (drv_data->n_bytes == 1)
463 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
464 }
465
466 if (drv_data->tx)
467 drv_data->tx += n_bytes;
468 if (drv_data->rx)
469 drv_data->rx += n_bytes;
470
471 return IRQ_HANDLED;
472}
473
Mike Frysinger138f97c2009-04-06 19:00:50 -0700474static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700475{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800476 struct driver_data *drv_data = dev_id;
Bryan Wufad91c82007-12-04 23:45:14 -0800477 struct chip_data *chip = drv_data->cur_chip;
Bryan Wubb90eb02007-12-04 23:45:18 -0800478 struct spi_message *msg = drv_data->cur_msg;
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700479 unsigned long timeout;
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700480 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700481 u16 spistat = read_STAT(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700482
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700483 dev_dbg(&drv_data->pdev->dev,
484 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
485 dmastat, spistat);
486
Bryan Wubb90eb02007-12-04 23:45:18 -0800487 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700488
489 /*
Bryan Wud6fe89b2007-06-11 17:34:17 +0800490 * wait for the last transaction shifted out. HRM states:
491 * at this point there may still be data in the SPI DMA FIFO waiting
492 * to be transmitted ... software needs to poll TXS in the SPI_STAT
493 * register until it goes low for 2 successive reads
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700494 */
495 if (drv_data->tx != NULL) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800496 while ((read_STAT(drv_data) & TXS) ||
497 (read_STAT(drv_data) & TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800498 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700499 }
500
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700501 dev_dbg(&drv_data->pdev->dev,
502 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
503 dmastat, read_STAT(drv_data));
504
505 timeout = jiffies + HZ;
Bryan Wubb90eb02007-12-04 23:45:18 -0800506 while (!(read_STAT(drv_data) & SPIF))
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700507 if (!time_before(jiffies, timeout)) {
508 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
509 break;
510 } else
511 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700512
Mike Frysinger40a29452009-04-06 19:00:38 -0700513 if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
Mike Frysinger04b95d22009-04-06 19:00:35 -0700514 msg->state = ERROR_STATE;
515 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
516 } else {
517 msg->actual_length += drv_data->len_in_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700518
Mike Frysinger04b95d22009-04-06 19:00:35 -0700519 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700520 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800521
Mike Frysinger04b95d22009-04-06 19:00:35 -0700522 /* Move to next transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700523 msg->state = bfin_spi_next_transfer(drv_data);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700524 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700525
526 /* Schedule transfer tasklet */
527 tasklet_schedule(&drv_data->pump_transfers);
528
529 /* free the irq handler before next transfer */
Bryan Wu88b40362007-05-21 18:32:16 +0800530 dev_dbg(&drv_data->pdev->dev,
531 "disable dma channel irq%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -0800532 drv_data->dma_channel);
533 dma_disable_irq(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700534
535 return IRQ_HANDLED;
536}
537
Mike Frysinger138f97c2009-04-06 19:00:50 -0700538static void bfin_spi_pump_transfers(unsigned long data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700539{
540 struct driver_data *drv_data = (struct driver_data *)data;
541 struct spi_message *message = NULL;
542 struct spi_transfer *transfer = NULL;
543 struct spi_transfer *previous = NULL;
544 struct chip_data *chip = NULL;
Bryan Wu88b40362007-05-21 18:32:16 +0800545 u8 width;
546 u16 cr, dma_width, dma_config;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700547 u32 tranf_success = 1;
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700548 u8 full_duplex = 0;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700549
550 /* Get current state information */
551 message = drv_data->cur_msg;
552 transfer = drv_data->cur_transfer;
553 chip = drv_data->cur_chip;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800554
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700555 /*
556 * if msg is error or done, report it back using complete() callback
557 */
558
559 /* Handle for abort */
560 if (message->state == ERROR_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700561 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700562 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700563 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700564 return;
565 }
566
567 /* Handle end of message */
568 if (message->state == DONE_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700569 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700570 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700571 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700572 return;
573 }
574
575 /* Delay if requested at end of transfer */
576 if (message->state == RUNNING_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700577 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700578 previous = list_entry(transfer->transfer_list.prev,
579 struct spi_transfer, transfer_list);
580 if (previous->delay_usecs)
581 udelay(previous->delay_usecs);
582 }
583
584 /* Setup the transfer state based on the type of transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700585 if (bfin_spi_flush(drv_data) == 0) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700586 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
587 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700588 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700589 return;
590 }
591
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700592 if (transfer->len == 0) {
593 /* Move to next transfer of this msg */
594 message->state = bfin_spi_next_transfer(drv_data);
595 /* Schedule next transfer tasklet */
596 tasklet_schedule(&drv_data->pump_transfers);
597 }
598
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700599 if (transfer->tx_buf != NULL) {
600 drv_data->tx = (void *)transfer->tx_buf;
601 drv_data->tx_end = drv_data->tx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800602 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
603 transfer->tx_buf, drv_data->tx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700604 } else {
605 drv_data->tx = NULL;
606 }
607
608 if (transfer->rx_buf != NULL) {
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700609 full_duplex = transfer->tx_buf != NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700610 drv_data->rx = transfer->rx_buf;
611 drv_data->rx_end = drv_data->rx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800612 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
613 transfer->rx_buf, drv_data->rx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700614 } else {
615 drv_data->rx = NULL;
616 }
617
618 drv_data->rx_dma = transfer->rx_dma;
619 drv_data->tx_dma = transfer->tx_dma;
620 drv_data->len_in_bytes = transfer->len;
Bryan Wufad91c82007-12-04 23:45:14 -0800621 drv_data->cs_change = transfer->cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700622
Bryan Wu092e1fd2007-12-04 23:45:23 -0800623 /* Bits per word setup */
624 switch (transfer->bits_per_word) {
625 case 8:
626 drv_data->n_bytes = 1;
627 width = CFG_SPI_WORDSIZE8;
Mike Frysinger201bbc62009-09-23 20:56:10 +0000628 drv_data->read = bfin_spi_u8_reader;
629 drv_data->write = bfin_spi_u8_writer;
630 drv_data->duplex = bfin_spi_u8_duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800631 break;
632
633 case 16:
634 drv_data->n_bytes = 2;
635 width = CFG_SPI_WORDSIZE16;
Mike Frysinger201bbc62009-09-23 20:56:10 +0000636 drv_data->read = bfin_spi_u16_reader;
637 drv_data->write = bfin_spi_u16_writer;
638 drv_data->duplex = bfin_spi_u16_duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800639 break;
640
641 default:
642 /* No change, the same as default setting */
Yi Lif6a6d962009-06-03 09:46:22 +0000643 transfer->bits_per_word = chip->bits_per_word;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800644 drv_data->n_bytes = chip->n_bytes;
645 width = chip->width;
Mike Frysinger5cc01592009-09-23 23:24:59 +0000646 drv_data->write = chip->write;
647 drv_data->read = chip->read;
648 drv_data->duplex = chip->duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800649 break;
650 }
651 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
652 cr |= (width << 8);
653 write_CTRL(drv_data, cr);
654
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700655 if (width == CFG_SPI_WORDSIZE16) {
656 drv_data->len = (transfer->len) >> 1;
657 } else {
658 drv_data->len = transfer->len;
659 }
Mike Frysinger4fb98ef2008-04-08 17:41:57 -0700660 dev_dbg(&drv_data->pdev->dev,
Mike Frysinger5cc01592009-09-23 23:24:59 +0000661 "transfer: drv_data->write is %p, chip->write is %p\n",
662 drv_data->write, chip->write);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700663
664 /* speed and width has been set on per message */
665 message->state = RUNNING_STATE;
666 dma_config = 0;
667
Bryan Wu092e1fd2007-12-04 23:45:23 -0800668 /* Speed setup (surely valid because already checked) */
669 if (transfer->speed_hz)
670 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
671 else
672 write_BAUD(drv_data, chip->baud);
673
Bryan Wubb90eb02007-12-04 23:45:18 -0800674 write_STAT(drv_data, BIT_STAT_CLR);
675 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Yi Lib9b2a762009-04-06 19:00:49 -0700676 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700677 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700678
Bryan Wu88b40362007-05-21 18:32:16 +0800679 dev_dbg(&drv_data->pdev->dev,
680 "now pumping a transfer: width is %d, len is %d\n",
681 width, transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700682
683 /*
Vitja Makarov8cf58582009-04-06 19:00:31 -0700684 * Try to map dma buffer and do a dma transfer. If successful use,
685 * different way to r/w according to the enable_dma settings and if
686 * we are not doing a full duplex transfer (since the hardware does
687 * not support full duplex DMA transfers).
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700688 */
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700689 if (!full_duplex && drv_data->cur_chip->enable_dma
690 && drv_data->len > 6) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700691
Mike Frysinger11d6f592009-04-06 19:00:41 -0700692 unsigned long dma_start_addr, flags;
Mike Frysinger7aec3562009-04-06 19:00:36 -0700693
Bryan Wubb90eb02007-12-04 23:45:18 -0800694 disable_dma(drv_data->dma_channel);
695 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700696
697 /* config dma channel */
Bryan Wu88b40362007-05-21 18:32:16 +0800698 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
Mike Frysinger7aec3562009-04-06 19:00:36 -0700699 set_dma_x_count(drv_data->dma_channel, drv_data->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700700 if (width == CFG_SPI_WORDSIZE16) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800701 set_dma_x_modify(drv_data->dma_channel, 2);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700702 dma_width = WDSIZE_16;
703 } else {
Bryan Wubb90eb02007-12-04 23:45:18 -0800704 set_dma_x_modify(drv_data->dma_channel, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700705 dma_width = WDSIZE_8;
706 }
707
Sonic Zhang3f479a62007-12-04 23:45:18 -0800708 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800709 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800710 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800711
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700712 /* dirty hack for autobuffer DMA mode */
713 if (drv_data->tx_dma == 0xFFFF) {
Bryan Wu88b40362007-05-21 18:32:16 +0800714 dev_dbg(&drv_data->pdev->dev,
715 "doing autobuffer DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700716
717 /* no irq in autobuffer mode */
718 dma_config =
719 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
Bryan Wubb90eb02007-12-04 23:45:18 -0800720 set_dma_config(drv_data->dma_channel, dma_config);
721 set_dma_start_addr(drv_data->dma_channel,
Bryan Wua32c6912007-12-04 23:45:15 -0800722 (unsigned long)drv_data->tx);
Bryan Wubb90eb02007-12-04 23:45:18 -0800723 enable_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700724
Sonic Zhang07612e52007-12-04 23:45:21 -0800725 /* start SPI transfer */
Mike Frysinger11d6f592009-04-06 19:00:41 -0700726 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
Sonic Zhang07612e52007-12-04 23:45:21 -0800727
728 /* just return here, there can only be one transfer
729 * in this mode
730 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700731 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700732 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700733 return;
734 }
735
736 /* In dma mode, rx or tx must be NULL in one transfer */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700737 dma_config = (RESTART | dma_width | DI_EN);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700738 if (drv_data->rx != NULL) {
739 /* set transfer mode, and enable SPI */
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700740 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
741 drv_data->rx, drv_data->len_in_bytes);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700742
Vitja Makarov8cf58582009-04-06 19:00:31 -0700743 /* invalidate caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000744 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700745 invalidate_dcache_range((unsigned long) drv_data->rx,
746 (unsigned long) (drv_data->rx +
Mike Frysingerace32862009-04-06 19:00:34 -0700747 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700748
Mike Frysinger7aec3562009-04-06 19:00:36 -0700749 dma_config |= WNR;
750 dma_start_addr = (unsigned long)drv_data->rx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700751 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
Sonic Zhang07612e52007-12-04 23:45:21 -0800752
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700753 } else if (drv_data->tx != NULL) {
Bryan Wu88b40362007-05-21 18:32:16 +0800754 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700755
Vitja Makarov8cf58582009-04-06 19:00:31 -0700756 /* flush caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000757 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700758 flush_dcache_range((unsigned long) drv_data->tx,
759 (unsigned long) (drv_data->tx +
Mike Frysingerace32862009-04-06 19:00:34 -0700760 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700761
Mike Frysinger7aec3562009-04-06 19:00:36 -0700762 dma_start_addr = (unsigned long)drv_data->tx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700763 cr |= BIT_CTL_TIMOD_DMA_TX;
Sonic Zhang07612e52007-12-04 23:45:21 -0800764
Mike Frysinger7aec3562009-04-06 19:00:36 -0700765 } else
766 BUG();
767
Mike Frysinger11d6f592009-04-06 19:00:41 -0700768 /* oh man, here there be monsters ... and i dont mean the
769 * fluffy cute ones from pixar, i mean the kind that'll eat
770 * your data, kick your dog, and love it all. do *not* try
771 * and change these lines unless you (1) heavily test DMA
772 * with SPI flashes on a loaded system (e.g. ping floods),
773 * (2) know just how broken the DMA engine interaction with
774 * the SPI peripheral is, and (3) have someone else to blame
775 * when you screw it all up anyways.
776 */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700777 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700778 set_dma_config(drv_data->dma_channel, dma_config);
779 local_irq_save(flags);
Mike Frysingera963ea82009-04-06 19:00:43 -0700780 SSYNC();
Mike Frysinger11d6f592009-04-06 19:00:41 -0700781 write_CTRL(drv_data, cr);
Mike Frysingera963ea82009-04-06 19:00:43 -0700782 enable_dma(drv_data->dma_channel);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700783 dma_enable_irq(drv_data->dma_channel);
784 local_irq_restore(flags);
Mike Frysinger7aec3562009-04-06 19:00:36 -0700785
Yi Lif6a6d962009-06-03 09:46:22 +0000786 return;
787 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700788
Yi Lif6a6d962009-06-03 09:46:22 +0000789 if (chip->pio_interrupt) {
790 /* use write mode. spi irq should have been disabled */
791 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700792 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
793
Yi Lif6a6d962009-06-03 09:46:22 +0000794 /* discard old RX data and clear RXS */
795 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700796
Yi Lif6a6d962009-06-03 09:46:22 +0000797 /* start transfer */
798 if (drv_data->tx == NULL)
799 write_TDBR(drv_data, chip->idle_tx_val);
800 else {
801 if (transfer->bits_per_word == 8)
802 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
803 else if (transfer->bits_per_word == 16)
804 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
805 drv_data->tx += drv_data->n_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700806 }
807
Yi Lif6a6d962009-06-03 09:46:22 +0000808 /* once TDBR is empty, interrupt is triggered */
809 enable_irq(drv_data->spi_irq);
810 return;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700811 }
Yi Lif6a6d962009-06-03 09:46:22 +0000812
813 /* IO mode */
814 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
815
816 /* we always use SPI_WRITE mode. SPI_READ mode
817 seems to have problems with setting up the
818 output value in TDBR prior to the transfer. */
819 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
820
821 if (full_duplex) {
822 /* full duplex mode */
823 BUG_ON((drv_data->tx_end - drv_data->tx) !=
824 (drv_data->rx_end - drv_data->rx));
825 dev_dbg(&drv_data->pdev->dev,
826 "IO duplex: cr is 0x%x\n", cr);
827
828 drv_data->duplex(drv_data);
829
830 if (drv_data->tx != drv_data->tx_end)
831 tranf_success = 0;
832 } else if (drv_data->tx != NULL) {
833 /* write only half duplex */
834 dev_dbg(&drv_data->pdev->dev,
835 "IO write: cr is 0x%x\n", cr);
836
837 drv_data->write(drv_data);
838
839 if (drv_data->tx != drv_data->tx_end)
840 tranf_success = 0;
841 } else if (drv_data->rx != NULL) {
842 /* read only half duplex */
843 dev_dbg(&drv_data->pdev->dev,
844 "IO read: cr is 0x%x\n", cr);
845
846 drv_data->read(drv_data);
847 if (drv_data->rx != drv_data->rx_end)
848 tranf_success = 0;
849 }
850
851 if (!tranf_success) {
852 dev_dbg(&drv_data->pdev->dev,
853 "IO write error!\n");
854 message->state = ERROR_STATE;
855 } else {
856 /* Update total byte transfered */
857 message->actual_length += drv_data->len_in_bytes;
858 /* Move to next transfer of this msg */
859 message->state = bfin_spi_next_transfer(drv_data);
860 if (drv_data->cs_change)
861 bfin_spi_cs_deactive(drv_data, chip);
862 }
863
864 /* Schedule next transfer tasklet */
865 tasklet_schedule(&drv_data->pump_transfers);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700866}
867
868/* pop a msg from queue and kick off real transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700869static void bfin_spi_pump_messages(struct work_struct *work)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700870{
Bryan Wu131b17d2007-12-04 23:45:12 -0800871 struct driver_data *drv_data;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700872 unsigned long flags;
873
Bryan Wu131b17d2007-12-04 23:45:12 -0800874 drv_data = container_of(work, struct driver_data, pump_messages);
875
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700876 /* Lock queue and check for queue work */
877 spin_lock_irqsave(&drv_data->lock, flags);
878 if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
879 /* pumper kicked off but no work to do */
880 drv_data->busy = 0;
881 spin_unlock_irqrestore(&drv_data->lock, flags);
882 return;
883 }
884
885 /* Make sure we are not already running a message */
886 if (drv_data->cur_msg) {
887 spin_unlock_irqrestore(&drv_data->lock, flags);
888 return;
889 }
890
891 /* Extract head of queue */
892 drv_data->cur_msg = list_entry(drv_data->queue.next,
893 struct spi_message, queue);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800894
895 /* Setup the SSP using the per chip configuration */
896 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700897 bfin_spi_restore_state(drv_data);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800898
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700899 list_del_init(&drv_data->cur_msg->queue);
900
901 /* Initial message state */
902 drv_data->cur_msg->state = START_STATE;
903 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
904 struct spi_transfer, transfer_list);
905
Bryan Wu5fec5b52007-12-04 23:45:13 -0800906 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
907 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
908 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
909 drv_data->cur_chip->ctl_reg);
Bryan Wu131b17d2007-12-04 23:45:12 -0800910
911 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800912 "the first transfer len is %d\n",
913 drv_data->cur_transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700914
915 /* Mark as busy and launch transfers */
916 tasklet_schedule(&drv_data->pump_transfers);
917
918 drv_data->busy = 1;
919 spin_unlock_irqrestore(&drv_data->lock, flags);
920}
921
922/*
923 * got a msg to transfer, queue it in drv_data->queue.
924 * And kick off message pumper
925 */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700926static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700927{
928 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
929 unsigned long flags;
930
931 spin_lock_irqsave(&drv_data->lock, flags);
932
933 if (drv_data->run == QUEUE_STOPPED) {
934 spin_unlock_irqrestore(&drv_data->lock, flags);
935 return -ESHUTDOWN;
936 }
937
938 msg->actual_length = 0;
939 msg->status = -EINPROGRESS;
940 msg->state = START_STATE;
941
Bryan Wu88b40362007-05-21 18:32:16 +0800942 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700943 list_add_tail(&msg->queue, &drv_data->queue);
944
945 if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
946 queue_work(drv_data->workqueue, &drv_data->pump_messages);
947
948 spin_unlock_irqrestore(&drv_data->lock, flags);
949
950 return 0;
951}
952
Sonic Zhang12e17c42007-12-04 23:45:16 -0800953#define MAX_SPI_SSEL 7
954
Mike Frysinger4160bde2009-04-06 19:00:40 -0700955static u16 ssel[][MAX_SPI_SSEL] = {
Sonic Zhang12e17c42007-12-04 23:45:16 -0800956 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
957 P_SPI0_SSEL4, P_SPI0_SSEL5,
958 P_SPI0_SSEL6, P_SPI0_SSEL7},
959
960 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
961 P_SPI1_SSEL4, P_SPI1_SSEL5,
962 P_SPI1_SSEL6, P_SPI1_SSEL7},
963
964 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
965 P_SPI2_SSEL4, P_SPI2_SSEL5,
966 P_SPI2_SSEL6, P_SPI2_SSEL7},
967};
968
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700969/* first setup for new devices */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700970static int bfin_spi_setup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700971{
Daniel Mackac01e972009-03-25 00:18:35 +0000972 struct bfin5xx_spi_chip *chip_info;
973 struct chip_data *chip = NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700974 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Daniel Mackac01e972009-03-25 00:18:35 +0000975 int ret = -EINVAL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700976
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700977 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
Daniel Mackac01e972009-03-25 00:18:35 +0000978 goto error;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700979
980 /* Only alloc (or use chip_info) on first setup */
Daniel Mackac01e972009-03-25 00:18:35 +0000981 chip_info = NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700982 chip = spi_get_ctldata(spi);
983 if (chip == NULL) {
Daniel Mackac01e972009-03-25 00:18:35 +0000984 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
985 if (!chip) {
986 dev_err(&spi->dev, "cannot allocate chip data\n");
987 ret = -ENOMEM;
988 goto error;
989 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700990
991 chip->enable_dma = 0;
992 chip_info = spi->controller_data;
993 }
994
995 /* chip_info isn't always needed */
996 if (chip_info) {
Mike Frysinger2ed35512007-12-04 23:45:14 -0800997 /* Make sure people stop trying to set fields via ctl_reg
998 * when they should actually be using common SPI framework.
999 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
1000 * Not sure if a user actually needs/uses any of these,
1001 * but let's assume (for now) they do.
1002 */
1003 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
1004 dev_err(&spi->dev, "do not set bits in ctl_reg "
1005 "that the SPI framework manages\n");
Daniel Mackac01e972009-03-25 00:18:35 +00001006 goto error;
Mike Frysinger2ed35512007-12-04 23:45:14 -08001007 }
1008
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001009 chip->enable_dma = chip_info->enable_dma != 0
1010 && drv_data->master_info->enable_dma;
1011 chip->ctl_reg = chip_info->ctl_reg;
1012 chip->bits_per_word = chip_info->bits_per_word;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001013 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
Michael Hennerich42c78b22009-04-06 19:00:51 -07001014 chip->cs_gpio = chip_info->cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -07001015 chip->idle_tx_val = chip_info->idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +00001016 chip->pio_interrupt = chip_info->pio_interrupt;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001017 }
1018
1019 /* translate common spi framework into our register */
1020 if (spi->mode & SPI_CPOL)
1021 chip->ctl_reg |= CPOL;
1022 if (spi->mode & SPI_CPHA)
1023 chip->ctl_reg |= CPHA;
1024 if (spi->mode & SPI_LSB_FIRST)
1025 chip->ctl_reg |= LSBF;
1026 /* we dont support running in slave mode (yet?) */
1027 chip->ctl_reg |= MSTR;
1028
1029 /*
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001030 * Notice: for blackfin, the speed_hz is the value of register
1031 * SPI_BAUD, not the real baudrate
1032 */
1033 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
Barry Song82216102009-06-17 10:10:53 +00001034 chip->flag = (1 << (spi->chip_select)) << 8;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001035 chip->chip_select_num = spi->chip_select;
1036
1037 switch (chip->bits_per_word) {
1038 case 8:
1039 chip->n_bytes = 1;
1040 chip->width = CFG_SPI_WORDSIZE8;
Mike Frysinger201bbc62009-09-23 20:56:10 +00001041 chip->read = bfin_spi_u8_reader;
1042 chip->write = bfin_spi_u8_writer;
1043 chip->duplex = bfin_spi_u8_duplex;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001044 break;
1045
1046 case 16:
1047 chip->n_bytes = 2;
1048 chip->width = CFG_SPI_WORDSIZE16;
Mike Frysinger201bbc62009-09-23 20:56:10 +00001049 chip->read = bfin_spi_u16_reader;
1050 chip->write = bfin_spi_u16_writer;
1051 chip->duplex = bfin_spi_u16_duplex;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001052 break;
1053
1054 default:
1055 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1056 chip->bits_per_word);
Daniel Mackac01e972009-03-25 00:18:35 +00001057 goto error;
1058 }
1059
Yi Lif6a6d962009-06-03 09:46:22 +00001060 if (chip->enable_dma && chip->pio_interrupt) {
1061 dev_err(&spi->dev, "enable_dma is set, "
1062 "do not set pio_interrupt\n");
1063 goto error;
1064 }
Daniel Mackac01e972009-03-25 00:18:35 +00001065 /*
1066 * if any one SPI chip is registered and wants DMA, request the
1067 * DMA channel for it
1068 */
1069 if (chip->enable_dma && !drv_data->dma_requested) {
1070 /* register dma irq handler */
1071 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1072 if (ret) {
1073 dev_err(&spi->dev,
1074 "Unable to request BlackFin SPI DMA channel\n");
1075 goto error;
1076 }
1077 drv_data->dma_requested = 1;
1078
1079 ret = set_dma_callback(drv_data->dma_channel,
1080 bfin_spi_dma_irq_handler, drv_data);
1081 if (ret) {
1082 dev_err(&spi->dev, "Unable to set dma callback\n");
1083 goto error;
1084 }
1085 dma_disable_irq(drv_data->dma_channel);
1086 }
1087
Yi Lif6a6d962009-06-03 09:46:22 +00001088 if (chip->pio_interrupt && !drv_data->irq_requested) {
1089 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1090 IRQF_DISABLED, "BFIN_SPI", drv_data);
1091 if (ret) {
1092 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1093 goto error;
1094 }
1095 drv_data->irq_requested = 1;
1096 /* we use write mode, spi irq has to be disabled here */
1097 disable_irq(drv_data->spi_irq);
1098 }
1099
Daniel Mackac01e972009-03-25 00:18:35 +00001100 if (chip->chip_select_num == 0) {
1101 ret = gpio_request(chip->cs_gpio, spi->modalias);
1102 if (ret) {
1103 dev_err(&spi->dev, "gpio_request() error\n");
1104 goto pin_error;
1105 }
1106 gpio_direction_output(chip->cs_gpio, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001107 }
1108
Joe Perches898eb712007-10-18 03:06:30 -07001109 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001110 spi->modalias, chip->width, chip->enable_dma);
Bryan Wu88b40362007-05-21 18:32:16 +08001111 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001112 chip->ctl_reg, chip->flag);
1113
1114 spi_set_ctldata(spi, chip);
1115
Sonic Zhang12e17c42007-12-04 23:45:16 -08001116 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
Daniel Mackac01e972009-03-25 00:18:35 +00001117 if (chip->chip_select_num > 0 &&
1118 chip->chip_select_num <= spi->master->num_chipselect) {
1119 ret = peripheral_request(ssel[spi->master->bus_num]
1120 [chip->chip_select_num-1], spi->modalias);
1121 if (ret) {
1122 dev_err(&spi->dev, "peripheral_request() error\n");
1123 goto pin_error;
1124 }
1125 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001126
Barry Song82216102009-06-17 10:10:53 +00001127 bfin_spi_cs_enable(drv_data, chip);
Mike Frysinger138f97c2009-04-06 19:00:50 -07001128 bfin_spi_cs_deactive(drv_data, chip);
Sonic Zhang07612e52007-12-04 23:45:21 -08001129
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001130 return 0;
Daniel Mackac01e972009-03-25 00:18:35 +00001131
1132 pin_error:
1133 if (chip->chip_select_num == 0)
1134 gpio_free(chip->cs_gpio);
1135 else
1136 peripheral_free(ssel[spi->master->bus_num]
1137 [chip->chip_select_num - 1]);
1138 error:
1139 if (chip) {
1140 if (drv_data->dma_requested)
1141 free_dma(drv_data->dma_channel);
1142 drv_data->dma_requested = 0;
1143
1144 kfree(chip);
1145 /* prevent free 'chip' twice */
1146 spi_set_ctldata(spi, NULL);
1147 }
1148
1149 return ret;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001150}
1151
1152/*
1153 * callback for spi framework.
1154 * clean driver specific data
1155 */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001156static void bfin_spi_cleanup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001157{
Mike Frysinger27bb9e72007-06-11 15:31:30 +08001158 struct chip_data *chip = spi_get_ctldata(spi);
Barry Song82216102009-06-17 10:10:53 +00001159 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001160
Mike Frysingere7d02e32009-04-06 19:00:51 -07001161 if (!chip)
1162 return;
1163
Sonic Zhang12e17c42007-12-04 23:45:16 -08001164 if ((chip->chip_select_num > 0)
Barry Song82216102009-06-17 10:10:53 +00001165 && (chip->chip_select_num <= spi->master->num_chipselect)) {
Sonic Zhang12e17c42007-12-04 23:45:16 -08001166 peripheral_free(ssel[spi->master->bus_num]
1167 [chip->chip_select_num-1]);
Barry Song82216102009-06-17 10:10:53 +00001168 bfin_spi_cs_disable(drv_data, chip);
1169 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001170
Michael Hennerich42c78b22009-04-06 19:00:51 -07001171 if (chip->chip_select_num == 0)
1172 gpio_free(chip->cs_gpio);
1173
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001174 kfree(chip);
Daniel Mackac01e972009-03-25 00:18:35 +00001175 /* prevent free 'chip' twice */
1176 spi_set_ctldata(spi, NULL);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001177}
1178
Mike Frysinger138f97c2009-04-06 19:00:50 -07001179static inline int bfin_spi_init_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001180{
1181 INIT_LIST_HEAD(&drv_data->queue);
1182 spin_lock_init(&drv_data->lock);
1183
1184 drv_data->run = QUEUE_STOPPED;
1185 drv_data->busy = 0;
1186
1187 /* init transfer tasklet */
1188 tasklet_init(&drv_data->pump_transfers,
Mike Frysinger138f97c2009-04-06 19:00:50 -07001189 bfin_spi_pump_transfers, (unsigned long)drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001190
1191 /* init messages workqueue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001192 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
Kay Sievers6c7377a2009-03-24 16:38:21 -07001193 drv_data->workqueue = create_singlethread_workqueue(
1194 dev_name(drv_data->master->dev.parent));
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001195 if (drv_data->workqueue == NULL)
1196 return -EBUSY;
1197
1198 return 0;
1199}
1200
Mike Frysinger138f97c2009-04-06 19:00:50 -07001201static inline int bfin_spi_start_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001202{
1203 unsigned long flags;
1204
1205 spin_lock_irqsave(&drv_data->lock, flags);
1206
1207 if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
1208 spin_unlock_irqrestore(&drv_data->lock, flags);
1209 return -EBUSY;
1210 }
1211
1212 drv_data->run = QUEUE_RUNNING;
1213 drv_data->cur_msg = NULL;
1214 drv_data->cur_transfer = NULL;
1215 drv_data->cur_chip = NULL;
1216 spin_unlock_irqrestore(&drv_data->lock, flags);
1217
1218 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1219
1220 return 0;
1221}
1222
Mike Frysinger138f97c2009-04-06 19:00:50 -07001223static inline int bfin_spi_stop_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001224{
1225 unsigned long flags;
1226 unsigned limit = 500;
1227 int status = 0;
1228
1229 spin_lock_irqsave(&drv_data->lock, flags);
1230
1231 /*
1232 * This is a bit lame, but is optimized for the common execution path.
1233 * A wait_queue on the drv_data->busy could be used, but then the common
1234 * execution path (pump_messages) would be required to call wake_up or
1235 * friends on every SPI message. Do this instead
1236 */
1237 drv_data->run = QUEUE_STOPPED;
1238 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1239 spin_unlock_irqrestore(&drv_data->lock, flags);
1240 msleep(10);
1241 spin_lock_irqsave(&drv_data->lock, flags);
1242 }
1243
1244 if (!list_empty(&drv_data->queue) || drv_data->busy)
1245 status = -EBUSY;
1246
1247 spin_unlock_irqrestore(&drv_data->lock, flags);
1248
1249 return status;
1250}
1251
Mike Frysinger138f97c2009-04-06 19:00:50 -07001252static inline int bfin_spi_destroy_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001253{
1254 int status;
1255
Mike Frysinger138f97c2009-04-06 19:00:50 -07001256 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001257 if (status != 0)
1258 return status;
1259
1260 destroy_workqueue(drv_data->workqueue);
1261
1262 return 0;
1263}
1264
Mike Frysinger138f97c2009-04-06 19:00:50 -07001265static int __init bfin_spi_probe(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001266{
1267 struct device *dev = &pdev->dev;
1268 struct bfin5xx_spi_master *platform_info;
1269 struct spi_master *master;
1270 struct driver_data *drv_data = 0;
Bryan Wua32c6912007-12-04 23:45:15 -08001271 struct resource *res;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001272 int status = 0;
1273
1274 platform_info = dev->platform_data;
1275
1276 /* Allocate master with space for drv_data */
1277 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1278 if (!master) {
1279 dev_err(&pdev->dev, "can not alloc spi_master\n");
1280 return -ENOMEM;
1281 }
Bryan Wu131b17d2007-12-04 23:45:12 -08001282
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001283 drv_data = spi_master_get_devdata(master);
1284 drv_data->master = master;
1285 drv_data->master_info = platform_info;
1286 drv_data->pdev = pdev;
Bryan Wu003d9222007-12-04 23:45:22 -08001287 drv_data->pin_req = platform_info->pin_req;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001288
David Brownelle7db06b2009-06-17 16:26:04 -07001289 /* the spi->mode bits supported by this driver: */
1290 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1291
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001292 master->bus_num = pdev->id;
1293 master->num_chipselect = platform_info->num_chipselect;
Mike Frysinger138f97c2009-04-06 19:00:50 -07001294 master->cleanup = bfin_spi_cleanup;
1295 master->setup = bfin_spi_setup;
1296 master->transfer = bfin_spi_transfer;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001297
Bryan Wua32c6912007-12-04 23:45:15 -08001298 /* Find and map our resources */
1299 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1300 if (res == NULL) {
1301 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1302 status = -ENOENT;
1303 goto out_error_get_res;
1304 }
1305
hartleys74947b82009-12-14 22:33:43 +00001306 drv_data->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuf4521262007-12-04 23:45:22 -08001307 if (drv_data->regs_base == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001308 dev_err(dev, "Cannot map IO\n");
1309 status = -ENXIO;
1310 goto out_error_ioremap;
1311 }
1312
Yi Lif6a6d962009-06-03 09:46:22 +00001313 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1314 if (res == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001315 dev_err(dev, "No DMA channel specified\n");
1316 status = -ENOENT;
Yi Lif6a6d962009-06-03 09:46:22 +00001317 goto out_error_free_io;
1318 }
1319 drv_data->dma_channel = res->start;
1320
1321 drv_data->spi_irq = platform_get_irq(pdev, 0);
1322 if (drv_data->spi_irq < 0) {
1323 dev_err(dev, "No spi pio irq specified\n");
1324 status = -ENOENT;
1325 goto out_error_free_io;
Bryan Wua32c6912007-12-04 23:45:15 -08001326 }
1327
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001328 /* Initial and start queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001329 status = bfin_spi_init_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001330 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001331 dev_err(dev, "problem initializing queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001332 goto out_error_queue_alloc;
1333 }
Bryan Wua32c6912007-12-04 23:45:15 -08001334
Mike Frysinger138f97c2009-04-06 19:00:50 -07001335 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001336 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001337 dev_err(dev, "problem starting queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001338 goto out_error_queue_alloc;
1339 }
1340
Vitja Makarovf9e522c2008-04-08 17:41:57 -07001341 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1342 if (status != 0) {
1343 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1344 goto out_error_queue_alloc;
1345 }
1346
Wolfgang Mueesbb8beec2009-05-22 01:11:02 +00001347 /* Reset SPI registers. If these registers were used by the boot loader,
1348 * the sky may fall on your head if you enable the dma controller.
1349 */
1350 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1351 write_FLAG(drv_data, 0xFF00);
1352
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001353 /* Register with the SPI framework */
1354 platform_set_drvdata(pdev, drv_data);
1355 status = spi_register_master(master);
1356 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001357 dev_err(dev, "problem registering spi master\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001358 goto out_error_queue_alloc;
1359 }
Bryan Wua32c6912007-12-04 23:45:15 -08001360
Bryan Wuf4521262007-12-04 23:45:22 -08001361 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -08001362 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1363 drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001364 return status;
1365
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001366out_error_queue_alloc:
Mike Frysinger138f97c2009-04-06 19:00:50 -07001367 bfin_spi_destroy_queue(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +00001368out_error_free_io:
Bryan Wubb90eb02007-12-04 23:45:18 -08001369 iounmap((void *) drv_data->regs_base);
Bryan Wua32c6912007-12-04 23:45:15 -08001370out_error_ioremap:
1371out_error_get_res:
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001372 spi_master_put(master);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001373
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001374 return status;
1375}
1376
1377/* stop hardware and remove the driver */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001378static int __devexit bfin_spi_remove(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001379{
1380 struct driver_data *drv_data = platform_get_drvdata(pdev);
1381 int status = 0;
1382
1383 if (!drv_data)
1384 return 0;
1385
1386 /* Remove the queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001387 status = bfin_spi_destroy_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001388 if (status != 0)
1389 return status;
1390
1391 /* Disable the SSP at the peripheral and SOC level */
1392 bfin_spi_disable(drv_data);
1393
1394 /* Release DMA */
1395 if (drv_data->master_info->enable_dma) {
Bryan Wubb90eb02007-12-04 23:45:18 -08001396 if (dma_channel_active(drv_data->dma_channel))
1397 free_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001398 }
1399
Yi Lif6a6d962009-06-03 09:46:22 +00001400 if (drv_data->irq_requested) {
1401 free_irq(drv_data->spi_irq, drv_data);
1402 drv_data->irq_requested = 0;
1403 }
1404
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001405 /* Disconnect from the SPI framework */
1406 spi_unregister_master(drv_data->master);
1407
Bryan Wu003d9222007-12-04 23:45:22 -08001408 peripheral_free_list(drv_data->pin_req);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001409
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001410 /* Prevent double remove */
1411 platform_set_drvdata(pdev, NULL);
1412
1413 return 0;
1414}
1415
1416#ifdef CONFIG_PM
Mike Frysinger138f97c2009-04-06 19:00:50 -07001417static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001418{
1419 struct driver_data *drv_data = platform_get_drvdata(pdev);
1420 int status = 0;
1421
Mike Frysinger138f97c2009-04-06 19:00:50 -07001422 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001423 if (status != 0)
1424 return status;
1425
1426 /* stop hardware */
1427 bfin_spi_disable(drv_data);
1428
1429 return 0;
1430}
1431
Mike Frysinger138f97c2009-04-06 19:00:50 -07001432static int bfin_spi_resume(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001433{
1434 struct driver_data *drv_data = platform_get_drvdata(pdev);
1435 int status = 0;
1436
1437 /* Enable the SPI interface */
1438 bfin_spi_enable(drv_data);
1439
1440 /* Start the queue running */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001441 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001442 if (status != 0) {
1443 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1444 return status;
1445 }
1446
1447 return 0;
1448}
1449#else
Mike Frysinger138f97c2009-04-06 19:00:50 -07001450#define bfin_spi_suspend NULL
1451#define bfin_spi_resume NULL
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001452#endif /* CONFIG_PM */
1453
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001454MODULE_ALIAS("platform:bfin-spi");
Mike Frysinger138f97c2009-04-06 19:00:50 -07001455static struct platform_driver bfin_spi_driver = {
David Brownellfc3ba952007-08-30 23:56:24 -07001456 .driver = {
Bryan Wua32c6912007-12-04 23:45:15 -08001457 .name = DRV_NAME,
Bryan Wu88b40362007-05-21 18:32:16 +08001458 .owner = THIS_MODULE,
1459 },
Mike Frysinger138f97c2009-04-06 19:00:50 -07001460 .suspend = bfin_spi_suspend,
1461 .resume = bfin_spi_resume,
1462 .remove = __devexit_p(bfin_spi_remove),
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001463};
1464
Mike Frysinger138f97c2009-04-06 19:00:50 -07001465static int __init bfin_spi_init(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001466{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001467 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001468}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001469module_init(bfin_spi_init);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001470
Mike Frysinger138f97c2009-04-06 19:00:50 -07001471static void __exit bfin_spi_exit(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001472{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001473 platform_driver_unregister(&bfin_spi_driver);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001474}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001475module_exit(bfin_spi_exit);