blob: 82eb8b2a4f1d55044a76763aa11f9a95ceb78d61 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * pci.c - Low-Level PCI Access in IA-64
3 *
4 * Derived from bios32.c of i386 tree.
5 *
6 * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Bjorn Helgaas <bjorn.helgaas@hp.com>
9 * Copyright (C) 2004 Silicon Graphics, Inc.
10 *
11 * Note: Above list of copyright holders is incomplete...
12 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14#include <linux/acpi.h>
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/pci.h>
Jiang Liub02a4a12013-04-12 05:44:22 +000018#include <linux/pci-acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/init.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/spinlock.h>
John Keller175add12008-11-24 16:47:17 -060023#include <linux/bootmem.h>
Paul Gortmakerbd3ff192011-07-31 18:33:21 -040024#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/machvec.h>
27#include <asm/page.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/sal.h>
30#include <asm/smp.h>
31#include <asm/irq.h>
32#include <asm/hw_irq.h>
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
35 * Low-level SAL-based PCI configuration access functions. Note that SAL
36 * calls are already serialized (via sal_lock), so we don't need another
37 * synchronization mechanism here.
38 */
39
40#define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
41 (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
42
43/* SAL 3.2 adds support for extended config space. */
44
45#define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
46 (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
47
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050048int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 int reg, int len, u32 *value)
50{
51 u64 addr, data = 0;
52 int mode, result;
53
54 if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
55 return -EINVAL;
56
57 if ((seg | reg) <= 255) {
58 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
59 mode = 0;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060060 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
62 mode = 1;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060063 } else {
64 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 }
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 result = ia64_sal_pci_config_read(addr, mode, len, &data);
68 if (result != 0)
69 return -EINVAL;
70
71 *value = (u32) data;
72 return 0;
73}
74
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050075int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int reg, int len, u32 value)
77{
78 u64 addr;
79 int mode, result;
80
81 if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
82 return -EINVAL;
83
84 if ((seg | reg) <= 255) {
85 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
86 mode = 0;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060087 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
89 mode = 1;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060090 } else {
91 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 }
93 result = ia64_sal_pci_config_write(addr, mode, len, value);
94 if (result != 0)
95 return -EINVAL;
96 return 0;
97}
98
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050099static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
100 int size, u32 *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101{
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500102 return raw_pci_read(pci_domain_nr(bus), bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 devfn, where, size, value);
104}
105
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500106static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
107 int size, u32 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500109 return raw_pci_write(pci_domain_nr(bus), bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 devfn, where, size, value);
111}
112
113struct pci_ops pci_root_ops = {
114 .read = pci_read,
115 .write = pci_write,
116};
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/* Called by ACPI when it finds a new root bus. */
119
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800120static struct pci_controller *alloc_pci_controller(int seg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 struct pci_controller *controller;
123
Yan Burman52fd9102006-12-04 14:58:35 -0800124 controller = kzalloc(sizeof(*controller), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 if (!controller)
126 return NULL;
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 controller->segment = seg;
Christoph Lameter514604c2005-07-07 16:59:00 -0700129 controller->node = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 return controller;
131}
132
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700133struct pci_root_info {
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600134 struct acpi_device *bridge;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700135 struct pci_controller *controller;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600136 struct list_head resources;
Yijing Wang5cd75952013-06-06 15:34:48 +0800137 struct resource *res;
138 resource_size_t *res_offset;
139 unsigned int res_num;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700140 char *name;
141};
142
143static unsigned int
144new_space (u64 phys_base, int sparse)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700146 u64 mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 int i;
148
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700149 if (phys_base == 0)
150 return 0; /* legacy I/O port space */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700152 mmio_base = (u64) ioremap(phys_base, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 for (i = 0; i < num_io_spaces; i++)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700154 if (io_space[i].mmio_base == mmio_base &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 io_space[i].sparse == sparse)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700156 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158 if (num_io_spaces == MAX_IO_SPACES) {
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700159 printk(KERN_ERR "PCI: Too many IO port spaces "
160 "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 return ~0;
162 }
163
164 i = num_io_spaces++;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700165 io_space[i].mmio_base = mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 io_space[i].sparse = sparse;
167
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700168 return i;
169}
170
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800171static u64 add_io_space(struct pci_root_info *info,
172 struct acpi_resource_address64 *addr)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700173{
174 struct resource *resource;
175 char *name;
Matthew Wilcoxe088a4a2009-05-22 13:49:49 -0700176 unsigned long base, min, max, base_port;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700177 unsigned int sparse = 0, space_nr, len;
178
179 resource = kzalloc(sizeof(*resource), GFP_KERNEL);
180 if (!resource) {
181 printk(KERN_ERR "PCI: No memory for %s I/O port space\n",
182 info->name);
183 goto out;
184 }
185
186 len = strlen(info->name) + 32;
187 name = kzalloc(len, GFP_KERNEL);
188 if (!name) {
189 printk(KERN_ERR "PCI: No memory for %s I/O port space name\n",
190 info->name);
191 goto free_resource;
192 }
193
Bob Moore50eca3e2005-09-30 19:03:00 -0400194 min = addr->minimum;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700195 max = min + addr->address_length - 1;
Bob Moore08978312005-10-21 00:00:00 -0400196 if (addr->info.io.translation_type == ACPI_SPARSE_TRANSLATION)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700197 sparse = 1;
198
Bob Moore50eca3e2005-09-30 19:03:00 -0400199 space_nr = new_space(addr->translation_offset, sparse);
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700200 if (space_nr == ~0)
201 goto free_name;
202
203 base = __pa(io_space[space_nr].mmio_base);
204 base_port = IO_SPACE_BASE(space_nr);
205 snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->name,
206 base_port + min, base_port + max);
207
208 /*
209 * The SDM guarantees the legacy 0-64K space is sparse, but if the
210 * mapping is done by the processor (not the bridge), ACPI may not
211 * mark it as sparse.
212 */
213 if (space_nr == 0)
214 sparse = 1;
215
216 resource->name = name;
217 resource->flags = IORESOURCE_MEM;
218 resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min);
219 resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max);
220 insert_resource(&iomem_resource, resource);
221
222 return base_port;
223
224free_name:
225 kfree(name);
226free_resource:
227 kfree(resource);
228out:
229 return ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800232static acpi_status resource_to_window(struct acpi_resource *resource,
233 struct acpi_resource_address64 *addr)
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600234{
235 acpi_status status;
236
237 /*
238 * We're only interested in _CRS descriptors that are
239 * - address space descriptors for memory or I/O space
240 * - non-zero size
241 * - producers, i.e., the address space is routed downstream,
242 * not consumed by the bridge itself
243 */
244 status = acpi_resource_to_address64(resource, addr);
245 if (ACPI_SUCCESS(status) &&
246 (addr->resource_type == ACPI_MEMORY_RANGE ||
247 addr->resource_type == ACPI_IO_RANGE) &&
248 addr->address_length &&
249 addr->producer_consumer == ACPI_PRODUCER)
250 return AE_OK;
251
252 return AE_ERROR;
253}
254
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800255static acpi_status count_window(struct acpi_resource *resource, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
257 unsigned int *windows = (unsigned int *) data;
258 struct acpi_resource_address64 addr;
259 acpi_status status;
260
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600261 status = resource_to_window(resource, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 if (ACPI_SUCCESS(status))
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600263 (*windows)++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 return AE_OK;
266}
267
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800268static acpi_status add_window(struct acpi_resource *res, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
270 struct pci_root_info *info = data;
Yijing Wang5cd75952013-06-06 15:34:48 +0800271 struct resource *resource;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 struct acpi_resource_address64 addr;
273 acpi_status status;
274 unsigned long flags, offset = 0;
275 struct resource *root;
276
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600277 /* Return AE_OK for non-window resources to keep scanning for more */
278 status = resource_to_window(res, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 if (!ACPI_SUCCESS(status))
280 return AE_OK;
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 if (addr.resource_type == ACPI_MEMORY_RANGE) {
283 flags = IORESOURCE_MEM;
284 root = &iomem_resource;
Bob Moore50eca3e2005-09-30 19:03:00 -0400285 offset = addr.translation_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 } else if (addr.resource_type == ACPI_IO_RANGE) {
287 flags = IORESOURCE_IO;
288 root = &ioport_resource;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700289 offset = add_io_space(info, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 if (offset == ~0)
291 return AE_OK;
292 } else
293 return AE_OK;
294
Yijing Wang5cd75952013-06-06 15:34:48 +0800295 resource = &info->res[info->res_num];
296 resource->name = info->name;
297 resource->flags = flags;
298 resource->start = addr.minimum + offset;
299 resource->end = resource->start + addr.address_length - 1;
300 info->res_offset[info->res_num] = offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Yijing Wang5cd75952013-06-06 15:34:48 +0800302 if (insert_resource(root, resource)) {
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600303 dev_err(&info->bridge->dev,
304 "can't allocate host bridge window %pR\n",
Yijing Wang5cd75952013-06-06 15:34:48 +0800305 resource);
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600306 } else {
307 if (offset)
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600308 dev_info(&info->bridge->dev, "host bridge window %pR "
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600309 "(PCI address [%#llx-%#llx])\n",
Yijing Wang5cd75952013-06-06 15:34:48 +0800310 resource,
311 resource->start - offset,
312 resource->end - offset);
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600313 else
314 dev_info(&info->bridge->dev,
Yijing Wang5cd75952013-06-06 15:34:48 +0800315 "host bridge window %pR\n", resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 }
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600317 /* HP's firmware has a hack to work around a Windows bug.
318 * Ignore these tiny memory ranges */
Yijing Wang5cd75952013-06-06 15:34:48 +0800319 if (!((resource->flags & IORESOURCE_MEM) &&
320 (resource->end - resource->start < 16)))
321 pci_add_resource_offset(&info->resources, resource,
322 info->res_offset[info->res_num]);
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600323
Yijing Wang5cd75952013-06-06 15:34:48 +0800324 info->res_num++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 return AE_OK;
326}
327
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800328struct pci_bus *pci_acpi_scan_root(struct acpi_pci_root *root)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
Bjorn Helgaas57283772010-03-11 12:20:11 -0700330 struct acpi_device *device = root->device;
331 int domain = root->segment;
332 int bus = root->secondary.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct pci_controller *controller;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600334 struct pci_root_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 struct pci_bus *pbus;
336 char *name;
Christoph Lameter514604c2005-07-07 16:59:00 -0700337 int pxm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 controller = alloc_pci_controller(domain);
340 if (!controller)
341 goto out1;
342
343 controller->acpi_handle = device->handle;
344
Christoph Lameter514604c2005-07-07 16:59:00 -0700345 pxm = acpi_get_pxm(controller->acpi_handle);
346#ifdef CONFIG_NUMA
347 if (pxm >= 0)
Yasunori Goto762834e2006-06-23 02:03:19 -0700348 controller->node = pxm_to_node(pxm);
Christoph Lameter514604c2005-07-07 16:59:00 -0700349#endif
350
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600351 INIT_LIST_HEAD(&info.resources);
Yinghai Lu2661b812012-05-17 18:51:12 -0700352 /* insert busn resource at first */
353 pci_add_resource(&info.resources, &root->secondary);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
Yijing Wang5cd75952013-06-06 15:34:48 +0800355 &info.res_num);
356 if (info.res_num) {
357 info.res =
358 kzalloc_node(sizeof(*info.res) * info.res_num,
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700359 GFP_KERNEL, controller->node);
Yijing Wang5cd75952013-06-06 15:34:48 +0800360 if (!info.res)
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700361 goto out2;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700362
Yijing Wang5cd75952013-06-06 15:34:48 +0800363 info.res_offset =
364 kzalloc_node(sizeof(*info.res_offset) * info.res_num,
365 GFP_KERNEL, controller->node);
366 if (!info.res_offset)
367 goto out3;
368
Luck, Tony8a20fd52008-08-15 15:37:48 -0700369 name = kmalloc(16, GFP_KERNEL);
370 if (!name)
Yijing Wang5cd75952013-06-06 15:34:48 +0800371 goto out4;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700372
373 sprintf(name, "PCI Bus %04x:%02x", domain, bus);
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600374 info.bridge = device;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700375 info.controller = controller;
376 info.name = name;
Yijing Wang5cd75952013-06-06 15:34:48 +0800377 info.res_num = 0;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700378 acpi_walk_resources(device->handle, METHOD_NAME__CRS,
379 add_window, &info);
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700380 }
yakui.zhao@intel.comb87e81e2008-04-15 14:34:49 -0700381 /*
382 * See arch/x86/pci/acpi.c.
383 * The desired pci bus might already be scanned in a quirk. We
384 * should handle the case here, but it appears that IA64 hasn't
385 * such quirk. So we just ignore the case now.
386 */
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600387 pbus = pci_create_root_bus(NULL, bus, &pci_root_ops, controller,
388 &info.resources);
389 if (!pbus) {
390 pci_free_resource_list(&info.resources);
Bjorn Helgaas79e77f22011-10-28 16:26:26 -0600391 return NULL;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600392 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Yinghai Lu2661b812012-05-17 18:51:12 -0700394 pci_scan_child_bus(pbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 return pbus;
Yijing Wang5cd75952013-06-06 15:34:48 +0800396out4:
397 kfree(info.res_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398out3:
Yijing Wang5cd75952013-06-06 15:34:48 +0800399 kfree(info.res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400out2:
401 kfree(controller);
402out1:
403 return NULL;
404}
405
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +0100406int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
407{
408 struct pci_controller *controller = bridge->bus->sysdata;
409
410 ACPI_HANDLE_SET(&bridge->dev, controller->acpi_handle);
411 return 0;
412}
413
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800414static int is_valid_resource(struct pci_dev *dev, int idx)
Rajesh Shah71c35112005-04-28 00:25:46 -0700415{
416 unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700417 struct resource *devr = &dev->resource[idx], *busr;
Rajesh Shah71c35112005-04-28 00:25:46 -0700418
419 if (!dev->bus)
420 return 0;
Rajesh Shah71c35112005-04-28 00:25:46 -0700421
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700422 pci_bus_for_each_resource(dev->bus, busr, i) {
Rajesh Shah71c35112005-04-28 00:25:46 -0700423 if (!busr || ((busr->flags ^ devr->flags) & type_mask))
424 continue;
425 if ((devr->start) && (devr->start >= busr->start) &&
426 (devr->end <= busr->end))
427 return 1;
428 }
429 return 0;
430}
431
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800432static void pcibios_fixup_resources(struct pci_dev *dev, int start, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900436 for (i = start; i < limit; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 if (!dev->resource[i].flags)
438 continue;
Rajesh Shah71c35112005-04-28 00:25:46 -0700439 if ((is_valid_resource(dev, i)))
440 pci_claim_resource(dev, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
442}
443
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800444void pcibios_fixup_device_resources(struct pci_dev *dev)
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900445{
446 pcibios_fixup_resources(dev, 0, PCI_BRIDGE_RESOURCES);
447}
John Keller8ea60912006-10-04 16:49:25 -0500448EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources);
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900449
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800450static void pcibios_fixup_bridge_resources(struct pci_dev *dev)
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900451{
452 pcibios_fixup_resources(dev, PCI_BRIDGE_RESOURCES, PCI_NUM_RESOURCES);
453}
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455/*
456 * Called after each bus is probed, but before its children are examined.
457 */
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800458void pcibios_fixup_bus(struct pci_bus *b)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
460 struct pci_dev *dev;
461
Rajesh Shahf7d473d2005-04-28 00:25:51 -0700462 if (b->self) {
463 pci_read_bridge_bases(b);
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900464 pcibios_fixup_bridge_resources(b->self);
Rajesh Shahf7d473d2005-04-28 00:25:51 -0700465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 list_for_each_entry(dev, &b->devices, bus_list)
467 pcibios_fixup_device_resources(dev);
John Keller8ea60912006-10-04 16:49:25 -0500468 platform_pci_fixup_bus(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469}
470
Jiang Liub02a4a12013-04-12 05:44:22 +0000471void pcibios_add_bus(struct pci_bus *bus)
472{
473 acpi_pci_add_bus(bus);
474}
475
476void pcibios_remove_bus(struct pci_bus *bus)
477{
478 acpi_pci_remove_bus(bus);
479}
480
Myron Stowe91e86df2011-10-28 15:47:49 -0600481void pcibios_set_master (struct pci_dev *dev)
482{
483 /* No special bus mastering setup handling */
484}
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486int
487pcibios_enable_device (struct pci_dev *dev, int mask)
488{
489 int ret;
490
Bjorn Helgaasd981f162008-03-04 11:56:52 -0700491 ret = pci_enable_resources(dev, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 if (ret < 0)
493 return ret;
494
Eric W. Biedermanbba6f6f2007-03-28 15:36:09 +0200495 if (!dev->msi_enabled)
496 return acpi_pci_irq_enable(dev);
497 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500void
501pcibios_disable_device (struct pci_dev *dev)
502{
Peter Chubbc7f570a2006-12-05 12:25:31 +1100503 BUG_ON(atomic_read(&dev->enable_cnt));
Eric W. Biedermanbba6f6f2007-03-28 15:36:09 +0200504 if (!dev->msi_enabled)
505 acpi_pci_irq_disable(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100508resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +0100509pcibios_align_resource (void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700510 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511{
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100512 return res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513}
514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515int
516pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
517 enum pci_mmap_state mmap_state, int write_combine)
518{
Alex Chiang012b7102007-07-11 11:02:15 -0600519 unsigned long size = vma->vm_end - vma->vm_start;
520 pgprot_t prot;
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 /*
523 * I/O space cannot be accessed via normal processor loads and
524 * stores on this platform.
525 */
526 if (mmap_state == pci_mmap_io)
527 /*
528 * XXX we could relax this for I/O spaces for which ACPI
529 * indicates that the space is 1-to-1 mapped. But at the
530 * moment, we don't support multiple PCI address spaces and
531 * the legacy I/O space is not 1-to-1 mapped, so this is moot.
532 */
533 return -EINVAL;
534
Alex Chiang012b7102007-07-11 11:02:15 -0600535 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
536 return -EINVAL;
537
538 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
539 vma->vm_page_prot);
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 /*
Alex Chiang012b7102007-07-11 11:02:15 -0600542 * If the user requested WC, the kernel uses UC or WC for this region,
543 * and the chipset supports WC, we can use WC. Otherwise, we have to
544 * use the same attribute the kernel uses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 */
Alex Chiang012b7102007-07-11 11:02:15 -0600546 if (write_combine &&
547 ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC ||
548 (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) &&
549 efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
551 else
Alex Chiang012b7102007-07-11 11:02:15 -0600552 vma->vm_page_prot = prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
555 vma->vm_end - vma->vm_start, vma->vm_page_prot))
556 return -EAGAIN;
557
558 return 0;
559}
560
561/**
562 * ia64_pci_get_legacy_mem - generic legacy mem routine
563 * @bus: bus to get legacy memory base address for
564 *
565 * Find the base of legacy memory for @bus. This is typically the first
566 * megabyte of bus address space for @bus or is simply 0 on platforms whose
567 * chipsets support legacy I/O and memory routing. Returns the base address
568 * or an error pointer if an error occurred.
569 *
570 * This is the ia64 generic version of this routine. Other platforms
571 * are free to override it with a machine vector.
572 */
573char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
574{
575 return (char *)__IA64_UNCACHED_OFFSET;
576}
577
578/**
579 * pci_mmap_legacy_page_range - map legacy memory space to userland
580 * @bus: bus whose legacy space we're mapping
581 * @vma: vma passed in by mmap
582 *
583 * Map legacy memory space for this device back to userspace using a machine
584 * vector to get the base address.
585 */
586int
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +1000587pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma,
588 enum pci_mmap_state mmap_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589{
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600590 unsigned long size = vma->vm_end - vma->vm_start;
591 pgprot_t prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 char *addr;
593
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +1000594 /* We only support mmap'ing of legacy memory space */
595 if (mmap_state != pci_mmap_mem)
596 return -ENOSYS;
597
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600598 /*
599 * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt
600 * for more details.
601 */
Lennert Buytenhek06c67be2006-07-10 04:45:27 -0700602 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600603 return -EINVAL;
604 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
605 vma->vm_page_prot);
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 addr = pci_get_legacy_mem(bus);
608 if (IS_ERR(addr))
609 return PTR_ERR(addr);
610
611 vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600612 vma->vm_page_prot = prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600615 size, vma->vm_page_prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 return -EAGAIN;
617
618 return 0;
619}
620
621/**
622 * ia64_pci_legacy_read - read from legacy I/O space
623 * @bus: bus to read
624 * @port: legacy port value
625 * @val: caller allocated storage for returned value
626 * @size: number of bytes to read
627 *
628 * Simply reads @size bytes from @port and puts the result in @val.
629 *
630 * Again, this (and the write routine) are generic versions that can be
631 * overridden by the platform. This is necessary on platforms that don't
632 * support legacy I/O routing or that hard fail on legacy I/O timeouts.
633 */
634int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
635{
636 int ret = size;
637
638 switch (size) {
639 case 1:
640 *val = inb(port);
641 break;
642 case 2:
643 *val = inw(port);
644 break;
645 case 4:
646 *val = inl(port);
647 break;
648 default:
649 ret = -EINVAL;
650 break;
651 }
652
653 return ret;
654}
655
656/**
657 * ia64_pci_legacy_write - perform a legacy I/O write
658 * @bus: bus pointer
659 * @port: port to write
660 * @val: value to write
661 * @size: number of bytes to write from @val
662 *
663 * Simply writes @size bytes of @val to @port.
664 */
Satoru Takeuchia72391e2006-04-20 18:49:48 +0900665int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Alex Williamson408045a2005-12-21 15:21:36 -0700667 int ret = size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 switch (size) {
670 case 1:
671 outb(val, port);
672 break;
673 case 2:
674 outw(val, port);
675 break;
676 case 4:
677 outl(val, port);
678 break;
679 default:
680 ret = -EINVAL;
681 break;
682 }
683
684 return ret;
685}
686
687/**
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600688 * set_pci_cacheline_size - determine cacheline size for PCI devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 *
690 * We want to use the line-size of the outer-most cache. We assume
691 * that this line-size is the same for all CPUs.
692 *
693 * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 */
Jesse Barnesac1aa472009-10-26 13:20:44 -0700695static void __init set_pci_dfl_cacheline_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Matthew Wilcoxe088a4a2009-05-22 13:49:49 -0700697 unsigned long levels, unique_caches;
698 long status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 pal_cache_config_info_t cci;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 status = ia64_pal_cache_summary(&levels, &unique_caches);
702 if (status != 0) {
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600703 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed "
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800704 "(status=%ld)\n", __func__, status);
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600705 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 }
707
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600708 status = ia64_pal_cache_config_info(levels - 1,
709 /* cache_type (data_or_unified)= */ 2, &cci);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (status != 0) {
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600711 printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed "
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800712 "(status=%ld)\n", __func__, status);
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600713 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 }
Jesse Barnesac1aa472009-10-26 13:20:44 -0700715 pci_dfl_cache_line_size = (1 << cci.pcci_line_size) / 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716}
717
John Keller175add12008-11-24 16:47:17 -0600718u64 ia64_dma_get_required_mask(struct device *dev)
719{
720 u32 low_totalram = ((max_pfn - 1) << PAGE_SHIFT);
721 u32 high_totalram = ((max_pfn - 1) >> (32 - PAGE_SHIFT));
722 u64 mask;
723
724 if (!high_totalram) {
725 /* convert to mask just covering totalram */
726 low_totalram = (1 << (fls(low_totalram) - 1));
727 low_totalram += low_totalram - 1;
728 mask = low_totalram;
729 } else {
730 high_totalram = (1 << (fls(high_totalram) - 1));
731 high_totalram += high_totalram - 1;
732 mask = (((u64)high_totalram) << 32) + 0xffffffff;
733 }
734 return mask;
735}
736EXPORT_SYMBOL_GPL(ia64_dma_get_required_mask);
737
738u64 dma_get_required_mask(struct device *dev)
739{
740 return platform_dma_get_required_mask(dev);
741}
742EXPORT_SYMBOL_GPL(dma_get_required_mask);
743
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600744static int __init pcibios_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745{
Jesse Barnesac1aa472009-10-26 13:20:44 -0700746 set_pci_dfl_cacheline_size();
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600747 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600749
750subsys_initcall(pcibios_init);