blob: 958215c44485966030e2e66f0815d01d92c3a379 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
Joe Perchesec9c4982013-04-19 08:33:40 -070083 rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
Helmut Schaabaff8002010-04-28 09:58:59 +020084 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
Gabor Juhos379448f2013-07-08 11:25:55 +0200224static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
225 [EEPROM_CHIP_ID] = 0x0000,
226 [EEPROM_VERSION] = 0x0001,
227 [EEPROM_MAC_ADDR_0] = 0x0002,
228 [EEPROM_MAC_ADDR_1] = 0x0003,
229 [EEPROM_MAC_ADDR_2] = 0x0004,
230 [EEPROM_NIC_CONF0] = 0x001a,
231 [EEPROM_NIC_CONF1] = 0x001b,
232 [EEPROM_FREQ] = 0x001d,
233 [EEPROM_LED_AG_CONF] = 0x001e,
234 [EEPROM_LED_ACT_CONF] = 0x001f,
235 [EEPROM_LED_POLARITY] = 0x0020,
236 [EEPROM_NIC_CONF2] = 0x0021,
237 [EEPROM_LNA] = 0x0022,
238 [EEPROM_RSSI_BG] = 0x0023,
239 [EEPROM_RSSI_BG2] = 0x0024,
240 [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
241 [EEPROM_RSSI_A] = 0x0025,
242 [EEPROM_RSSI_A2] = 0x0026,
243 [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
244 [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
245 [EEPROM_TXPOWER_DELTA] = 0x0028,
246 [EEPROM_TXPOWER_BG1] = 0x0029,
247 [EEPROM_TXPOWER_BG2] = 0x0030,
248 [EEPROM_TSSI_BOUND_BG1] = 0x0037,
249 [EEPROM_TSSI_BOUND_BG2] = 0x0038,
250 [EEPROM_TSSI_BOUND_BG3] = 0x0039,
251 [EEPROM_TSSI_BOUND_BG4] = 0x003a,
252 [EEPROM_TSSI_BOUND_BG5] = 0x003b,
253 [EEPROM_TXPOWER_A1] = 0x003c,
254 [EEPROM_TXPOWER_A2] = 0x0053,
255 [EEPROM_TSSI_BOUND_A1] = 0x006a,
256 [EEPROM_TSSI_BOUND_A2] = 0x006b,
257 [EEPROM_TSSI_BOUND_A3] = 0x006c,
258 [EEPROM_TSSI_BOUND_A4] = 0x006d,
259 [EEPROM_TSSI_BOUND_A5] = 0x006e,
260 [EEPROM_TXPOWER_BYRATE] = 0x006f,
261 [EEPROM_BBP_START] = 0x0078,
262};
263
Gabor Juhosfa31d152013-07-08 11:25:56 +0200264static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
265 [EEPROM_CHIP_ID] = 0x0000,
266 [EEPROM_VERSION] = 0x0001,
267 [EEPROM_MAC_ADDR_0] = 0x0002,
268 [EEPROM_MAC_ADDR_1] = 0x0003,
269 [EEPROM_MAC_ADDR_2] = 0x0004,
270 [EEPROM_NIC_CONF0] = 0x001a,
271 [EEPROM_NIC_CONF1] = 0x001b,
272 [EEPROM_NIC_CONF2] = 0x001c,
273 [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
274 [EEPROM_FREQ] = 0x0022,
275 [EEPROM_LED_AG_CONF] = 0x0023,
276 [EEPROM_LED_ACT_CONF] = 0x0024,
277 [EEPROM_LED_POLARITY] = 0x0025,
278 [EEPROM_LNA] = 0x0026,
279 [EEPROM_EXT_LNA2] = 0x0027,
280 [EEPROM_RSSI_BG] = 0x0028,
281 [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
282 [EEPROM_RSSI_BG2] = 0x0029,
283 [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
284 [EEPROM_RSSI_A] = 0x002a,
285 [EEPROM_RSSI_A2] = 0x002b,
286 [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
287 [EEPROM_TXPOWER_BG1] = 0x0030,
288 [EEPROM_TXPOWER_BG2] = 0x0037,
289 [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
290 [EEPROM_TSSI_BOUND_BG1] = 0x0045,
291 [EEPROM_TSSI_BOUND_BG2] = 0x0046,
292 [EEPROM_TSSI_BOUND_BG3] = 0x0047,
293 [EEPROM_TSSI_BOUND_BG4] = 0x0048,
294 [EEPROM_TSSI_BOUND_BG5] = 0x0049,
295 [EEPROM_TXPOWER_A1] = 0x004b,
296 [EEPROM_TXPOWER_A2] = 0x0065,
297 [EEPROM_EXT_TXPOWER_A3] = 0x007f,
298 [EEPROM_TSSI_BOUND_A1] = 0x009a,
299 [EEPROM_TSSI_BOUND_A2] = 0x009b,
300 [EEPROM_TSSI_BOUND_A3] = 0x009c,
301 [EEPROM_TSSI_BOUND_A4] = 0x009d,
302 [EEPROM_TSSI_BOUND_A5] = 0x009e,
303 [EEPROM_TXPOWER_BYRATE] = 0x00a0,
304};
305
Gabor Juhos379448f2013-07-08 11:25:55 +0200306static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
307 const enum rt2800_eeprom_word word)
308{
309 const unsigned int *map;
310 unsigned int index;
311
312 if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
313 "%s: invalid EEPROM word %d\n",
314 wiphy_name(rt2x00dev->hw->wiphy), word))
315 return 0;
316
Gabor Juhosfa31d152013-07-08 11:25:56 +0200317 if (rt2x00_rt(rt2x00dev, RT3593))
318 map = rt2800_eeprom_map_ext;
319 else
320 map = rt2800_eeprom_map;
321
Gabor Juhos379448f2013-07-08 11:25:55 +0200322 index = map[word];
323
324 /* Index 0 is valid only for EEPROM_CHIP_ID.
325 * Otherwise it means that the offset of the
326 * given word is not initialized in the map,
327 * or that the field is not usable on the
328 * actual chipset.
329 */
330 WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
331 "%s: invalid access of EEPROM word %d\n",
332 wiphy_name(rt2x00dev->hw->wiphy), word);
333
334 return index;
335}
336
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200337static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
338 const enum rt2800_eeprom_word word)
339{
Gabor Juhos379448f2013-07-08 11:25:55 +0200340 unsigned int index;
341
342 index = rt2800_eeprom_word_index(rt2x00dev, word);
343 return rt2x00_eeprom_addr(rt2x00dev, index);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200344}
345
346static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
347 const enum rt2800_eeprom_word word, u16 *data)
348{
Gabor Juhos379448f2013-07-08 11:25:55 +0200349 unsigned int index;
350
351 index = rt2800_eeprom_word_index(rt2x00dev, word);
352 rt2x00_eeprom_read(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200353}
354
355static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
356 const enum rt2800_eeprom_word word, u16 data)
357{
Gabor Juhos379448f2013-07-08 11:25:55 +0200358 unsigned int index;
359
360 index = rt2800_eeprom_word_index(rt2x00dev, word);
361 rt2x00_eeprom_write(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200362}
363
Gabor Juhos022138c2013-07-08 11:25:54 +0200364static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
365 const enum rt2800_eeprom_word array,
366 unsigned int offset,
367 u16 *data)
368{
Gabor Juhos379448f2013-07-08 11:25:55 +0200369 unsigned int index;
370
371 index = rt2800_eeprom_word_index(rt2x00dev, array);
372 rt2x00_eeprom_read(rt2x00dev, index + offset, data);
Gabor Juhos022138c2013-07-08 11:25:54 +0200373}
374
Woody Hung16ebd602012-07-31 21:53:33 +0800375static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
376{
377 u32 reg;
378 int i, count;
379
380 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
381 if (rt2x00_get_field32(reg, WLAN_EN))
382 return 0;
383
384 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
385 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
386 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
387 rt2x00_set_field32(&reg, WLAN_EN, 1);
388 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
389
390 udelay(REGISTER_BUSY_DELAY);
391
392 count = 0;
393 do {
394 /*
395 * Check PLL_LD & XTAL_RDY.
396 */
397 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
398 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
399 if (rt2x00_get_field32(reg, PLL_LD) &&
400 rt2x00_get_field32(reg, XTAL_RDY))
401 break;
402 udelay(REGISTER_BUSY_DELAY);
403 }
404
405 if (i >= REGISTER_BUSY_COUNT) {
406
407 if (count >= 10)
408 return -EIO;
409
410 rt2800_register_write(rt2x00dev, 0x58, 0x018);
411 udelay(REGISTER_BUSY_DELAY);
412 rt2800_register_write(rt2x00dev, 0x58, 0x418);
413 udelay(REGISTER_BUSY_DELAY);
414 rt2800_register_write(rt2x00dev, 0x58, 0x618);
415 udelay(REGISTER_BUSY_DELAY);
416 count++;
417 } else {
418 count = 0;
419 }
420
421 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
422 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
423 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
424 rt2x00_set_field32(&reg, WLAN_RESET, 1);
425 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
426 udelay(10);
427 rt2x00_set_field32(&reg, WLAN_RESET, 0);
428 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
429 udelay(10);
430 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
431 } while (count != 0);
432
433 return 0;
434}
435
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100436void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
437 const u8 command, const u8 token,
438 const u8 arg0, const u8 arg1)
439{
440 u32 reg;
441
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100442 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100443 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100444 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100445 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100446 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100447
448 mutex_lock(&rt2x00dev->csr_mutex);
449
450 /*
451 * Wait until the MCU becomes available, afterwards we
452 * can safely write the new data into the register.
453 */
454 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
455 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
456 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
457 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
458 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
459 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
460
461 reg = 0;
462 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
463 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
464 }
465
466 mutex_unlock(&rt2x00dev->csr_mutex);
467}
468EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100469
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200470int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
471{
472 unsigned int i = 0;
473 u32 reg;
474
475 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
476 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
477 if (reg && reg != ~0)
478 return 0;
479 msleep(1);
480 }
481
Joe Perchesec9c4982013-04-19 08:33:40 -0700482 rt2x00_err(rt2x00dev, "Unstable hardware\n");
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200483 return -EBUSY;
484}
485EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
486
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100487int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
488{
489 unsigned int i;
490 u32 reg;
491
Helmut Schaa08e53102010-11-04 20:37:47 +0100492 /*
493 * Some devices are really slow to respond here. Wait a whole second
494 * before timing out.
495 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100496 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
497 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
498 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
499 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
500 return 0;
501
Helmut Schaa08e53102010-11-04 20:37:47 +0100502 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100503 }
504
Joe Perchesec9c4982013-04-19 08:33:40 -0700505 rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100506 return -EACCES;
507}
508EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
509
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200510void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
511{
512 u32 reg;
513
514 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
515 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
516 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
517 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
518 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
519 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
520 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
521}
522EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
523
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200524static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
525{
526 u16 fw_crc;
527 u16 crc;
528
529 /*
530 * The last 2 bytes in the firmware array are the crc checksum itself,
531 * this means that we should never pass those 2 bytes to the crc
532 * algorithm.
533 */
534 fw_crc = (data[len - 2] << 8 | data[len - 1]);
535
536 /*
537 * Use the crc ccitt algorithm.
538 * This will return the same value as the legacy driver which
539 * used bit ordering reversion on the both the firmware bytes
540 * before input input as well as on the final output.
541 * Obviously using crc ccitt directly is much more efficient.
542 */
543 crc = crc_ccitt(~0, data, len - 2);
544
545 /*
546 * There is a small difference between the crc-itu-t + bitrev and
547 * the crc-ccitt crc calculation. In the latter method the 2 bytes
548 * will be swapped, use swab16 to convert the crc to the correct
549 * value.
550 */
551 crc = swab16(crc);
552
553 return fw_crc == crc;
554}
555
556int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
557 const u8 *data, const size_t len)
558{
559 size_t offset = 0;
560 size_t fw_len;
561 bool multiple;
562
563 /*
564 * PCI(e) & SOC devices require firmware with a length
565 * of 8kb. USB devices require firmware files with a length
566 * of 4kb. Certain USB chipsets however require different firmware,
567 * which Ralink only provides attached to the original firmware
568 * file. Thus for USB devices, firmware files have a length
Woody Hunga89534e2012-06-13 15:01:16 +0800569 * which is a multiple of 4kb. The firmware for rt3290 chip also
570 * have a length which is a multiple of 4kb.
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200571 */
Woody Hunga89534e2012-06-13 15:01:16 +0800572 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200573 fw_len = 4096;
Woody Hunga89534e2012-06-13 15:01:16 +0800574 else
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200575 fw_len = 8192;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200576
Woody Hunga89534e2012-06-13 15:01:16 +0800577 multiple = true;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200578 /*
579 * Validate the firmware length
580 */
581 if (len != fw_len && (!multiple || (len % fw_len) != 0))
582 return FW_BAD_LENGTH;
583
584 /*
585 * Check if the chipset requires one of the upper parts
586 * of the firmware.
587 */
588 if (rt2x00_is_usb(rt2x00dev) &&
589 !rt2x00_rt(rt2x00dev, RT2860) &&
590 !rt2x00_rt(rt2x00dev, RT2872) &&
591 !rt2x00_rt(rt2x00dev, RT3070) &&
592 ((len / fw_len) == 1))
593 return FW_BAD_VERSION;
594
595 /*
596 * 8kb firmware files must be checked as if it were
597 * 2 separate firmware files.
598 */
599 while (offset < len) {
600 if (!rt2800_check_firmware_crc(data + offset, fw_len))
601 return FW_BAD_CRC;
602
603 offset += fw_len;
604 }
605
606 return FW_OK;
607}
608EXPORT_SYMBOL_GPL(rt2800_check_firmware);
609
610int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
611 const u8 *data, const size_t len)
612{
613 unsigned int i;
614 u32 reg;
Woody Hung16ebd602012-07-31 21:53:33 +0800615 int retval;
616
617 if (rt2x00_rt(rt2x00dev, RT3290)) {
618 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
619 if (retval)
620 return -EBUSY;
621 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200622
623 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200624 * If driver doesn't wake up firmware here,
625 * rt2800_load_firmware will hang forever when interface is up again.
626 */
627 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
628
629 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200630 * Wait for stable hardware.
631 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200632 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200633 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200634
Gabor Juhosadde5882011-03-03 11:46:45 +0100635 if (rt2x00_is_pci(rt2x00dev)) {
Woody Hunga89534e2012-06-13 15:01:16 +0800636 if (rt2x00_rt(rt2x00dev, RT3290) ||
637 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800638 rt2x00_rt(rt2x00dev, RT5390) ||
639 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100640 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
641 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
642 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
643 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
644 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200645 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100646 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200647
Jakub Kicinskib7e1d222012-04-03 03:40:48 +0200648 rt2800_disable_wpdma(rt2x00dev);
649
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200650 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200651 * Write firmware to the device.
652 */
653 rt2800_drv_write_firmware(rt2x00dev, data, len);
654
655 /*
656 * Wait for device to stabilize.
657 */
658 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
659 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
660 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
661 break;
662 msleep(1);
663 }
664
665 if (i == REGISTER_BUSY_COUNT) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700666 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200667 return -EBUSY;
668 }
669
670 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100671 * Disable DMA, will be reenabled later when enabling
672 * the radio.
673 */
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200674 rt2800_disable_wpdma(rt2x00dev);
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100675
676 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200677 * Initialize firmware.
678 */
679 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
680 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100681 if (rt2x00_is_usb(rt2x00dev)) {
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100682 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100683 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
684 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200685 msleep(1);
686
687 return 0;
688}
689EXPORT_SYMBOL_GPL(rt2800_load_firmware);
690
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200691void rt2800_write_tx_data(struct queue_entry *entry,
692 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200693{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200694 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200695 u32 word;
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200696 int i;
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200697
698 /*
699 * Initialize TX Info descriptor
700 */
701 rt2x00_desc_read(txwi, 0, &word);
702 rt2x00_set_field32(&word, TXWI_W0_FRAG,
703 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200704 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
705 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200706 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
707 rt2x00_set_field32(&word, TXWI_W0_TS,
708 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
709 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
710 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100711 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
712 txdesc->u.ht.mpdu_density);
713 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
714 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200715 rt2x00_set_field32(&word, TXWI_W0_BW,
716 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
717 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
718 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100719 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200720 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
721 rt2x00_desc_write(txwi, 0, word);
722
723 rt2x00_desc_read(txwi, 1, &word);
724 rt2x00_set_field32(&word, TXWI_W1_ACK,
725 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
726 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
727 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100728 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200729 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
730 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200731 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200732 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
733 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100734 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200735 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200736 rt2x00_desc_write(txwi, 1, word);
737
738 /*
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200739 * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
740 * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200741 * When TXD_W3_WIV is set to 1 it will use the IV data
742 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
743 * crypto entry in the registers should be used to encrypt the frame.
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200744 *
745 * Nulify all remaining words as well, we don't know how to program them.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200746 */
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200747 for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
748 _rt2x00_desc_write(txwi, i, 0);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200749}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200750EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200751
Helmut Schaaff6133b2010-10-09 13:34:11 +0200752static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200753{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100754 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
755 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
756 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200757 u16 eeprom;
758 u8 offset0;
759 u8 offset1;
760 u8 offset2;
761
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200762 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200763 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200764 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
765 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200766 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200767 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
768 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200769 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200770 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
771 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200772 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200773 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
774 }
775
776 /*
777 * Convert the value from the descriptor into the RSSI value
778 * If the value in the descriptor is 0, it is considered invalid
779 * and the default (extremely low) rssi value is assumed
780 */
781 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
782 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
783 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
784
785 /*
786 * mac80211 only accepts a single RSSI value. Calculating the
787 * average doesn't deliver a fair answer either since -60:-60 would
788 * be considered equally good as -50:-70 while the second is the one
789 * which gives less energy...
790 */
791 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100792 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200793}
794
795void rt2800_process_rxwi(struct queue_entry *entry,
796 struct rxdone_entry_desc *rxdesc)
797{
798 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200799 u32 word;
800
801 rt2x00_desc_read(rxwi, 0, &word);
802
803 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
804 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
805
806 rt2x00_desc_read(rxwi, 1, &word);
807
808 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
809 rxdesc->flags |= RX_FLAG_SHORT_GI;
810
811 if (rt2x00_get_field32(word, RXWI_W1_BW))
812 rxdesc->flags |= RX_FLAG_40MHZ;
813
814 /*
815 * Detect RX rate, always use MCS as signal type.
816 */
817 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
818 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
819 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
820
821 /*
822 * Mask of 0x8 bit to remove the short preamble flag.
823 */
824 if (rxdesc->rate_mode == RATE_MODE_CCK)
825 rxdesc->signal &= ~0x8;
826
827 rt2x00_desc_read(rxwi, 2, &word);
828
Ivo van Doorn74861922010-07-11 12:23:50 +0200829 /*
830 * Convert descriptor AGC value to RSSI value.
831 */
832 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200833 /*
834 * Remove RXWI descriptor from start of the buffer.
835 */
836 skb_pull(entry->skb, entry->queue->winfo_size);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200837}
838EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
839
Helmut Schaa31937c42011-09-07 20:10:02 +0200840void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200841{
842 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200843 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200844 struct txdone_entry_desc txdesc;
845 u32 word;
846 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200847 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200848
849 /*
850 * Obtain the status about this packet.
851 */
852 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200853 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200854
Helmut Schaa14433332010-10-02 11:27:03 +0200855 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200856 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
857
Helmut Schaa14433332010-10-02 11:27:03 +0200858 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200859 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
860
861 /*
862 * If a frame was meant to be sent as a single non-aggregated MPDU
863 * but ended up in an aggregate the used tx rate doesn't correlate
864 * with the one specified in the TXWI as the whole aggregate is sent
865 * with the same rate.
866 *
867 * For example: two frames are sent to rt2x00, the first one sets
868 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
869 * and requests MCS15. If the hw aggregates both frames into one
870 * AMDPU the tx status for both frames will contain MCS7 although
871 * the frame was sent successfully.
872 *
873 * Hence, replace the requested rate with the real tx rate to not
874 * confuse the rate control algortihm by providing clearly wrong
875 * data.
876 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100877 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200878 skbdesc->tx_rate_idx = real_mcs;
879 mcs = real_mcs;
880 }
Helmut Schaa14433332010-10-02 11:27:03 +0200881
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200882 if (aggr == 1 || ampdu == 1)
883 __set_bit(TXDONE_AMPDU, &txdesc.flags);
884
Helmut Schaa14433332010-10-02 11:27:03 +0200885 /*
886 * Ralink has a retry mechanism using a global fallback
887 * table. We setup this fallback table to try the immediate
888 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
889 * always contains the MCS used for the last transmission, be
890 * it successful or not.
891 */
892 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
893 /*
894 * Transmission succeeded. The number of retries is
895 * mcs - real_mcs
896 */
897 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
898 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
899 } else {
900 /*
901 * Transmission failed. The number of retries is
902 * always 7 in this case (for a total number of 8
903 * frames sent).
904 */
905 __set_bit(TXDONE_FAILURE, &txdesc.flags);
906 txdesc.retry = rt2x00dev->long_retry;
907 }
908
909 /*
910 * the frame was retried at least once
911 * -> hw used fallback rates
912 */
913 if (txdesc.retry)
914 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
915
916 rt2x00lib_txdone(entry, &txdesc);
917}
918EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
919
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200920void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
921{
922 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
923 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
924 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100925 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600926 u32 orig_reg, reg;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200927 const int txwi_desc_size = entry->queue->winfo_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200928
929 /*
930 * Disable beaconing while we are reloading the beacon data,
931 * otherwise we might be sending out invalid data.
932 */
933 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600934 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200935 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
936 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
937
938 /*
939 * Add space for the TXWI in front of the skb.
940 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200941 memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200942
943 /*
944 * Register descriptor details in skb frame descriptor.
945 */
946 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
947 skbdesc->desc = entry->skb->data;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200948 skbdesc->desc_len = txwi_desc_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200949
950 /*
951 * Add the TXWI for the beacon to the skb.
952 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200953 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200954
955 /*
956 * Dump beacon to userspace through debugfs.
957 */
958 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
959
960 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100961 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200962 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100963 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600964 if (padding_len && skb_pad(entry->skb, padding_len)) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700965 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
Seth Forsheed76dfc62011-02-14 08:52:25 -0600966 /* skb freed by skb_pad() on failure */
967 entry->skb = NULL;
968 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
969 return;
970 }
971
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200972 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100973 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
974 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200975
976 /*
977 * Enable beaconing again.
978 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200979 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
980 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
981
982 /*
983 * Clean up beacon skb.
984 */
985 dev_kfree_skb_any(entry->skb);
986 entry->skb = NULL;
987}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200988EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200989
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100990static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
991 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200992{
993 int i;
Gabor Juhos0879f872013-05-01 17:17:33 +0200994 const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
Helmut Schaafdb87252010-06-29 21:48:06 +0200995
996 /*
997 * For the Beacon base registers we only need to clear
998 * the whole TXWI which (when set to 0) will invalidate
999 * the entire beacon.
1000 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +02001001 for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
Helmut Schaafdb87252010-06-29 21:48:06 +02001002 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1003}
1004
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001005void rt2800_clear_beacon(struct queue_entry *entry)
1006{
1007 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1008 u32 reg;
1009
1010 /*
1011 * Disable beaconing while we are reloading the beacon data,
1012 * otherwise we might be sending out invalid data.
1013 */
1014 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1015 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1016 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1017
1018 /*
1019 * Clear beacon.
1020 */
1021 rt2800_clear_beacon_register(rt2x00dev,
1022 HW_BEACON_OFFSET(entry->entry_idx));
1023
1024 /*
1025 * Enabled beaconing again.
1026 */
1027 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1028 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1029}
1030EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1031
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001032#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1033const struct rt2x00debug rt2800_rt2x00debug = {
1034 .owner = THIS_MODULE,
1035 .csr = {
1036 .read = rt2800_register_read,
1037 .write = rt2800_register_write,
1038 .flags = RT2X00DEBUGFS_OFFSET,
1039 .word_base = CSR_REG_BASE,
1040 .word_size = sizeof(u32),
1041 .word_count = CSR_REG_SIZE / sizeof(u32),
1042 },
1043 .eeprom = {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001044 /* NOTE: The local EEPROM access functions can't
1045 * be used here, use the generic versions instead.
1046 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001047 .read = rt2x00_eeprom_read,
1048 .write = rt2x00_eeprom_write,
1049 .word_base = EEPROM_BASE,
1050 .word_size = sizeof(u16),
1051 .word_count = EEPROM_SIZE / sizeof(u16),
1052 },
1053 .bbp = {
1054 .read = rt2800_bbp_read,
1055 .write = rt2800_bbp_write,
1056 .word_base = BBP_BASE,
1057 .word_size = sizeof(u8),
1058 .word_count = BBP_SIZE / sizeof(u8),
1059 },
1060 .rf = {
1061 .read = rt2x00_rf_read,
1062 .write = rt2800_rf_write,
1063 .word_base = RF_BASE,
1064 .word_size = sizeof(u32),
1065 .word_count = RF_SIZE / sizeof(u32),
1066 },
Anisse Astierf2bd7f12012-04-19 15:53:10 +02001067 .rfcsr = {
1068 .read = rt2800_rfcsr_read,
1069 .write = rt2800_rfcsr_write,
1070 .word_base = RFCSR_BASE,
1071 .word_size = sizeof(u8),
1072 .word_count = RFCSR_SIZE / sizeof(u8),
1073 },
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001074};
1075EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1076#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1077
1078int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1079{
1080 u32 reg;
1081
Woody Hunga89534e2012-06-13 15:01:16 +08001082 if (rt2x00_rt(rt2x00dev, RT3290)) {
1083 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1084 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1085 } else {
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001086 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1087 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
Woody Hunga89534e2012-06-13 15:01:16 +08001088 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001089}
1090EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1091
1092#ifdef CONFIG_RT2X00_LIB_LEDS
1093static void rt2800_brightness_set(struct led_classdev *led_cdev,
1094 enum led_brightness brightness)
1095{
1096 struct rt2x00_led *led =
1097 container_of(led_cdev, struct rt2x00_led, led_dev);
1098 unsigned int enabled = brightness != LED_OFF;
1099 unsigned int bg_mode =
1100 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
1101 unsigned int polarity =
1102 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1103 EEPROM_FREQ_LED_POLARITY);
1104 unsigned int ledmode =
1105 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1106 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +02001107 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001108
Layne Edwards44704e52011-04-18 15:26:00 +02001109 /* Check for SoC (SOC devices don't support MCU requests) */
1110 if (rt2x00_is_soc(led->rt2x00dev)) {
1111 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1112
1113 /* Set LED Polarity */
1114 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1115
1116 /* Set LED Mode */
1117 if (led->type == LED_TYPE_RADIO) {
1118 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1119 enabled ? 3 : 0);
1120 } else if (led->type == LED_TYPE_ASSOC) {
1121 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1122 enabled ? 3 : 0);
1123 } else if (led->type == LED_TYPE_QUALITY) {
1124 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1125 enabled ? 3 : 0);
1126 }
1127
1128 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1129
1130 } else {
1131 if (led->type == LED_TYPE_RADIO) {
1132 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1133 enabled ? 0x20 : 0);
1134 } else if (led->type == LED_TYPE_ASSOC) {
1135 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1136 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1137 } else if (led->type == LED_TYPE_QUALITY) {
1138 /*
1139 * The brightness is divided into 6 levels (0 - 5),
1140 * The specs tell us the following levels:
1141 * 0, 1 ,3, 7, 15, 31
1142 * to determine the level in a simple way we can simply
1143 * work with bitshifting:
1144 * (1 << level) - 1
1145 */
1146 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1147 (1 << brightness / (LED_FULL / 6)) - 1,
1148 polarity);
1149 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001150 }
1151}
1152
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +01001153static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001154 struct rt2x00_led *led, enum led_type type)
1155{
1156 led->rt2x00dev = rt2x00dev;
1157 led->type = type;
1158 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001159 led->flags = LED_INITIALIZED;
1160}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001161#endif /* CONFIG_RT2X00_LIB_LEDS */
1162
1163/*
1164 * Configuration handlers.
1165 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001166static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1167 const u8 *address,
1168 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001169{
1170 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001171 u32 offset;
1172
1173 offset = MAC_WCID_ENTRY(wcid);
1174
1175 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1176 if (address)
1177 memcpy(wcid_entry.mac, address, ETH_ALEN);
1178
1179 rt2800_register_multiwrite(rt2x00dev, offset,
1180 &wcid_entry, sizeof(wcid_entry));
1181}
1182
1183static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1184{
1185 u32 offset;
1186 offset = MAC_WCID_ATTR_ENTRY(wcid);
1187 rt2800_register_write(rt2x00dev, offset, 0);
1188}
1189
1190static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1191 int wcid, u32 bssidx)
1192{
1193 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1194 u32 reg;
1195
1196 /*
1197 * The BSS Idx numbers is split in a main value of 3 bits,
1198 * and a extended field for adding one additional bit to the value.
1199 */
1200 rt2800_register_read(rt2x00dev, offset, &reg);
1201 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1202 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1203 (bssidx & 0x8) >> 3);
1204 rt2800_register_write(rt2x00dev, offset, reg);
1205}
1206
1207static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1208 struct rt2x00lib_crypto *crypto,
1209 struct ieee80211_key_conf *key)
1210{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001211 struct mac_iveiv_entry iveiv_entry;
1212 u32 offset;
1213 u32 reg;
1214
1215 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1216
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001217 if (crypto->cmd == SET_KEY) {
1218 rt2800_register_read(rt2x00dev, offset, &reg);
1219 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1220 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1221 /*
1222 * Both the cipher as the BSS Idx numbers are split in a main
1223 * value of 3 bits, and a extended field for adding one additional
1224 * bit to the value.
1225 */
1226 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1227 (crypto->cipher & 0x7));
1228 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1229 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001230 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1231 rt2800_register_write(rt2x00dev, offset, reg);
1232 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001233 /* Delete the cipher without touching the bssidx */
1234 rt2800_register_read(rt2x00dev, offset, &reg);
1235 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1236 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1237 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1238 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1239 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001240 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001241
1242 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1243
1244 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1245 if ((crypto->cipher == CIPHER_TKIP) ||
1246 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1247 (crypto->cipher == CIPHER_AES))
1248 iveiv_entry.iv[3] |= 0x20;
1249 iveiv_entry.iv[3] |= key->keyidx << 6;
1250 rt2800_register_multiwrite(rt2x00dev, offset,
1251 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001252}
1253
1254int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1255 struct rt2x00lib_crypto *crypto,
1256 struct ieee80211_key_conf *key)
1257{
1258 struct hw_key_entry key_entry;
1259 struct rt2x00_field32 field;
1260 u32 offset;
1261 u32 reg;
1262
1263 if (crypto->cmd == SET_KEY) {
1264 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1265
1266 memcpy(key_entry.key, crypto->key,
1267 sizeof(key_entry.key));
1268 memcpy(key_entry.tx_mic, crypto->tx_mic,
1269 sizeof(key_entry.tx_mic));
1270 memcpy(key_entry.rx_mic, crypto->rx_mic,
1271 sizeof(key_entry.rx_mic));
1272
1273 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1274 rt2800_register_multiwrite(rt2x00dev, offset,
1275 &key_entry, sizeof(key_entry));
1276 }
1277
1278 /*
1279 * The cipher types are stored over multiple registers
1280 * starting with SHARED_KEY_MODE_BASE each word will have
1281 * 32 bits and contains the cipher types for 2 bssidx each.
1282 * Using the correct defines correctly will cause overhead,
1283 * so just calculate the correct offset.
1284 */
1285 field.bit_offset = 4 * (key->hw_key_idx % 8);
1286 field.bit_mask = 0x7 << field.bit_offset;
1287
1288 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1289
1290 rt2800_register_read(rt2x00dev, offset, &reg);
1291 rt2x00_set_field32(&reg, field,
1292 (crypto->cmd == SET_KEY) * crypto->cipher);
1293 rt2800_register_write(rt2x00dev, offset, reg);
1294
1295 /*
1296 * Update WCID information
1297 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001298 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1299 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1300 crypto->bssidx);
1301 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001302
1303 return 0;
1304}
1305EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1306
Helmut Schaaa2b13282011-09-08 14:38:01 +02001307static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001308{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001309 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001310 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001311 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001312
1313 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001314 * Search for the first free WCID entry and return the corresponding
1315 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001316 *
1317 * Make sure the WCID starts _after_ the last possible shared key
1318 * entry (>32).
1319 *
1320 * Since parts of the pairwise key table might be shared with
1321 * the beacon frame buffers 6 & 7 we should only write into the
1322 * first 222 entries.
1323 */
1324 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001325 offset = MAC_WCID_ENTRY(idx);
1326 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1327 sizeof(wcid_entry));
1328 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001329 return idx;
1330 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001331
1332 /*
1333 * Use -1 to indicate that we don't have any more space in the WCID
1334 * table.
1335 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001336 return -1;
1337}
1338
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001339int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1340 struct rt2x00lib_crypto *crypto,
1341 struct ieee80211_key_conf *key)
1342{
1343 struct hw_key_entry key_entry;
1344 u32 offset;
1345
1346 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001347 /*
1348 * Allow key configuration only for STAs that are
1349 * known by the hw.
1350 */
1351 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001352 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001353 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001354
1355 memcpy(key_entry.key, crypto->key,
1356 sizeof(key_entry.key));
1357 memcpy(key_entry.tx_mic, crypto->tx_mic,
1358 sizeof(key_entry.tx_mic));
1359 memcpy(key_entry.rx_mic, crypto->rx_mic,
1360 sizeof(key_entry.rx_mic));
1361
1362 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1363 rt2800_register_multiwrite(rt2x00dev, offset,
1364 &key_entry, sizeof(key_entry));
1365 }
1366
1367 /*
1368 * Update WCID information
1369 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001370 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001371
1372 return 0;
1373}
1374EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1375
Helmut Schaaa2b13282011-09-08 14:38:01 +02001376int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1377 struct ieee80211_sta *sta)
1378{
1379 int wcid;
1380 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1381
1382 /*
1383 * Find next free WCID.
1384 */
1385 wcid = rt2800_find_wcid(rt2x00dev);
1386
1387 /*
1388 * Store selected wcid even if it is invalid so that we can
1389 * later decide if the STA is uploaded into the hw.
1390 */
1391 sta_priv->wcid = wcid;
1392
1393 /*
1394 * No space left in the device, however, we can still communicate
1395 * with the STA -> No error.
1396 */
1397 if (wcid < 0)
1398 return 0;
1399
1400 /*
1401 * Clean up WCID attributes and write STA address to the device.
1402 */
1403 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1404 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1405 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1406 rt2x00lib_get_bssidx(rt2x00dev, vif));
1407 return 0;
1408}
1409EXPORT_SYMBOL_GPL(rt2800_sta_add);
1410
1411int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1412{
1413 /*
1414 * Remove WCID entry, no need to clean the attributes as they will
1415 * get renewed when the WCID is reused.
1416 */
1417 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1418
1419 return 0;
1420}
1421EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1422
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001423void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1424 const unsigned int filter_flags)
1425{
1426 u32 reg;
1427
1428 /*
1429 * Start configuration steps.
1430 * Note that the version error will always be dropped
1431 * and broadcast frames will always be accepted since
1432 * there is no filter for it at this time.
1433 */
1434 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1435 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1436 !(filter_flags & FIF_FCSFAIL));
1437 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1438 !(filter_flags & FIF_PLCPFAIL));
1439 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1440 !(filter_flags & FIF_PROMISC_IN_BSS));
1441 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1442 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1443 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1444 !(filter_flags & FIF_ALLMULTI));
1445 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1446 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1447 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1448 !(filter_flags & FIF_CONTROL));
1449 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1450 !(filter_flags & FIF_CONTROL));
1451 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1452 !(filter_flags & FIF_CONTROL));
1453 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1454 !(filter_flags & FIF_CONTROL));
1455 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1456 !(filter_flags & FIF_CONTROL));
1457 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1458 !(filter_flags & FIF_PSPOLL));
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01001459 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
Helmut Schaa48839932011-11-24 09:13:26 +01001460 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1461 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001462 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1463 !(filter_flags & FIF_CONTROL));
1464 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1465}
1466EXPORT_SYMBOL_GPL(rt2800_config_filter);
1467
1468void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1469 struct rt2x00intf_conf *conf, const unsigned int flags)
1470{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001471 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001472 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001473
1474 if (flags & CONFIG_UPDATE_TYPE) {
1475 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001476 * Enable synchronisation.
1477 */
1478 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001479 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001480 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001481
1482 if (conf->sync == TSF_SYNC_AP_NONE) {
1483 /*
1484 * Tune beacon queue transmit parameters for AP mode
1485 */
1486 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1487 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1488 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1489 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1490 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1491 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1492 } else {
1493 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1494 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1495 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1496 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1497 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1498 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1499 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001500 }
1501
1502 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001503 if (flags & CONFIG_UPDATE_TYPE &&
1504 conf->sync == TSF_SYNC_AP_NONE) {
1505 /*
1506 * The BSSID register has to be set to our own mac
1507 * address in AP mode.
1508 */
1509 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1510 update_bssid = true;
1511 }
1512
Ivo van Doornc600c8262010-08-30 21:14:15 +02001513 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1514 reg = le32_to_cpu(conf->mac[1]);
1515 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1516 conf->mac[1] = cpu_to_le32(reg);
1517 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001518
1519 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1520 conf->mac, sizeof(conf->mac));
1521 }
1522
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001523 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c8262010-08-30 21:14:15 +02001524 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1525 reg = le32_to_cpu(conf->bssid[1]);
1526 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1527 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1528 conf->bssid[1] = cpu_to_le32(reg);
1529 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001530
1531 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1532 conf->bssid, sizeof(conf->bssid));
1533 }
1534}
1535EXPORT_SYMBOL_GPL(rt2800_config_intf);
1536
Helmut Schaa87c19152010-10-02 11:28:34 +02001537static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1538 struct rt2x00lib_erp *erp)
1539{
1540 bool any_sta_nongf = !!(erp->ht_opmode &
1541 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1542 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1543 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1544 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1545 u32 reg;
1546
1547 /* default protection rate for HT20: OFDM 24M */
1548 mm20_rate = gf20_rate = 0x4004;
1549
1550 /* default protection rate for HT40: duplicate OFDM 24M */
1551 mm40_rate = gf40_rate = 0x4084;
1552
1553 switch (protection) {
1554 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1555 /*
1556 * All STAs in this BSS are HT20/40 but there might be
1557 * STAs not supporting greenfield mode.
1558 * => Disable protection for HT transmissions.
1559 */
1560 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1561
1562 break;
1563 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1564 /*
1565 * All STAs in this BSS are HT20 or HT20/40 but there
1566 * might be STAs not supporting greenfield mode.
1567 * => Protect all HT40 transmissions.
1568 */
1569 mm20_mode = gf20_mode = 0;
1570 mm40_mode = gf40_mode = 2;
1571
1572 break;
1573 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1574 /*
1575 * Nonmember protection:
1576 * According to 802.11n we _should_ protect all
1577 * HT transmissions (but we don't have to).
1578 *
1579 * But if cts_protection is enabled we _shall_ protect
1580 * all HT transmissions using a CCK rate.
1581 *
1582 * And if any station is non GF we _shall_ protect
1583 * GF transmissions.
1584 *
1585 * We decide to protect everything
1586 * -> fall through to mixed mode.
1587 */
1588 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1589 /*
1590 * Legacy STAs are present
1591 * => Protect all HT transmissions.
1592 */
1593 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1594
1595 /*
1596 * If erp protection is needed we have to protect HT
1597 * transmissions with CCK 11M long preamble.
1598 */
1599 if (erp->cts_protection) {
1600 /* don't duplicate RTS/CTS in CCK mode */
1601 mm20_rate = mm40_rate = 0x0003;
1602 gf20_rate = gf40_rate = 0x0003;
1603 }
1604 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001605 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001606
1607 /* check for STAs not supporting greenfield mode */
1608 if (any_sta_nongf)
1609 gf20_mode = gf40_mode = 2;
1610
1611 /* Update HT protection config */
1612 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1613 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1614 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1615 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1616
1617 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1618 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1619 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1620 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1621
1622 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1623 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1624 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1625 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1626
1627 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1628 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1629 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1630 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1631}
1632
Helmut Schaa02044642010-09-08 20:56:32 +02001633void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1634 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001635{
1636 u32 reg;
1637
Helmut Schaa02044642010-09-08 20:56:32 +02001638 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1639 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1640 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1641 !!erp->short_preamble);
1642 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1643 !!erp->short_preamble);
1644 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1645 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001646
Helmut Schaa02044642010-09-08 20:56:32 +02001647 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1648 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1649 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1650 erp->cts_protection ? 2 : 0);
1651 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1652 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001653
Helmut Schaa02044642010-09-08 20:56:32 +02001654 if (changed & BSS_CHANGED_BASIC_RATES) {
1655 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1656 erp->basic_rates);
1657 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1658 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001659
Helmut Schaa02044642010-09-08 20:56:32 +02001660 if (changed & BSS_CHANGED_ERP_SLOT) {
1661 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1662 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1663 erp->slot_time);
1664 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001665
Helmut Schaa02044642010-09-08 20:56:32 +02001666 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1667 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1668 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1669 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001670
Helmut Schaa02044642010-09-08 20:56:32 +02001671 if (changed & BSS_CHANGED_BEACON_INT) {
1672 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1673 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1674 erp->beacon_int * 16);
1675 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1676 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001677
1678 if (changed & BSS_CHANGED_HT)
1679 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001680}
1681EXPORT_SYMBOL_GPL(rt2800_config_erp);
1682
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001683static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1684{
1685 u32 reg;
1686 u16 eeprom;
1687 u8 led_ctrl, led_g_mode, led_r_mode;
1688
1689 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1690 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1691 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1692 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1693 } else {
1694 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1695 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1696 }
1697 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1698
1699 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1700 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1701 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1702 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1703 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001704 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001705 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1706 if (led_ctrl == 0 || led_ctrl > 0x40) {
1707 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1708 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1709 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1710 } else {
1711 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1712 (led_g_mode << 2) | led_r_mode, 1);
1713 }
1714 }
1715}
1716
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001717static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1718 enum antenna ant)
1719{
1720 u32 reg;
1721 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1722 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1723
1724 if (rt2x00_is_pci(rt2x00dev)) {
1725 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1726 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1727 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1728 } else if (rt2x00_is_usb(rt2x00dev))
1729 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1730 eesk_pin, 0);
1731
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001732 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1733 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1734 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1735 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001736}
1737
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001738void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1739{
1740 u8 r1;
1741 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001742 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001743
1744 rt2800_bbp_read(rt2x00dev, 1, &r1);
1745 rt2800_bbp_read(rt2x00dev, 3, &r3);
1746
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001747 if (rt2x00_rt(rt2x00dev, RT3572) &&
1748 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1749 rt2800_config_3572bt_ant(rt2x00dev);
1750
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001751 /*
1752 * Configure the TX antenna.
1753 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001754 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001755 case 1:
1756 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001757 break;
1758 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001759 if (rt2x00_rt(rt2x00dev, RT3572) &&
1760 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1761 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1762 else
1763 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001764 break;
1765 case 3:
Gabor Juhos4788ac12013-07-08 16:08:21 +02001766 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001767 break;
1768 }
1769
1770 /*
1771 * Configure the RX antenna.
1772 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001773 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001774 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001775 if (rt2x00_rt(rt2x00dev, RT3070) ||
1776 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03001777 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001778 rt2x00_rt(rt2x00dev, RT3390)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001779 rt2800_eeprom_read(rt2x00dev,
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001780 EEPROM_NIC_CONF1, &eeprom);
1781 if (rt2x00_get_field16(eeprom,
1782 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1783 rt2800_set_ant_diversity(rt2x00dev,
1784 rt2x00dev->default_ant.rx);
1785 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001786 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1787 break;
1788 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001789 if (rt2x00_rt(rt2x00dev, RT3572) &&
1790 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1791 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1792 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1793 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1794 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1795 } else {
1796 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1797 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001798 break;
1799 case 3:
1800 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1801 break;
1802 }
1803
1804 rt2800_bbp_write(rt2x00dev, 3, r3);
1805 rt2800_bbp_write(rt2x00dev, 1, r1);
Gabor Juhos5cddb3c2013-07-08 16:08:22 +02001806
1807 if (rt2x00_rt(rt2x00dev, RT3593)) {
1808 if (ant->rx_chain_num == 1)
1809 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1810 else
1811 rt2800_bbp_write(rt2x00dev, 86, 0x46);
1812 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001813}
1814EXPORT_SYMBOL_GPL(rt2800_config_ant);
1815
1816static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1817 struct rt2x00lib_conf *libconf)
1818{
1819 u16 eeprom;
1820 short lna_gain;
1821
1822 if (libconf->rf.channel <= 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001823 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001824 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1825 } else if (libconf->rf.channel <= 64) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001826 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001827 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1828 } else if (libconf->rf.channel <= 128) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001829 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001830 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1831 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001832 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001833 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1834 }
1835
1836 rt2x00dev->lna_gain = lna_gain;
1837}
1838
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001839static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1840 struct ieee80211_conf *conf,
1841 struct rf_channel *rf,
1842 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001843{
1844 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1845
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001846 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001847 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1848
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001849 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001850 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1851 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001852 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001853 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1854
1855 if (rf->channel > 14) {
1856 /*
1857 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001858 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001859 * However this means that values between 0 and 7 have
1860 * double meaning, and we should set a 7DBm boost flag.
1861 */
1862 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001863 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001864
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001865 if (info->default_power1 < 0)
1866 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001867
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001868 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001869
1870 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001871 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001872
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001873 if (info->default_power2 < 0)
1874 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001875
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001876 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001877 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001878 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1879 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001880 }
1881
1882 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1883
1884 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1885 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1886 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1887 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1888
1889 udelay(200);
1890
1891 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1892 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1893 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1894 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1895
1896 udelay(200);
1897
1898 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1899 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1900 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1901 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1902}
1903
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001904static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1905 struct ieee80211_conf *conf,
1906 struct rf_channel *rf,
1907 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001908{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001909 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001910 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001911
1912 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001913
1914 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1915 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
1916 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001917
1918 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001919 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001920 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1921
1922 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001923 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001924 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1925
Helmut Schaa5a673962010-04-23 15:54:43 +02001926 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001927 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001928 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1929
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001930 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1931 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001932 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
1933 rt2x00dev->default_ant.rx_chain_num <= 1);
1934 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
1935 rt2x00dev->default_ant.rx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001936 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001937 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
1938 rt2x00dev->default_ant.tx_chain_num <= 1);
1939 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
1940 rt2x00dev->default_ant.tx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001941 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1942
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001943 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1944 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1945 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1946 msleep(1);
1947 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1948 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1949
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001950 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1951 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1952 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1953
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001954 if (rt2x00_rt(rt2x00dev, RT3390)) {
1955 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
1956 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
1957 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001958 if (conf_is_ht40(conf)) {
1959 calib_tx = drv_data->calibration_bw40;
1960 calib_rx = drv_data->calibration_bw40;
1961 } else {
1962 calib_tx = drv_data->calibration_bw20;
1963 calib_rx = drv_data->calibration_bw20;
1964 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001965 }
1966
1967 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
1968 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
1969 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
1970
1971 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
1972 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
1973 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001974
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001975 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001976 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001977 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001978
1979 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1980 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1981 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1982 msleep(1);
1983 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1984 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001985}
1986
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001987static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
1988 struct ieee80211_conf *conf,
1989 struct rf_channel *rf,
1990 struct channel_info *info)
1991{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001992 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001993 u8 rfcsr;
1994 u32 reg;
1995
1996 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01001997 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
1998 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001999 } else {
2000 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2001 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2002 }
2003
2004 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2005 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2006
2007 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2008 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2009 if (rf->channel <= 14)
2010 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2011 else
2012 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2013 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2014
2015 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2016 if (rf->channel <= 14)
2017 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2018 else
2019 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2020 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2021
2022 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2023 if (rf->channel <= 14) {
2024 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2025 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002026 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002027 } else {
2028 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2029 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2030 (info->default_power1 & 0x3) |
2031 ((info->default_power1 & 0xC) << 1));
2032 }
2033 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2034
2035 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2036 if (rf->channel <= 14) {
2037 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2038 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002039 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002040 } else {
2041 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2042 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2043 (info->default_power2 & 0x3) |
2044 ((info->default_power2 & 0xC) << 1));
2045 }
2046 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2047
2048 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002049 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2050 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2051 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2052 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01002053 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2054 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002055 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
2056 if (rf->channel <= 14) {
2057 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2058 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2059 }
2060 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2061 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2062 } else {
2063 switch (rt2x00dev->default_ant.tx_chain_num) {
2064 case 1:
2065 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2066 case 2:
2067 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2068 break;
2069 }
2070
2071 switch (rt2x00dev->default_ant.rx_chain_num) {
2072 case 1:
2073 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2074 case 2:
2075 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2076 break;
2077 }
2078 }
2079 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2080
2081 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2082 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2083 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2084
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002085 if (conf_is_ht40(conf)) {
2086 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2087 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2088 } else {
2089 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2090 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2091 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002092
2093 if (rf->channel <= 14) {
2094 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2095 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2096 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2097 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2098 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002099 rfcsr = 0x4c;
2100 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2101 drv_data->txmixer_gain_24g);
2102 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002103 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2104 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2105 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2106 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2107 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2108 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2109 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2110 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01002111 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2112 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2113 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2114 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2115 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2116 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002117 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2118 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2119 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2120 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002121 rfcsr = 0x7a;
2122 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2123 drv_data->txmixer_gain_5g);
2124 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002125 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2126 if (rf->channel <= 64) {
2127 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2128 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2129 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2130 } else if (rf->channel <= 128) {
2131 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2132 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2133 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2134 } else {
2135 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2136 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2137 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2138 }
2139 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2140 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2141 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2142 }
2143
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002144 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2145 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002146 if (rf->channel <= 14)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002147 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002148 else
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002149 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2150 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002151
2152 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2153 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2154 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2155}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002156
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002157#define POWER_BOUND 0x27
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002158#define POWER_BOUND_5G 0x2b
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002159#define FREQ_OFFSET_BOUND 0x5f
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002160
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002161static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
2162{
2163 u8 rfcsr;
2164
2165 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2166 if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
2167 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
2168 else
2169 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
2170 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2171}
2172
Woody Hunga89534e2012-06-13 15:01:16 +08002173static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2174 struct ieee80211_conf *conf,
2175 struct rf_channel *rf,
2176 struct channel_info *info)
2177{
2178 u8 rfcsr;
2179
2180 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2181 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2182 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2183 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2184 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2185
2186 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002187 if (info->default_power1 > POWER_BOUND)
2188 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Woody Hunga89534e2012-06-13 15:01:16 +08002189 else
2190 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2191 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2192
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002193 rt2800_adjust_freq_offset(rt2x00dev);
Woody Hunga89534e2012-06-13 15:01:16 +08002194
2195 if (rf->channel <= 14) {
2196 if (rf->channel == 6)
2197 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2198 else
2199 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2200
2201 if (rf->channel >= 1 && rf->channel <= 6)
2202 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2203 else if (rf->channel >= 7 && rf->channel <= 11)
2204 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2205 else if (rf->channel >= 12 && rf->channel <= 14)
2206 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2207 }
2208}
2209
Daniel Golle03839952012-09-09 14:24:39 +03002210static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2211 struct ieee80211_conf *conf,
2212 struct rf_channel *rf,
2213 struct channel_info *info)
2214{
2215 u8 rfcsr;
2216
2217 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2218 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2219
2220 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2221 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2222 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2223
2224 if (info->default_power1 > POWER_BOUND)
2225 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2226 else
2227 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2228
2229 if (info->default_power2 > POWER_BOUND)
2230 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2231 else
2232 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2233
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002234 rt2800_adjust_freq_offset(rt2x00dev);
Daniel Golle03839952012-09-09 14:24:39 +03002235
2236 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2237 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2238 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2239
2240 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2241 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2242 else
2243 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2244
2245 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2246 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2247 else
2248 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2249
2250 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2251 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2252
2253 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2254
2255 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2256}
2257
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002258static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01002259 struct ieee80211_conf *conf,
2260 struct rf_channel *rf,
2261 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002262{
Gabor Juhosadde5882011-03-03 11:46:45 +01002263 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002264
Gabor Juhosadde5882011-03-03 11:46:45 +01002265 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2266 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2267 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2268 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2269 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002270
Gabor Juhosadde5882011-03-03 11:46:45 +01002271 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002272 if (info->default_power1 > POWER_BOUND)
2273 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Gabor Juhosadde5882011-03-03 11:46:45 +01002274 else
2275 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2276 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002277
Zero.Lincff3d1f2012-05-29 16:11:09 +08002278 if (rt2x00_rt(rt2x00dev, RT5392)) {
2279 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002280 if (info->default_power1 > POWER_BOUND)
2281 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002282 else
2283 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2284 info->default_power2);
2285 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2286 }
2287
Gabor Juhosadde5882011-03-03 11:46:45 +01002288 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002289 if (rt2x00_rt(rt2x00dev, RT5392)) {
2290 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2291 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2292 }
Gabor Juhosadde5882011-03-03 11:46:45 +01002293 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2294 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2295 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2296 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2297 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002298
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002299 rt2800_adjust_freq_offset(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002300
Gabor Juhosadde5882011-03-03 11:46:45 +01002301 if (rf->channel <= 14) {
2302 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002303
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02002304 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002305 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2306 /* r55/r59 value array of channel 1~14 */
2307 static const char r55_bt_rev[] = {0x83, 0x83,
2308 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2309 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2310 static const char r59_bt_rev[] = {0x0e, 0x0e,
2311 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2312 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002313
Gabor Juhosadde5882011-03-03 11:46:45 +01002314 rt2800_rfcsr_write(rt2x00dev, 55,
2315 r55_bt_rev[idx]);
2316 rt2800_rfcsr_write(rt2x00dev, 59,
2317 r59_bt_rev[idx]);
2318 } else {
2319 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2320 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2321 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002322
Gabor Juhosadde5882011-03-03 11:46:45 +01002323 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2324 }
2325 } else {
2326 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2327 static const char r55_nonbt_rev[] = {0x23, 0x23,
2328 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2329 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2330 static const char r59_nonbt_rev[] = {0x07, 0x07,
2331 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2332 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002333
Gabor Juhosadde5882011-03-03 11:46:45 +01002334 rt2800_rfcsr_write(rt2x00dev, 55,
2335 r55_nonbt_rev[idx]);
2336 rt2800_rfcsr_write(rt2x00dev, 59,
2337 r59_nonbt_rev[idx]);
John Li2ed71882012-02-17 17:33:06 +08002338 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01002339 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002340 static const char r59_non_bt[] = {0x8f, 0x8f,
2341 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2342 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002343
Gabor Juhosadde5882011-03-03 11:46:45 +01002344 rt2800_rfcsr_write(rt2x00dev, 59,
2345 r59_non_bt[idx]);
2346 }
2347 }
2348 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002349}
2350
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002351static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2352 struct ieee80211_conf *conf,
2353 struct rf_channel *rf,
2354 struct channel_info *info)
2355{
2356 u8 rfcsr, ep_reg;
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002357 u32 reg;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002358 int power_bound;
2359
2360 /* TODO */
2361 const bool is_11b = false;
2362 const bool is_type_ep = false;
2363
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002364 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2365 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2366 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2367 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002368
2369 /* Order of values on rf_channel entry: N, K, mod, R */
2370 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2371
2372 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2373 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2374 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2375 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2376 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2377
2378 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2379 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2380 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2381 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2382
2383 if (rf->channel <= 14) {
2384 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2385 /* FIXME: RF11 owerwrite ? */
2386 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2387 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2388 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2389 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2390 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2391 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2392 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2393 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2394 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2395 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2396 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2397 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2398 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2399 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2400 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2401 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2402 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2403 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2404 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2405 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2406 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2407 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2408 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2409 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2410 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2411 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2412 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2413 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2414
2415 /* TODO RF27 <- tssi */
2416
2417 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2418 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2419 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2420
2421 if (is_11b) {
2422 /* CCK */
2423 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2424 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2425 if (is_type_ep)
2426 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2427 else
2428 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2429 } else {
2430 /* OFDM */
2431 if (is_type_ep)
2432 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2433 else
2434 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2435 }
2436
2437 power_bound = POWER_BOUND;
2438 ep_reg = 0x2;
2439 } else {
2440 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2441 /* FIMXE: RF11 overwrite */
2442 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2443 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2444 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2445 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2446 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2447 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2448 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2449 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2450 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2451 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2452 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2453 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2454 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2455 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2456
2457 /* TODO RF27 <- tssi */
2458
2459 if (rf->channel >= 36 && rf->channel <= 64) {
2460
2461 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2462 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2463 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2464 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2465 if (rf->channel <= 50)
2466 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2467 else if (rf->channel >= 52)
2468 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2469 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2470 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2471 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2472 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2473 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2474 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2475 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2476 if (rf->channel <= 50) {
2477 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2478 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2479 } else if (rf->channel >= 52) {
2480 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2481 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2482 }
2483
2484 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2485 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2486 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2487
2488 } else if (rf->channel >= 100 && rf->channel <= 165) {
2489
2490 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2491 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2492 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2493 if (rf->channel <= 153) {
2494 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2495 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2496 } else if (rf->channel >= 155) {
2497 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2498 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2499 }
2500 if (rf->channel <= 138) {
2501 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2502 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2503 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2504 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2505 } else if (rf->channel >= 140) {
2506 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2507 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2508 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2509 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2510 }
2511 if (rf->channel <= 124)
2512 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2513 else if (rf->channel >= 126)
2514 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2515 if (rf->channel <= 138)
2516 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2517 else if (rf->channel >= 140)
2518 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2519 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2520 if (rf->channel <= 138)
2521 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2522 else if (rf->channel >= 140)
2523 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2524 if (rf->channel <= 128)
2525 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2526 else if (rf->channel >= 130)
2527 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2528 if (rf->channel <= 116)
2529 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2530 else if (rf->channel >= 118)
2531 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2532 if (rf->channel <= 138)
2533 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2534 else if (rf->channel >= 140)
2535 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2536 if (rf->channel <= 116)
2537 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2538 else if (rf->channel >= 118)
2539 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2540 }
2541
2542 power_bound = POWER_BOUND_5G;
2543 ep_reg = 0x3;
2544 }
2545
2546 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2547 if (info->default_power1 > power_bound)
2548 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2549 else
2550 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2551 if (is_type_ep)
2552 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2553 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2554
2555 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Gabor Juhos0847beb2013-06-25 22:57:29 +02002556 if (info->default_power2 > power_bound)
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002557 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2558 else
2559 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2560 if (is_type_ep)
2561 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2562 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2563
2564 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2565 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2566 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2567
2568 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2569 rt2x00dev->default_ant.tx_chain_num >= 1);
2570 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2571 rt2x00dev->default_ant.tx_chain_num == 2);
2572 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2573
2574 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2575 rt2x00dev->default_ant.rx_chain_num >= 1);
2576 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2577 rt2x00dev->default_ant.rx_chain_num == 2);
2578 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2579
2580 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2581 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2582
2583 if (conf_is_ht40(conf))
2584 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2585 else
2586 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2587
2588 if (!is_11b) {
2589 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2590 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2591 }
2592
2593 /* TODO proper frequency adjustment */
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002594 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002595
2596 /* TODO merge with others */
2597 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2598 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2599 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002600
2601 /* BBP settings */
2602 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2603 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2604 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2605
2606 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2607 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2608 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2609 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2610
2611 /* GLRT band configuration */
2612 rt2800_bbp_write(rt2x00dev, 195, 128);
2613 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2614 rt2800_bbp_write(rt2x00dev, 195, 129);
2615 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2616 rt2800_bbp_write(rt2x00dev, 195, 130);
2617 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2618 rt2800_bbp_write(rt2x00dev, 195, 131);
2619 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
2620 rt2800_bbp_write(rt2x00dev, 195, 133);
2621 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
2622 rt2800_bbp_write(rt2x00dev, 195, 124);
2623 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002624}
2625
Stanislaw Gruszka5bc2dd02013-03-16 19:19:47 +01002626static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
2627 const unsigned int word,
2628 const u8 value)
2629{
2630 u8 chain, reg;
2631
2632 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
2633 rt2800_bbp_read(rt2x00dev, 27, &reg);
2634 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
2635 rt2800_bbp_write(rt2x00dev, 27, reg);
2636
2637 rt2800_bbp_write(rt2x00dev, word, value);
2638 }
2639}
2640
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002641static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
2642{
2643 u8 cal;
2644
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002645 /* TX0 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002646 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002647 if (channel <= 14)
2648 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
2649 else if (channel >= 36 && channel <= 64)
2650 cal = rt2x00_eeprom_byte(rt2x00dev,
2651 EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
2652 else if (channel >= 100 && channel <= 138)
2653 cal = rt2x00_eeprom_byte(rt2x00dev,
2654 EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
2655 else if (channel >= 140 && channel <= 165)
2656 cal = rt2x00_eeprom_byte(rt2x00dev,
2657 EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
2658 else
2659 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002660 rt2800_bbp_write(rt2x00dev, 159, cal);
2661
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002662 /* TX0 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002663 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002664 if (channel <= 14)
2665 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
2666 else if (channel >= 36 && channel <= 64)
2667 cal = rt2x00_eeprom_byte(rt2x00dev,
2668 EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
2669 else if (channel >= 100 && channel <= 138)
2670 cal = rt2x00_eeprom_byte(rt2x00dev,
2671 EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
2672 else if (channel >= 140 && channel <= 165)
2673 cal = rt2x00_eeprom_byte(rt2x00dev,
2674 EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
2675 else
2676 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002677 rt2800_bbp_write(rt2x00dev, 159, cal);
2678
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002679 /* TX1 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002680 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002681 if (channel <= 14)
2682 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
2683 else if (channel >= 36 && channel <= 64)
2684 cal = rt2x00_eeprom_byte(rt2x00dev,
2685 EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
2686 else if (channel >= 100 && channel <= 138)
2687 cal = rt2x00_eeprom_byte(rt2x00dev,
2688 EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
2689 else if (channel >= 140 && channel <= 165)
2690 cal = rt2x00_eeprom_byte(rt2x00dev,
2691 EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
2692 else
2693 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002694 rt2800_bbp_write(rt2x00dev, 159, cal);
2695
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002696 /* TX1 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002697 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002698 if (channel <= 14)
2699 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
2700 else if (channel >= 36 && channel <= 64)
2701 cal = rt2x00_eeprom_byte(rt2x00dev,
2702 EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
2703 else if (channel >= 100 && channel <= 138)
2704 cal = rt2x00_eeprom_byte(rt2x00dev,
2705 EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
2706 else if (channel >= 140 && channel <= 165)
2707 cal = rt2x00_eeprom_byte(rt2x00dev,
2708 EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
2709 else
2710 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002711 rt2800_bbp_write(rt2x00dev, 159, cal);
2712
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002713 /* FIXME: possible RX0, RX1 callibration ? */
2714
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002715 /* RF IQ compensation control */
2716 rt2800_bbp_write(rt2x00dev, 158, 0x04);
2717 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
2718 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2719
2720 /* RF IQ imbalance compensation control */
2721 rt2800_bbp_write(rt2x00dev, 158, 0x03);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002722 cal = rt2x00_eeprom_byte(rt2x00dev,
2723 EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002724 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2725}
2726
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002727static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
2728 struct ieee80211_conf *conf,
2729 struct rf_channel *rf,
2730 struct channel_info *info)
2731{
2732 u32 reg;
2733 unsigned int tx_pin;
Woody Hunga89534e2012-06-13 15:01:16 +08002734 u8 bbp, rfcsr;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002735
Ivo van Doorn46323e12010-08-23 19:55:43 +02002736 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002737 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
2738 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002739 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002740 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
2741 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002742 }
2743
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002744 switch (rt2x00dev->chip.rf) {
2745 case RF2020:
2746 case RF3020:
2747 case RF3021:
2748 case RF3022:
2749 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002750 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002751 break;
2752 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002753 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002754 break;
Woody Hunga89534e2012-06-13 15:01:16 +08002755 case RF3290:
2756 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
2757 break;
Daniel Golle03839952012-09-09 14:24:39 +03002758 case RF3322:
2759 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
2760 break;
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02002761 case RF5360:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002762 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08002763 case RF5372:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002764 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08002765 case RF5392:
Gabor Juhosadde5882011-03-03 11:46:45 +01002766 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002767 break;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002768 case RF5592:
2769 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
2770 break;
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002771 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002772 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002773 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002774
Woody Hunga89534e2012-06-13 15:01:16 +08002775 if (rt2x00_rf(rt2x00dev, RF3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03002776 rt2x00_rf(rt2x00dev, RF3322) ||
Woody Hunga89534e2012-06-13 15:01:16 +08002777 rt2x00_rf(rt2x00dev, RF5360) ||
2778 rt2x00_rf(rt2x00dev, RF5370) ||
2779 rt2x00_rf(rt2x00dev, RF5372) ||
2780 rt2x00_rf(rt2x00dev, RF5390) ||
2781 rt2x00_rf(rt2x00dev, RF5392)) {
2782 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2783 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
2784 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
2785 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2786
2787 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01002788 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08002789 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2790 }
2791
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002792 /*
2793 * Change BBP settings
2794 */
Daniel Golle03839952012-09-09 14:24:39 +03002795 if (rt2x00_rt(rt2x00dev, RT3352)) {
2796 rt2800_bbp_write(rt2x00dev, 27, 0x0);
Daniel Gollecf193f62012-10-04 01:20:41 +02002797 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002798 rt2800_bbp_write(rt2x00dev, 27, 0x20);
Daniel Gollecf193f62012-10-04 01:20:41 +02002799 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002800 } else {
2801 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2802 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2803 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2804 rt2800_bbp_write(rt2x00dev, 86, 0);
2805 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002806
2807 if (rf->channel <= 14) {
John Li2ed71882012-02-17 17:33:06 +08002808 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01002809 !rt2x00_rt(rt2x00dev, RT5392)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002810 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
2811 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002812 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2813 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2814 } else {
2815 rt2800_bbp_write(rt2x00dev, 82, 0x84);
2816 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2817 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002818 }
2819 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002820 if (rt2x00_rt(rt2x00dev, RT3572))
2821 rt2800_bbp_write(rt2x00dev, 82, 0x94);
2822 else
2823 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002824
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002825 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002826 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2827 else
2828 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2829 }
2830
2831 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002832 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002833 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
2834 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
2835 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
2836
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002837 if (rt2x00_rt(rt2x00dev, RT3572))
2838 rt2800_rfcsr_write(rt2x00dev, 8, 0);
2839
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002840 tx_pin = 0;
2841
Gabor Juhosbb16d482013-06-24 23:03:24 +02002842 switch (rt2x00dev->default_ant.tx_chain_num) {
2843 case 3:
2844 /* Turn on tertiary PAs */
2845 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
2846 rf->channel > 14);
2847 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
2848 rf->channel <= 14);
2849 /* fall-through */
2850 case 2:
2851 /* Turn on secondary PAs */
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02002852 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
2853 rf->channel > 14);
2854 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
2855 rf->channel <= 14);
Gabor Juhosbb16d482013-06-24 23:03:24 +02002856 /* fall-through */
2857 case 1:
2858 /* Turn on primary PAs */
2859 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
2860 rf->channel > 14);
2861 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
2862 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
2863 else
2864 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
2865 rf->channel <= 14);
2866 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002867 }
2868
Gabor Juhosbb16d482013-06-24 23:03:24 +02002869 switch (rt2x00dev->default_ant.rx_chain_num) {
2870 case 3:
2871 /* Turn on tertiary LNAs */
2872 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
2873 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
2874 /* fall-through */
2875 case 2:
2876 /* Turn on secondary LNAs */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002877 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
2878 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
Gabor Juhosbb16d482013-06-24 23:03:24 +02002879 /* fall-through */
2880 case 1:
2881 /* Turn on primary LNAs */
2882 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
2883 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
2884 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002885 }
2886
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002887 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
2888 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002889
2890 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2891
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002892 if (rt2x00_rt(rt2x00dev, RT3572))
2893 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
2894
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002895 if (rt2x00_rt(rt2x00dev, RT5592)) {
2896 rt2800_bbp_write(rt2x00dev, 195, 141);
2897 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
2898
Stanislaw Gruszka8ba0ebf2013-03-16 19:19:48 +01002899 /* AGC init */
2900 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
2901 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
2902
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002903 rt2800_iq_calibrate(rt2x00dev, rf->channel);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002904 }
2905
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002906 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2907 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
2908 rt2800_bbp_write(rt2x00dev, 4, bbp);
2909
2910 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002911 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002912 rt2800_bbp_write(rt2x00dev, 3, bbp);
2913
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002914 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002915 if (conf_is_ht40(conf)) {
2916 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
2917 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
2918 rt2800_bbp_write(rt2x00dev, 73, 0x16);
2919 } else {
2920 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2921 rt2800_bbp_write(rt2x00dev, 70, 0x08);
2922 rt2800_bbp_write(rt2x00dev, 73, 0x11);
2923 }
2924 }
2925
2926 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01002927
2928 /*
2929 * Clear channel statistic counters
2930 */
2931 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
2932 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
2933 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Daniel Golle03839952012-09-09 14:24:39 +03002934
2935 /*
2936 * Clear update flag
2937 */
2938 if (rt2x00_rt(rt2x00dev, RT3352)) {
2939 rt2800_bbp_read(rt2x00dev, 49, &bbp);
2940 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
2941 rt2800_bbp_write(rt2x00dev, 49, bbp);
2942 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002943}
2944
Helmut Schaa9e33a352011-03-28 13:33:40 +02002945static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
2946{
2947 u8 tssi_bounds[9];
2948 u8 current_tssi;
2949 u16 eeprom;
2950 u8 step;
2951 int i;
2952
2953 /*
2954 * Read TSSI boundaries for temperature compensation from
2955 * the EEPROM.
2956 *
2957 * Array idx 0 1 2 3 4 5 6 7 8
2958 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
2959 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
2960 */
2961 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002962 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002963 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2964 EEPROM_TSSI_BOUND_BG1_MINUS4);
2965 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2966 EEPROM_TSSI_BOUND_BG1_MINUS3);
2967
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002968 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002969 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2970 EEPROM_TSSI_BOUND_BG2_MINUS2);
2971 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2972 EEPROM_TSSI_BOUND_BG2_MINUS1);
2973
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002974 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002975 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2976 EEPROM_TSSI_BOUND_BG3_REF);
2977 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2978 EEPROM_TSSI_BOUND_BG3_PLUS1);
2979
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002980 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002981 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2982 EEPROM_TSSI_BOUND_BG4_PLUS2);
2983 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2984 EEPROM_TSSI_BOUND_BG4_PLUS3);
2985
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002986 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002987 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2988 EEPROM_TSSI_BOUND_BG5_PLUS4);
2989
2990 step = rt2x00_get_field16(eeprom,
2991 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
2992 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002993 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002994 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2995 EEPROM_TSSI_BOUND_A1_MINUS4);
2996 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2997 EEPROM_TSSI_BOUND_A1_MINUS3);
2998
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002999 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003000 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3001 EEPROM_TSSI_BOUND_A2_MINUS2);
3002 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3003 EEPROM_TSSI_BOUND_A2_MINUS1);
3004
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003005 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003006 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3007 EEPROM_TSSI_BOUND_A3_REF);
3008 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3009 EEPROM_TSSI_BOUND_A3_PLUS1);
3010
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003011 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003012 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3013 EEPROM_TSSI_BOUND_A4_PLUS2);
3014 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3015 EEPROM_TSSI_BOUND_A4_PLUS3);
3016
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003017 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003018 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3019 EEPROM_TSSI_BOUND_A5_PLUS4);
3020
3021 step = rt2x00_get_field16(eeprom,
3022 EEPROM_TSSI_BOUND_A5_AGC_STEP);
3023 }
3024
3025 /*
3026 * Check if temperature compensation is supported.
3027 */
Stanislaw Gruszkabf7e1ab2012-10-25 09:51:39 +02003028 if (tssi_bounds[4] == 0xff || step == 0xff)
Helmut Schaa9e33a352011-03-28 13:33:40 +02003029 return 0;
3030
3031 /*
3032 * Read current TSSI (BBP 49).
3033 */
3034 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3035
3036 /*
3037 * Compare TSSI value (BBP49) with the compensation boundaries
3038 * from the EEPROM and increase or decrease tx power.
3039 */
3040 for (i = 0; i <= 3; i++) {
3041 if (current_tssi > tssi_bounds[i])
3042 break;
3043 }
3044
3045 if (i == 4) {
3046 for (i = 8; i >= 5; i--) {
3047 if (current_tssi < tssi_bounds[i])
3048 break;
3049 }
3050 }
3051
3052 return (i - 4) * step;
3053}
3054
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003055static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
3056 enum ieee80211_band band)
3057{
3058 u16 eeprom;
3059 u8 comp_en;
3060 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02003061 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003062
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003063 rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003064
Helmut Schaa75faae82011-03-28 13:31:30 +02003065 /*
3066 * HT40 compensation not required.
3067 */
3068 if (eeprom == 0xffff ||
3069 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003070 return 0;
3071
3072 if (band == IEEE80211_BAND_2GHZ) {
3073 comp_en = rt2x00_get_field16(eeprom,
3074 EEPROM_TXPOWER_DELTA_ENABLE_2G);
3075 if (comp_en) {
3076 comp_type = rt2x00_get_field16(eeprom,
3077 EEPROM_TXPOWER_DELTA_TYPE_2G);
3078 comp_value = rt2x00_get_field16(eeprom,
3079 EEPROM_TXPOWER_DELTA_VALUE_2G);
3080 if (!comp_type)
3081 comp_value = -comp_value;
3082 }
3083 } else {
3084 comp_en = rt2x00_get_field16(eeprom,
3085 EEPROM_TXPOWER_DELTA_ENABLE_5G);
3086 if (comp_en) {
3087 comp_type = rt2x00_get_field16(eeprom,
3088 EEPROM_TXPOWER_DELTA_TYPE_5G);
3089 comp_value = rt2x00_get_field16(eeprom,
3090 EEPROM_TXPOWER_DELTA_VALUE_5G);
3091 if (!comp_type)
3092 comp_value = -comp_value;
3093 }
3094 }
3095
3096 return comp_value;
3097}
3098
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003099static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3100 int power_level, int max_power)
3101{
3102 int delta;
3103
3104 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
3105 return 0;
3106
3107 /*
3108 * XXX: We don't know the maximum transmit power of our hardware since
3109 * the EEPROM doesn't expose it. We only know that we are calibrated
3110 * to 100% tx power.
3111 *
3112 * Hence, we assume the regulatory limit that cfg80211 calulated for
3113 * the current channel is our maximum and if we are requested to lower
3114 * the value we just reduce our tx power accordingly.
3115 */
3116 delta = power_level - max_power;
3117 return min(delta, 0);
3118}
3119
Helmut Schaafa71a162011-03-28 13:32:32 +02003120static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
3121 enum ieee80211_band band, int power_level,
3122 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003123{
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003124 u16 eeprom;
3125 u8 criterion;
3126 u8 eirp_txpower;
3127 u8 eirp_txpower_criterion;
3128 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003129
Gabor Juhos34542ff2013-07-08 16:08:20 +02003130 if (rt2x00_rt(rt2x00dev, RT3593))
3131 return min_t(u8, txpower, 0xc);
3132
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003133 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003134 /*
3135 * Check if eirp txpower exceed txpower_limit.
3136 * We use OFDM 6M as criterion and its eirp txpower
3137 * is stored at EEPROM_EIRP_MAX_TX_POWER.
3138 * .11b data rate need add additional 4dbm
3139 * when calculating eirp txpower.
3140 */
Gabor Juhos022138c2013-07-08 11:25:54 +02003141 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3142 1, &eeprom);
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003143 criterion = rt2x00_get_field16(eeprom,
3144 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003145
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003146 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003147 &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003148
3149 if (band == IEEE80211_BAND_2GHZ)
3150 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3151 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3152 else
3153 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3154 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3155
3156 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02003157 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003158
3159 reg_limit = (eirp_txpower > power_level) ?
3160 (eirp_txpower - power_level) : 0;
3161 } else
3162 reg_limit = 0;
3163
Stanislaw Gruszka19f3fa22012-10-05 13:44:10 +02003164 txpower = max(0, txpower + delta - reg_limit);
3165 return min_t(u8, txpower, 0xc);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003166}
3167
Gabor Juhos34542ff2013-07-08 16:08:20 +02003168
3169enum {
3170 TX_PWR_CFG_0_IDX,
3171 TX_PWR_CFG_1_IDX,
3172 TX_PWR_CFG_2_IDX,
3173 TX_PWR_CFG_3_IDX,
3174 TX_PWR_CFG_4_IDX,
3175 TX_PWR_CFG_5_IDX,
3176 TX_PWR_CFG_6_IDX,
3177 TX_PWR_CFG_7_IDX,
3178 TX_PWR_CFG_8_IDX,
3179 TX_PWR_CFG_9_IDX,
3180 TX_PWR_CFG_0_EXT_IDX,
3181 TX_PWR_CFG_1_EXT_IDX,
3182 TX_PWR_CFG_2_EXT_IDX,
3183 TX_PWR_CFG_3_EXT_IDX,
3184 TX_PWR_CFG_4_EXT_IDX,
3185 TX_PWR_CFG_IDX_COUNT,
3186};
3187
3188static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
3189 struct ieee80211_channel *chan,
3190 int power_level)
3191{
3192 u8 txpower;
3193 u16 eeprom;
3194 u32 regs[TX_PWR_CFG_IDX_COUNT];
3195 unsigned int offset;
3196 enum ieee80211_band band = chan->band;
3197 int delta;
3198 int i;
3199
3200 memset(regs, '\0', sizeof(regs));
3201
3202 /* TODO: adapt TX power reduction from the rt28xx code */
3203
3204 /* calculate temperature compensation delta */
3205 delta = rt2800_get_gain_calibration_delta(rt2x00dev);
3206
3207 if (band == IEEE80211_BAND_5GHZ)
3208 offset = 16;
3209 else
3210 offset = 0;
3211
3212 if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3213 offset += 8;
3214
3215 /* read the next four txpower values */
3216 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3217 offset, &eeprom);
3218
3219 /* CCK 1MBS,2MBS */
3220 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3221 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3222 txpower, delta);
3223 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3224 TX_PWR_CFG_0_CCK1_CH0, txpower);
3225 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3226 TX_PWR_CFG_0_CCK1_CH1, txpower);
3227 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3228 TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
3229
3230 /* CCK 5.5MBS,11MBS */
3231 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3232 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3233 txpower, delta);
3234 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3235 TX_PWR_CFG_0_CCK5_CH0, txpower);
3236 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3237 TX_PWR_CFG_0_CCK5_CH1, txpower);
3238 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3239 TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
3240
3241 /* OFDM 6MBS,9MBS */
3242 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3243 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3244 txpower, delta);
3245 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3246 TX_PWR_CFG_0_OFDM6_CH0, txpower);
3247 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3248 TX_PWR_CFG_0_OFDM6_CH1, txpower);
3249 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3250 TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
3251
3252 /* OFDM 12MBS,18MBS */
3253 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3254 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3255 txpower, delta);
3256 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3257 TX_PWR_CFG_0_OFDM12_CH0, txpower);
3258 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3259 TX_PWR_CFG_0_OFDM12_CH1, txpower);
3260 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3261 TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
3262
3263 /* read the next four txpower values */
3264 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3265 offset + 1, &eeprom);
3266
3267 /* OFDM 24MBS,36MBS */
3268 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3269 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3270 txpower, delta);
3271 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3272 TX_PWR_CFG_1_OFDM24_CH0, txpower);
3273 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3274 TX_PWR_CFG_1_OFDM24_CH1, txpower);
3275 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3276 TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
3277
3278 /* OFDM 48MBS */
3279 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3280 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3281 txpower, delta);
3282 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3283 TX_PWR_CFG_1_OFDM48_CH0, txpower);
3284 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3285 TX_PWR_CFG_1_OFDM48_CH1, txpower);
3286 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3287 TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
3288
3289 /* OFDM 54MBS */
3290 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3291 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3292 txpower, delta);
3293 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3294 TX_PWR_CFG_7_OFDM54_CH0, txpower);
3295 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3296 TX_PWR_CFG_7_OFDM54_CH1, txpower);
3297 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3298 TX_PWR_CFG_7_OFDM54_CH2, txpower);
3299
3300 /* read the next four txpower values */
3301 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3302 offset + 2, &eeprom);
3303
3304 /* MCS 0,1 */
3305 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3306 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3307 txpower, delta);
3308 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3309 TX_PWR_CFG_1_MCS0_CH0, txpower);
3310 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3311 TX_PWR_CFG_1_MCS0_CH1, txpower);
3312 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3313 TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
3314
3315 /* MCS 2,3 */
3316 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3317 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3318 txpower, delta);
3319 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3320 TX_PWR_CFG_1_MCS2_CH0, txpower);
3321 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3322 TX_PWR_CFG_1_MCS2_CH1, txpower);
3323 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3324 TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
3325
3326 /* MCS 4,5 */
3327 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3328 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3329 txpower, delta);
3330 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3331 TX_PWR_CFG_2_MCS4_CH0, txpower);
3332 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3333 TX_PWR_CFG_2_MCS4_CH1, txpower);
3334 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3335 TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
3336
3337 /* MCS 6 */
3338 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3339 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3340 txpower, delta);
3341 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3342 TX_PWR_CFG_2_MCS6_CH0, txpower);
3343 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3344 TX_PWR_CFG_2_MCS6_CH1, txpower);
3345 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3346 TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
3347
3348 /* read the next four txpower values */
3349 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3350 offset + 3, &eeprom);
3351
3352 /* MCS 7 */
3353 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3354 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3355 txpower, delta);
3356 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3357 TX_PWR_CFG_7_MCS7_CH0, txpower);
3358 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3359 TX_PWR_CFG_7_MCS7_CH1, txpower);
3360 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3361 TX_PWR_CFG_7_MCS7_CH2, txpower);
3362
3363 /* MCS 8,9 */
3364 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3365 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3366 txpower, delta);
3367 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3368 TX_PWR_CFG_2_MCS8_CH0, txpower);
3369 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3370 TX_PWR_CFG_2_MCS8_CH1, txpower);
3371 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3372 TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
3373
3374 /* MCS 10,11 */
3375 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3376 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3377 txpower, delta);
3378 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3379 TX_PWR_CFG_2_MCS10_CH0, txpower);
3380 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3381 TX_PWR_CFG_2_MCS10_CH1, txpower);
3382 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3383 TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
3384
3385 /* MCS 12,13 */
3386 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3387 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3388 txpower, delta);
3389 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3390 TX_PWR_CFG_3_MCS12_CH0, txpower);
3391 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3392 TX_PWR_CFG_3_MCS12_CH1, txpower);
3393 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3394 TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
3395
3396 /* read the next four txpower values */
3397 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3398 offset + 4, &eeprom);
3399
3400 /* MCS 14 */
3401 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3402 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3403 txpower, delta);
3404 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3405 TX_PWR_CFG_3_MCS14_CH0, txpower);
3406 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3407 TX_PWR_CFG_3_MCS14_CH1, txpower);
3408 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3409 TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
3410
3411 /* MCS 15 */
3412 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3413 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3414 txpower, delta);
3415 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3416 TX_PWR_CFG_8_MCS15_CH0, txpower);
3417 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3418 TX_PWR_CFG_8_MCS15_CH1, txpower);
3419 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3420 TX_PWR_CFG_8_MCS15_CH2, txpower);
3421
3422 /* MCS 16,17 */
3423 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3424 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3425 txpower, delta);
3426 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3427 TX_PWR_CFG_5_MCS16_CH0, txpower);
3428 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3429 TX_PWR_CFG_5_MCS16_CH1, txpower);
3430 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3431 TX_PWR_CFG_5_MCS16_CH2, txpower);
3432
3433 /* MCS 18,19 */
3434 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3435 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3436 txpower, delta);
3437 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3438 TX_PWR_CFG_5_MCS18_CH0, txpower);
3439 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3440 TX_PWR_CFG_5_MCS18_CH1, txpower);
3441 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3442 TX_PWR_CFG_5_MCS18_CH2, txpower);
3443
3444 /* read the next four txpower values */
3445 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3446 offset + 5, &eeprom);
3447
3448 /* MCS 20,21 */
3449 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3450 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3451 txpower, delta);
3452 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3453 TX_PWR_CFG_6_MCS20_CH0, txpower);
3454 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3455 TX_PWR_CFG_6_MCS20_CH1, txpower);
3456 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3457 TX_PWR_CFG_6_MCS20_CH2, txpower);
3458
3459 /* MCS 22 */
3460 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3461 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3462 txpower, delta);
3463 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3464 TX_PWR_CFG_6_MCS22_CH0, txpower);
3465 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3466 TX_PWR_CFG_6_MCS22_CH1, txpower);
3467 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3468 TX_PWR_CFG_6_MCS22_CH2, txpower);
3469
3470 /* MCS 23 */
3471 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3472 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3473 txpower, delta);
3474 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3475 TX_PWR_CFG_8_MCS23_CH0, txpower);
3476 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3477 TX_PWR_CFG_8_MCS23_CH1, txpower);
3478 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3479 TX_PWR_CFG_8_MCS23_CH2, txpower);
3480
3481 /* read the next four txpower values */
3482 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3483 offset + 6, &eeprom);
3484
3485 /* STBC, MCS 0,1 */
3486 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3487 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3488 txpower, delta);
3489 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3490 TX_PWR_CFG_3_STBC0_CH0, txpower);
3491 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3492 TX_PWR_CFG_3_STBC0_CH1, txpower);
3493 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3494 TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
3495
3496 /* STBC, MCS 2,3 */
3497 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3498 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3499 txpower, delta);
3500 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3501 TX_PWR_CFG_3_STBC2_CH0, txpower);
3502 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3503 TX_PWR_CFG_3_STBC2_CH1, txpower);
3504 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3505 TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
3506
3507 /* STBC, MCS 4,5 */
3508 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3509 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3510 txpower, delta);
3511 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
3512 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
3513 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
3514 txpower);
3515
3516 /* STBC, MCS 6 */
3517 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3518 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3519 txpower, delta);
3520 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
3521 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
3522 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
3523 txpower);
3524
3525 /* read the next four txpower values */
3526 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3527 offset + 7, &eeprom);
3528
3529 /* STBC, MCS 7 */
3530 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3531 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3532 txpower, delta);
3533 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3534 TX_PWR_CFG_9_STBC7_CH0, txpower);
3535 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3536 TX_PWR_CFG_9_STBC7_CH1, txpower);
3537 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3538 TX_PWR_CFG_9_STBC7_CH2, txpower);
3539
3540 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
3541 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
3542 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
3543 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
3544 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
3545 rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
3546 rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
3547 rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
3548 rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
3549 rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
3550
3551 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
3552 regs[TX_PWR_CFG_0_EXT_IDX]);
3553 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
3554 regs[TX_PWR_CFG_1_EXT_IDX]);
3555 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
3556 regs[TX_PWR_CFG_2_EXT_IDX]);
3557 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
3558 regs[TX_PWR_CFG_3_EXT_IDX]);
3559 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
3560 regs[TX_PWR_CFG_4_EXT_IDX]);
3561
3562 for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
3563 rt2x00_dbg(rt2x00dev,
3564 "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
3565 (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
3566 (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
3567 '4' : '2',
3568 (i > TX_PWR_CFG_9_IDX) ?
3569 (i - TX_PWR_CFG_9_IDX - 1) : i,
3570 (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
3571 (unsigned long) regs[i]);
3572}
3573
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003574/*
3575 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
3576 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
3577 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
3578 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
3579 * Reference per rate transmit power values are located in the EEPROM at
3580 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
3581 * current conditions (i.e. band, bandwidth, temperature, user settings).
3582 */
Gabor Juhos34542ff2013-07-08 16:08:20 +02003583static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
3584 struct ieee80211_channel *chan,
3585 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003586{
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003587 u8 txpower, r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02003588 u16 eeprom;
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003589 u32 reg, offset;
3590 int i, is_rate_b, delta, power_ctrl;
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003591 enum ieee80211_band band = chan->band;
Helmut Schaa2af242e2011-03-28 13:32:01 +02003592
3593 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003594 * Calculate HT40 compensation. For 40MHz we need to add or subtract
3595 * value read from EEPROM (different for 2GHz and for 5GHz).
Helmut Schaa2af242e2011-03-28 13:32:01 +02003596 */
3597 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003598
Helmut Schaa5e846002010-07-11 12:23:09 +02003599 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003600 * Calculate temperature compensation. Depends on measurement of current
3601 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
3602 * to temperature or maybe other factors) is smaller or bigger than
3603 * expected. We adjust it, based on TSSI reference and boundaries values
3604 * provided in EEPROM.
Helmut Schaa9e33a352011-03-28 13:33:40 +02003605 */
3606 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003607
Helmut Schaa5e846002010-07-11 12:23:09 +02003608 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003609 * Decrease power according to user settings, on devices with unknown
3610 * maximum tx power. For other devices we take user power_level into
3611 * consideration on rt2800_compensate_txpower().
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003612 */
3613 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
3614 chan->max_power);
3615
3616 /*
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003617 * BBP_R1 controls TX power for all rates, it allow to set the following
3618 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
3619 *
3620 * TODO: we do not use +6 dBm option to do not increase power beyond
3621 * regulatory limit, however this could be utilized for devices with
3622 * CAPABILITY_POWER_LIMIT.
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003623 *
3624 * TODO: add different temperature compensation code for RT3290 & RT5390
3625 * to allow to use BBP_R1 for those chips.
Helmut Schaa5e846002010-07-11 12:23:09 +02003626 */
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003627 if (!rt2x00_rt(rt2x00dev, RT3290) &&
3628 !rt2x00_rt(rt2x00dev, RT5390)) {
3629 rt2800_bbp_read(rt2x00dev, 1, &r1);
3630 if (delta <= -12) {
3631 power_ctrl = 2;
3632 delta += 12;
3633 } else if (delta <= -6) {
3634 power_ctrl = 1;
3635 delta += 6;
3636 } else {
3637 power_ctrl = 0;
3638 }
3639 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
3640 rt2800_bbp_write(rt2x00dev, 1, r1);
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003641 }
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003642
Helmut Schaa5e846002010-07-11 12:23:09 +02003643 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003644
Helmut Schaa5e846002010-07-11 12:23:09 +02003645 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
3646 /* just to be safe */
3647 if (offset > TX_PWR_CFG_4)
3648 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003649
Helmut Schaa5e846002010-07-11 12:23:09 +02003650 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003651
Helmut Schaa5e846002010-07-11 12:23:09 +02003652 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02003653 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3654 i, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003655
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003656 is_rate_b = i ? 0 : 1;
3657 /*
3658 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003659 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003660 * TX_PWR_CFG_4: unknown
3661 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003662 txpower = rt2x00_get_field16(eeprom,
3663 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003664 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003665 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003666 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003667
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003668 /*
3669 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003670 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003671 * TX_PWR_CFG_4: unknown
3672 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003673 txpower = rt2x00_get_field16(eeprom,
3674 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003675 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003676 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003677 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003678
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003679 /*
3680 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003681 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003682 * TX_PWR_CFG_4: unknown
3683 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003684 txpower = rt2x00_get_field16(eeprom,
3685 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003686 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003687 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003688 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003689
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003690 /*
3691 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003692 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003693 * TX_PWR_CFG_4: unknown
3694 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003695 txpower = rt2x00_get_field16(eeprom,
3696 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003697 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003698 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003699 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003700
3701 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02003702 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3703 i + 1, &eeprom);
Helmut Schaa5e846002010-07-11 12:23:09 +02003704
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003705 is_rate_b = 0;
3706 /*
3707 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02003708 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003709 * TX_PWR_CFG_4: unknown
3710 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003711 txpower = rt2x00_get_field16(eeprom,
3712 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003713 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003714 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003715 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003716
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003717 /*
3718 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02003719 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003720 * TX_PWR_CFG_4: unknown
3721 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003722 txpower = rt2x00_get_field16(eeprom,
3723 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003724 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003725 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003726 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003727
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003728 /*
3729 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02003730 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003731 * TX_PWR_CFG_4: unknown
3732 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003733 txpower = rt2x00_get_field16(eeprom,
3734 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003735 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003736 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003737 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003738
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003739 /*
3740 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02003741 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003742 * TX_PWR_CFG_4: unknown
3743 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003744 txpower = rt2x00_get_field16(eeprom,
3745 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003746 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003747 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003748 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003749
3750 rt2800_register_write(rt2x00dev, offset, reg);
3751
3752 /* next TX_PWR_CFG register */
3753 offset += 4;
3754 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003755}
3756
Gabor Juhos34542ff2013-07-08 16:08:20 +02003757static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
3758 struct ieee80211_channel *chan,
3759 int power_level)
3760{
3761 if (rt2x00_rt(rt2x00dev, RT3593))
3762 rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
3763 else
3764 rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
3765}
3766
Helmut Schaa9e33a352011-03-28 13:33:40 +02003767void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
3768{
Karl Beldan675a0b02013-03-25 16:26:57 +01003769 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003770 rt2x00dev->tx_power);
3771}
3772EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
3773
John Li2e9c43d2012-02-16 21:40:57 +08003774void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
3775{
3776 u32 tx_pin;
3777 u8 rfcsr;
3778
3779 /*
3780 * A voltage-controlled oscillator(VCO) is an electronic oscillator
3781 * designed to be controlled in oscillation frequency by a voltage
3782 * input. Maybe the temperature will affect the frequency of
3783 * oscillation to be shifted. The VCO calibration will be called
3784 * periodically to adjust the frequency to be precision.
3785 */
3786
3787 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3788 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
3789 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3790
3791 switch (rt2x00dev->chip.rf) {
3792 case RF2020:
3793 case RF3020:
3794 case RF3021:
3795 case RF3022:
3796 case RF3320:
3797 case RF3052:
3798 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
3799 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
3800 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
3801 break;
Woody Hunga89534e2012-06-13 15:01:16 +08003802 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02003803 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08003804 case RF5370:
3805 case RF5372:
3806 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08003807 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08003808 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01003809 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
John Li2e9c43d2012-02-16 21:40:57 +08003810 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3811 break;
3812 default:
3813 return;
3814 }
3815
3816 mdelay(1);
3817
3818 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3819 if (rt2x00dev->rf_channel <= 14) {
3820 switch (rt2x00dev->default_ant.tx_chain_num) {
3821 case 3:
3822 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
3823 /* fall through */
3824 case 2:
3825 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
3826 /* fall through */
3827 case 1:
3828 default:
3829 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3830 break;
3831 }
3832 } else {
3833 switch (rt2x00dev->default_ant.tx_chain_num) {
3834 case 3:
3835 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
3836 /* fall through */
3837 case 2:
3838 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
3839 /* fall through */
3840 case 1:
3841 default:
3842 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
3843 break;
3844 }
3845 }
3846 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3847
3848}
3849EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
3850
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003851static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
3852 struct rt2x00lib_conf *libconf)
3853{
3854 u32 reg;
3855
3856 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
3857 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
3858 libconf->conf->short_frame_max_tx_count);
3859 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
3860 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003861 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
3862}
3863
3864static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
3865 struct rt2x00lib_conf *libconf)
3866{
3867 enum dev_state state =
3868 (libconf->conf->flags & IEEE80211_CONF_PS) ?
3869 STATE_SLEEP : STATE_AWAKE;
3870 u32 reg;
3871
3872 if (state == STATE_SLEEP) {
3873 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
3874
3875 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3876 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
3877 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
3878 libconf->conf->listen_interval - 1);
3879 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
3880 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
3881
3882 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
3883 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003884 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3885 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
3886 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
3887 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
3888 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02003889
3890 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003891 }
3892}
3893
3894void rt2800_config(struct rt2x00_dev *rt2x00dev,
3895 struct rt2x00lib_conf *libconf,
3896 const unsigned int flags)
3897{
3898 /* Always recalculate LNA gain before changing configuration */
3899 rt2800_config_lna_gain(rt2x00dev, libconf);
3900
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003901 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003902 rt2800_config_channel(rt2x00dev, libconf->conf,
3903 &libconf->rf, &libconf->channel);
Karl Beldan675a0b02013-03-25 16:26:57 +01003904 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003905 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003906 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003907 if (flags & IEEE80211_CONF_CHANGE_POWER)
Karl Beldan675a0b02013-03-25 16:26:57 +01003908 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003909 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003910 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3911 rt2800_config_retry_limit(rt2x00dev, libconf);
3912 if (flags & IEEE80211_CONF_CHANGE_PS)
3913 rt2800_config_ps(rt2x00dev, libconf);
3914}
3915EXPORT_SYMBOL_GPL(rt2800_config);
3916
3917/*
3918 * Link tuning
3919 */
3920void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3921{
3922 u32 reg;
3923
3924 /*
3925 * Update FCS error count from register.
3926 */
3927 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
3928 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
3929}
3930EXPORT_SYMBOL_GPL(rt2800_link_stats);
3931
3932static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
3933{
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003934 u8 vgc;
3935
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003936 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003937 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003938 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003939 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003940 rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003941 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003942 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08003943 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003944 rt2x00_rt(rt2x00dev, RT5392) ||
3945 rt2x00_rt(rt2x00dev, RT5592))
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003946 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003947 else
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003948 vgc = 0x2e + rt2x00dev->lna_gain;
3949 } else { /* 5GHZ band */
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003950 if (rt2x00_rt(rt2x00dev, RT3572))
3951 vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003952 else if (rt2x00_rt(rt2x00dev, RT5592))
3953 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003954 else {
3955 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3956 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
3957 else
3958 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
3959 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003960 }
3961
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003962 return vgc;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003963}
3964
3965static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
3966 struct link_qual *qual, u8 vgc_level)
3967{
3968 if (qual->vgc_level != vgc_level) {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003969 if (rt2x00_rt(rt2x00dev, RT5592)) {
3970 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
3971 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
3972 } else
3973 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003974 qual->vgc_level = vgc_level;
3975 qual->vgc_level_reg = vgc_level;
3976 }
3977}
3978
3979void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3980{
3981 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
3982}
3983EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
3984
3985void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
3986 const u32 count)
3987{
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003988 u8 vgc;
3989
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003990 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003991 return;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003992 /*
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003993 * When RSSI is better then -80 increase VGC level with 0x10, except
3994 * for rt5592 chip.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003995 */
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003996
3997 vgc = rt2800_get_default_vgc(rt2x00dev);
3998
3999 if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
4000 vgc += 0x20;
4001 else if (qual->rssi > -80)
4002 vgc += 0x10;
4003
4004 rt2800_set_vgc(rt2x00dev, qual, vgc);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004005}
4006EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004007
4008/*
4009 * Initialization functions.
4010 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02004011static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004012{
4013 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004014 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004015 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004016 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004017
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02004018 rt2800_disable_wpdma(rt2x00dev);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004019
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004020 ret = rt2800_drv_init_registers(rt2x00dev);
4021 if (ret)
4022 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004023
4024 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
4025 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
4026 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
4027 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
4028 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
4029 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
4030
4031 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
4032 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
4033 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
4034 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
4035 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
4036 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
4037
4038 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
4039 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
4040
4041 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
4042
4043 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02004044 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004045 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
4046 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
4047 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
4048 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
4049 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
4050 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
4051
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004052 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
4053
4054 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
4055 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
4056 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
4057 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
4058
Woody Hunga89534e2012-06-13 15:01:16 +08004059 if (rt2x00_rt(rt2x00dev, RT3290)) {
4060 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
4061 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
4062 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
4063 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
4064 }
4065
4066 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
4067 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
4068 rt2x00_set_field32(&reg, LDO0_EN, 1);
4069 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
4070 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
4071 }
4072
4073 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
4074 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
4075 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
4076 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
4077 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
4078
4079 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
4080 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
4081 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
4082
4083 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
4084 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
4085 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
4086 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
4087 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
4088 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
4089
4090 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
4091 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
4092 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
4093 }
4094
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004095 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004096 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004097 rt2x00_rt(rt2x00dev, RT3290) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004098 rt2x00_rt(rt2x00dev, RT3390)) {
Woody Hunga89534e2012-06-13 15:01:16 +08004099
4100 if (rt2x00_rt(rt2x00dev, RT3290))
4101 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4102 0x00000404);
4103 else
4104 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4105 0x00000400);
4106
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004107 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004108 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004109 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4110 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004111 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4112 &eeprom);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004113 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004114 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4115 0x0000002c);
4116 else
4117 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4118 0x0000000f);
4119 } else {
4120 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4121 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004122 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004123 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004124
4125 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4126 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4127 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
4128 } else {
4129 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4130 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4131 }
Helmut Schaac295a812010-06-03 10:52:13 +02004132 } else if (rt2800_is_305x_soc(rt2x00dev)) {
4133 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4134 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02004135 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Daniel Golle03839952012-09-09 14:24:39 +03004136 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4137 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4138 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4139 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004140 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4141 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4142 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Gabor Juhos1706d152013-07-08 16:08:16 +02004143 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4144 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4145 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4146 if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
4147 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4148 &eeprom);
4149 if (rt2x00_get_field16(eeprom,
4150 EEPROM_NIC_CONF1_DAC_TEST))
4151 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4152 0x0000001f);
4153 else
4154 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4155 0x0000000f);
4156 } else {
4157 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4158 0x00000000);
4159 }
John Li2ed71882012-02-17 17:33:06 +08004160 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004161 rt2x00_rt(rt2x00dev, RT5392) ||
4162 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004163 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
4164 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4165 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004166 } else {
4167 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
4168 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4169 }
4170
4171 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
4172 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
4173 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
4174 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
4175 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
4176 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
4177 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
4178 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
4179 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
4180 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
4181
4182 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
4183 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004184 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004185 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
4186 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
4187
4188 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
4189 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004190 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01004191 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004192 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004193 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
4194 else
4195 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
4196 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
4197 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
4198 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
4199
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004200 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
4201 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
4202 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
4203 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
4204 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
4205 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
4206 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
4207 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
4208 rt2800_register_write(rt2x00dev, LED_CFG, reg);
4209
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004210 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
4211
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004212 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4213 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
4214 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
4215 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
4216 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
4217 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
4218 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
4219 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4220
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004221 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
4222 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004223 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004224 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
4225 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004226 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004227 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
4228 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
4229 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
4230
4231 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004232 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004233 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004234 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004235 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4236 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4237 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004238 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004239 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004240 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4241 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004242 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4243
4244 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004245 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004246 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004247 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004248 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4249 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4250 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004251 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004252 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004253 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4254 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004255 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4256
4257 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4258 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
4259 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004260 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004261 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4262 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4263 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4264 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4265 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4266 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004267 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004268 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4269
4270 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4271 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02004272 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004273 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004274 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4275 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4276 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4277 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4278 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4279 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004280 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004281 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4282
4283 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4284 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
4285 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004286 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004287 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4288 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4289 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4290 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4291 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4292 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004293 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004294 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4295
4296 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4297 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
4298 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004299 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004300 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4301 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4302 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4303 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4304 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4305 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004306 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004307 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4308
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004309 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004310 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
4311
4312 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
4313 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
4314 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
4315 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
4316 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
4317 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
4318 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
4319 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
4320 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
4321 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
4322 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
4323 }
4324
Helmut Schaa961621a2010-11-04 20:36:59 +01004325 /*
4326 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
4327 * although it is reserved.
4328 */
4329 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
4330 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
4331 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
4332 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
4333 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
4334 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
4335 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
4336 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
4337 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
4338 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
4339 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
4340 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
4341
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004342 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
4343 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004344
4345 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4346 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
4347 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
4348 IEEE80211_MAX_RTS_THRESHOLD);
4349 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
4350 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4351
4352 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004353
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004354 /*
4355 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
4356 * time should be set to 16. However, the original Ralink driver uses
4357 * 16 for both and indeed using a value of 10 for CCK SIFS results in
4358 * connection problems with 11g + CTS protection. Hence, use the same
4359 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
4360 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004361 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004362 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
4363 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004364 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
4365 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
4366 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
4367 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
4368
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004369 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
4370
4371 /*
4372 * ASIC will keep garbage value after boot, clear encryption keys.
4373 */
4374 for (i = 0; i < 4; i++)
4375 rt2800_register_write(rt2x00dev,
4376 SHARED_KEY_MODE_ENTRY(i), 0);
4377
4378 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02004379 rt2800_config_wcid(rt2x00dev, NULL, i);
4380 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004381 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
4382 }
4383
4384 /*
4385 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004386 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01004387 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
4388 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
4389 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
4390 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
4391 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
4392 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
4393 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
4394 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004395
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004396 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02004397 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4398 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
4399 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01004400 } else if (rt2x00_is_pcie(rt2x00dev)) {
4401 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4402 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
4403 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004404 }
4405
4406 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
4407 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
4408 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
4409 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
4410 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
4411 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
4412 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
4413 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
4414 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
4415 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
4416
4417 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
4418 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
4419 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
4420 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
4421 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
4422 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
4423 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
4424 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
4425 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
4426 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
4427
4428 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
4429 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
4430 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
4431 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
4432 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
4433 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
4434 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
4435 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
4436 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
4437 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
4438
4439 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
4440 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
4441 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
4442 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4443 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4444 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4445
4446 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02004447 * Do not force the BA window size, we use the TXWI to set it
4448 */
4449 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4450 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4451 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4452 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4453
4454 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004455 * We must clear the error counters.
4456 * These registers are cleared on read,
4457 * so we may pass a useless variable to store the value.
4458 */
4459 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4460 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4461 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4462 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4463 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4464 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4465
Helmut Schaa9f926fb2010-07-11 12:28:23 +02004466 /*
4467 * Setup leadtime for pre tbtt interrupt to 6ms
4468 */
4469 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4470 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4471 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4472
Helmut Schaa977206d2010-12-13 12:31:58 +01004473 /*
4474 * Set up channel statistics timer
4475 */
4476 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4477 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4478 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4479 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4480 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4481 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4482 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4483
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004484 return 0;
4485}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004486
4487static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4488{
4489 unsigned int i;
4490 u32 reg;
4491
4492 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4493 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
4494 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
4495 return 0;
4496
4497 udelay(REGISTER_BUSY_DELAY);
4498 }
4499
Joe Perchesec9c4982013-04-19 08:33:40 -07004500 rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004501 return -EACCES;
4502}
4503
4504static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
4505{
4506 unsigned int i;
4507 u8 value;
4508
4509 /*
4510 * BBP was enabled after firmware was loaded,
4511 * but we need to reactivate it now.
4512 */
4513 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
4514 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
4515 msleep(1);
4516
4517 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4518 rt2800_bbp_read(rt2x00dev, 0, &value);
4519 if ((value != 0xff) && (value != 0x00))
4520 return 0;
4521 udelay(REGISTER_BUSY_DELAY);
4522 }
4523
Joe Perchesec9c4982013-04-19 08:33:40 -07004524 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004525 return -EACCES;
4526}
4527
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004528static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
4529{
4530 u8 value;
4531
4532 rt2800_bbp_read(rt2x00dev, 4, &value);
4533 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
4534 rt2800_bbp_write(rt2x00dev, 4, value);
4535}
4536
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01004537static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
4538{
4539 rt2800_bbp_write(rt2x00dev, 142, 1);
4540 rt2800_bbp_write(rt2x00dev, 143, 57);
4541}
4542
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004543static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
4544{
4545 const u8 glrt_table[] = {
4546 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
4547 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
4548 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
4549 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
4550 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
4551 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
4552 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
4553 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
4554 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
4555 };
4556 int i;
4557
4558 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
4559 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
4560 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
4561 }
4562};
4563
Gabor Juhos624708b2013-04-19 10:13:52 +02004564static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01004565{
4566 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
4567 rt2800_bbp_write(rt2x00dev, 66, 0x38);
4568 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
4569 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4570 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
4571 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4572 rt2800_bbp_write(rt2x00dev, 81, 0x37);
4573 rt2800_bbp_write(rt2x00dev, 82, 0x62);
4574 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
4575 rt2800_bbp_write(rt2x00dev, 84, 0x99);
4576 rt2800_bbp_write(rt2x00dev, 86, 0x00);
4577 rt2800_bbp_write(rt2x00dev, 91, 0x04);
4578 rt2800_bbp_write(rt2x00dev, 92, 0x00);
4579 rt2800_bbp_write(rt2x00dev, 103, 0x00);
4580 rt2800_bbp_write(rt2x00dev, 105, 0x05);
4581 rt2800_bbp_write(rt2x00dev, 106, 0x35);
4582}
4583
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004584static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
4585{
4586 u16 eeprom;
4587 u8 value;
4588
4589 rt2800_bbp_read(rt2x00dev, 138, &value);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004590 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004591 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
4592 value |= 0x20;
4593 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
4594 value &= ~0x02;
4595 rt2800_bbp_write(rt2x00dev, 138, value);
4596}
4597
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02004598static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
4599{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004600 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004601
4602 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4603 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004604
4605 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4606 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004607
4608 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004609
4610 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4611 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004612
4613 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004614
4615 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004616
4617 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004618
4619 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004620
4621 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004622
4623 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004624
4625 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004626
4627 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004628
4629 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02004630}
4631
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004632static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
4633{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004634 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4635 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004636
4637 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
4638 rt2800_bbp_write(rt2x00dev, 69, 0x16);
4639 rt2800_bbp_write(rt2x00dev, 73, 0x12);
4640 } else {
4641 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4642 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4643 }
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004644
4645 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004646
4647 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004648
4649 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004650
4651 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004652
4653 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
4654 rt2800_bbp_write(rt2x00dev, 84, 0x19);
4655 else
4656 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004657
4658 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004659
4660 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004661
4662 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004663
4664 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004665
4666 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004667
4668 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004669}
4670
4671static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
4672{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004673 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4674 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004675
4676 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4677 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004678
4679 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004680
4681 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4682 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4683 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004684
4685 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004686
4687 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004688
4689 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004690
4691 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004692
4693 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004694
4695 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004696
4697 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
4698 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
4699 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
4700 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4701 else
4702 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004703
4704 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004705
4706 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004707
4708 if (rt2x00_rt(rt2x00dev, RT3071) ||
4709 rt2x00_rt(rt2x00dev, RT3090))
4710 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004711}
4712
4713static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
4714{
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02004715 u8 value;
4716
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02004717 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004718
4719 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004720
4721 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4722 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004723
4724 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004725
4726 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4727 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4728 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4729 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4730
4731 rt2800_bbp_write(rt2x00dev, 77, 0x58);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004732
4733 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004734
4735 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
4736 rt2800_bbp_write(rt2x00dev, 79, 0x18);
4737 rt2800_bbp_write(rt2x00dev, 80, 0x09);
4738 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004739
4740 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004741
4742 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004743
4744 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004745
4746 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004747
4748 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004749
4750 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004751
4752 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004753
4754 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004755
4756 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004757
4758 rt2800_bbp_write(rt2x00dev, 106, 0x03);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02004759
4760 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02004761
4762 rt2800_bbp_write(rt2x00dev, 67, 0x24);
4763 rt2800_bbp_write(rt2x00dev, 143, 0x04);
4764 rt2800_bbp_write(rt2x00dev, 142, 0x99);
4765 rt2800_bbp_write(rt2x00dev, 150, 0x30);
4766 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
4767 rt2800_bbp_write(rt2x00dev, 152, 0x20);
4768 rt2800_bbp_write(rt2x00dev, 153, 0x34);
4769 rt2800_bbp_write(rt2x00dev, 154, 0x40);
4770 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
4771 rt2800_bbp_write(rt2x00dev, 253, 0x04);
4772
4773 rt2800_bbp_read(rt2x00dev, 47, &value);
4774 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
4775 rt2800_bbp_write(rt2x00dev, 47, value);
4776
4777 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
4778 rt2800_bbp_read(rt2x00dev, 3, &value);
4779 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
4780 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
4781 rt2800_bbp_write(rt2x00dev, 3, value);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004782}
4783
4784static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
4785{
Stanislaw Gruszka29f3a582013-05-18 14:03:27 +02004786 rt2800_bbp_write(rt2x00dev, 3, 0x00);
4787 rt2800_bbp_write(rt2x00dev, 4, 0x50);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004788
4789 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszka3420f792013-05-18 14:03:30 +02004790
4791 rt2800_bbp_write(rt2x00dev, 47, 0x48);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004792
4793 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4794 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004795
4796 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004797
4798 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4799 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4800 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4801 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4802
4803 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004804
4805 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004806
4807 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4808 rt2800_bbp_write(rt2x00dev, 80, 0x08);
4809 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004810
4811 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004812
4813 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004814
4815 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004816
4817 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02004818
4819 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004820
4821 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004822
4823 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004824
4825 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004826
4827 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004828
4829 rt2800_bbp_write(rt2x00dev, 105, 0x34);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004830
4831 rt2800_bbp_write(rt2x00dev, 106, 0x05);
Stanislaw Gruszka46b90d32013-05-18 14:03:48 +02004832
4833 rt2800_bbp_write(rt2x00dev, 120, 0x50);
Stanislaw Gruszkab7feb9b2013-05-18 14:03:51 +02004834
4835 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
Stanislaw Gruszkac2da5272013-05-18 14:03:53 +02004836
4837 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
4838 /* Set ITxBF timeout to 0x9c40=1000msec */
4839 rt2800_bbp_write(rt2x00dev, 179, 0x02);
4840 rt2800_bbp_write(rt2x00dev, 180, 0x00);
4841 rt2800_bbp_write(rt2x00dev, 182, 0x40);
4842 rt2800_bbp_write(rt2x00dev, 180, 0x01);
4843 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
4844 rt2800_bbp_write(rt2x00dev, 179, 0x00);
4845 /* Reprogram the inband interface to put right values in RXWI */
4846 rt2800_bbp_write(rt2x00dev, 142, 0x04);
4847 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
4848 rt2800_bbp_write(rt2x00dev, 142, 0x06);
4849 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
4850 rt2800_bbp_write(rt2x00dev, 142, 0x07);
4851 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
4852 rt2800_bbp_write(rt2x00dev, 142, 0x08);
4853 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
4854
4855 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004856}
4857
4858static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
4859{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004860 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4861 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004862
4863 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4864 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004865
4866 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004867
4868 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4869 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4870 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004871
4872 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004873
4874 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004875
4876 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004877
4878 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004879
4880 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004881
4882 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004883
4884 if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
4885 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4886 else
4887 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004888
4889 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004890
4891 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004892
4893 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004894}
4895
4896static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
4897{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004898 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004899
4900 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4901 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004902
4903 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4904 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004905
4906 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004907
4908 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4909 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4910 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004911
4912 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004913
4914 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004915
4916 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004917
4918 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004919
4920 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004921
4922 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004923
4924 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004925
4926 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004927
4928 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004929
4930 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004931}
4932
Gabor Juhosb189a182013-07-08 16:08:17 +02004933static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
4934{
4935 rt2800_init_bbp_early(rt2x00dev);
4936
4937 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4938 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4939 rt2800_bbp_write(rt2x00dev, 81, 0x33);
4940 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
4941
4942 rt2800_bbp_write(rt2x00dev, 84, 0x19);
4943
4944 /* Enable DC filter */
4945 if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
4946 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4947}
4948
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004949static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
4950{
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02004951 int ant, div_mode;
4952 u16 eeprom;
4953 u8 value;
4954
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02004955 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004956
4957 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004958
4959 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4960 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004961
4962 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004963
4964 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4965 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4966 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4967 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4968
4969 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004970
4971 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004972
4973 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4974 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4975 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004976
4977 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004978
4979 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004980
4981 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004982
4983 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02004984
4985 if (rt2x00_rt(rt2x00dev, RT5392))
4986 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004987
4988 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004989
4990 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka90fed532013-05-18 14:03:43 +02004991
4992 if (rt2x00_rt(rt2x00dev, RT5392)) {
4993 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
4994 rt2800_bbp_write(rt2x00dev, 98, 0x12);
4995 }
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004996
4997 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004998
4999 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005000
5001 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005002
5003 if (rt2x00_rt(rt2x00dev, RT5390))
5004 rt2800_bbp_write(rt2x00dev, 106, 0x03);
5005 else if (rt2x00_rt(rt2x00dev, RT5392))
5006 rt2800_bbp_write(rt2x00dev, 106, 0x12);
5007 else
5008 WARN_ON(1);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02005009
5010 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka72917142013-05-18 14:03:50 +02005011
5012 if (rt2x00_rt(rt2x00dev, RT5392)) {
5013 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
5014 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
5015 }
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005016
5017 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005018
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005019 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005020 div_mode = rt2x00_get_field16(eeprom,
5021 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5022 ant = (div_mode == 3) ? 1 : 0;
5023
5024 /* check if this is a Bluetooth combo card */
5025 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
5026 u32 reg;
5027
5028 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
5029 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
5030 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
5031 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
5032 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
5033 if (ant == 0)
5034 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
5035 else if (ant == 1)
5036 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
5037 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
5038 }
5039
5040 /* This chip has hardware antenna diversity*/
5041 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5042 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
5043 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
5044 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
5045 }
5046
5047 rt2800_bbp_read(rt2x00dev, 152, &value);
5048 if (ant == 0)
5049 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5050 else
5051 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5052 rt2800_bbp_write(rt2x00dev, 152, value);
5053
5054 rt2800_init_freq_calibration(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005055}
5056
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005057static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
5058{
5059 int ant, div_mode;
5060 u16 eeprom;
5061 u8 value;
5062
Gabor Juhos624708b2013-04-19 10:13:52 +02005063 rt2800_init_bbp_early(rt2x00dev);
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01005064
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005065 rt2800_bbp_read(rt2x00dev, 105, &value);
5066 rt2x00_set_field8(&value, BBP105_MLD,
5067 rt2x00dev->default_ant.rx_chain_num == 2);
5068 rt2800_bbp_write(rt2x00dev, 105, value);
5069
5070 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5071
5072 rt2800_bbp_write(rt2x00dev, 20, 0x06);
5073 rt2800_bbp_write(rt2x00dev, 31, 0x08);
5074 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5075 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
5076 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
5077 rt2800_bbp_write(rt2x00dev, 70, 0x05);
5078 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5079 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
5080 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
5081 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5082 rt2800_bbp_write(rt2x00dev, 77, 0x59);
5083 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
5084 rt2800_bbp_write(rt2x00dev, 86, 0x38);
5085 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5086 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5087 rt2800_bbp_write(rt2x00dev, 92, 0x02);
5088 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5089 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5090 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
5091 rt2800_bbp_write(rt2x00dev, 104, 0x92);
5092 /* FIXME BBP105 owerwrite */
5093 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
5094 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5095 rt2800_bbp_write(rt2x00dev, 128, 0x12);
5096 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
5097 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
5098 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
5099
5100 /* Initialize GLRT (Generalized Likehood Radio Test) */
5101 rt2800_init_bbp_5592_glrt(rt2x00dev);
5102
5103 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5104
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005105 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005106 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
5107 ant = (div_mode == 3) ? 1 : 0;
5108 rt2800_bbp_read(rt2x00dev, 152, &value);
5109 if (ant == 0) {
5110 /* Main antenna */
5111 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5112 } else {
5113 /* Auxiliary antenna */
5114 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5115 }
5116 rt2800_bbp_write(rt2x00dev, 152, value);
5117
5118 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
5119 rt2800_bbp_read(rt2x00dev, 254, &value);
5120 rt2x00_set_field8(&value, BBP254_BIT7, 1);
5121 rt2800_bbp_write(rt2x00dev, 254, value);
5122 }
5123
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01005124 rt2800_init_freq_calibration(rt2x00dev);
5125
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005126 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Stanislaw Gruszka6e04f252013-03-16 19:19:38 +01005127 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5128 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005129}
5130
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005131static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005132{
5133 unsigned int i;
5134 u16 eeprom;
5135 u8 reg_id;
5136 u8 value;
5137
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005138 if (rt2800_is_305x_soc(rt2x00dev))
5139 rt2800_init_bbp_305x_soc(rt2x00dev);
5140
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005141 switch (rt2x00dev->chip.rt) {
5142 case RT2860:
5143 case RT2872:
5144 case RT2883:
5145 rt2800_init_bbp_28xx(rt2x00dev);
5146 break;
5147 case RT3070:
5148 case RT3071:
5149 case RT3090:
5150 rt2800_init_bbp_30xx(rt2x00dev);
5151 break;
5152 case RT3290:
5153 rt2800_init_bbp_3290(rt2x00dev);
5154 break;
5155 case RT3352:
5156 rt2800_init_bbp_3352(rt2x00dev);
5157 break;
5158 case RT3390:
5159 rt2800_init_bbp_3390(rt2x00dev);
5160 break;
5161 case RT3572:
5162 rt2800_init_bbp_3572(rt2x00dev);
5163 break;
Gabor Juhosb189a182013-07-08 16:08:17 +02005164 case RT3593:
5165 rt2800_init_bbp_3593(rt2x00dev);
5166 return;
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005167 case RT5390:
5168 case RT5392:
5169 rt2800_init_bbp_53xx(rt2x00dev);
5170 break;
5171 case RT5592:
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005172 rt2800_init_bbp_5592(rt2x00dev);
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005173 return;
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005174 }
5175
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005176 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
Gabor Juhos022138c2013-07-08 11:25:54 +02005177 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
5178 &eeprom);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005179
5180 if (eeprom != 0xffff && eeprom != 0x0000) {
5181 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
5182 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
5183 rt2800_bbp_write(rt2x00dev, reg_id, value);
5184 }
5185 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005186}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005187
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005188static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
5189{
5190 u32 reg;
5191
5192 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
5193 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
5194 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
5195}
5196
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005197static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
5198 u8 filter_target)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005199{
5200 unsigned int i;
5201 u8 bbp;
5202 u8 rfcsr;
5203 u8 passband;
5204 u8 stopband;
5205 u8 overtuned = 0;
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005206 u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005207
5208 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5209
5210 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5211 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
5212 rt2800_bbp_write(rt2x00dev, 4, bbp);
5213
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005214 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
5215 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
5216 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
5217
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005218 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5219 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
5220 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5221
5222 /*
5223 * Set power & frequency of passband test tone
5224 */
5225 rt2800_bbp_write(rt2x00dev, 24, 0);
5226
5227 for (i = 0; i < 100; i++) {
5228 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5229 msleep(1);
5230
5231 rt2800_bbp_read(rt2x00dev, 55, &passband);
5232 if (passband)
5233 break;
5234 }
5235
5236 /*
5237 * Set power & frequency of stopband test tone
5238 */
5239 rt2800_bbp_write(rt2x00dev, 24, 0x06);
5240
5241 for (i = 0; i < 100; i++) {
5242 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5243 msleep(1);
5244
5245 rt2800_bbp_read(rt2x00dev, 55, &stopband);
5246
5247 if ((passband - stopband) <= filter_target) {
5248 rfcsr24++;
5249 overtuned += ((passband - stopband) == filter_target);
5250 } else
5251 break;
5252
5253 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5254 }
5255
5256 rfcsr24 -= !!overtuned;
5257
5258 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5259 return rfcsr24;
5260}
5261
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005262static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
5263 const unsigned int rf_reg)
5264{
5265 u8 rfcsr;
5266
5267 rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
5268 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
5269 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5270 msleep(1);
5271 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
5272 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5273}
5274
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005275static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
5276{
5277 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5278 u8 filter_tgt_bw20;
5279 u8 filter_tgt_bw40;
5280 u8 rfcsr, bbp;
5281
5282 /*
5283 * TODO: sync filter_tgt values with vendor driver
5284 */
5285 if (rt2x00_rt(rt2x00dev, RT3070)) {
5286 filter_tgt_bw20 = 0x16;
5287 filter_tgt_bw40 = 0x19;
5288 } else {
5289 filter_tgt_bw20 = 0x13;
5290 filter_tgt_bw40 = 0x15;
5291 }
5292
5293 drv_data->calibration_bw20 =
5294 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
5295 drv_data->calibration_bw40 =
5296 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
5297
5298 /*
5299 * Save BBP 25 & 26 values for later use in channel switching (for 3052)
5300 */
5301 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5302 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5303
5304 /*
5305 * Set back to initial state
5306 */
5307 rt2800_bbp_write(rt2x00dev, 24, 0);
5308
5309 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5310 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
5311 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5312
5313 /*
5314 * Set BBP back to BW20
5315 */
5316 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5317 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
5318 rt2800_bbp_write(rt2x00dev, 4, bbp);
5319}
5320
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005321static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
5322{
5323 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5324 u8 min_gain, rfcsr, bbp;
5325 u16 eeprom;
5326
5327 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
5328
5329 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
5330 if (rt2x00_rt(rt2x00dev, RT3070) ||
5331 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5332 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5333 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
5334 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
5335 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5336 }
5337
5338 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
5339 if (drv_data->txmixer_gain_24g >= min_gain) {
5340 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5341 drv_data->txmixer_gain_24g);
5342 }
5343
5344 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5345
5346 if (rt2x00_rt(rt2x00dev, RT3090)) {
5347 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5348 rt2800_bbp_read(rt2x00dev, 138, &bbp);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005349 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005350 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5351 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
5352 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5353 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5354 rt2800_bbp_write(rt2x00dev, 138, bbp);
5355 }
5356
5357 if (rt2x00_rt(rt2x00dev, RT3070)) {
5358 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
5359 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
5360 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5361 else
5362 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5363 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5364 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5365 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5366 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5367 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5368 rt2x00_rt(rt2x00dev, RT3090) ||
5369 rt2x00_rt(rt2x00dev, RT3390)) {
5370 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5371 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5372 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5373 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5374 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5375 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5376 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5377
5378 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5379 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5380 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5381
5382 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5383 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5384 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5385
5386 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5387 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5388 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5389 }
5390}
5391
Gabor Juhosab7078a2013-07-08 16:08:18 +02005392static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
5393{
5394 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5395 u8 rfcsr;
5396 u8 tx_gain;
5397
5398 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
5399 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
5400 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
5401
5402 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
5403 tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
5404 RFCSR17_TXMIXER_GAIN);
5405 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
5406 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
5407
5408 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5409 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5410 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
5411
5412 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5413 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5414 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
5415
5416 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5417 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5418 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
5419 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5420
5421 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5422 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5423 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5424
5425 /* TODO: enable stream mode */
5426}
5427
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005428static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
5429{
5430 u8 reg;
5431 u16 eeprom;
5432
5433 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5434 rt2800_bbp_read(rt2x00dev, 138, &reg);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005435 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005436 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5437 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
5438 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5439 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
5440 rt2800_bbp_write(rt2x00dev, 138, reg);
5441
5442 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
5443 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
5444 rt2800_rfcsr_write(rt2x00dev, 38, reg);
5445
5446 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
5447 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
5448 rt2800_rfcsr_write(rt2x00dev, 39, reg);
5449
5450 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5451
5452 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
5453 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
5454 rt2800_rfcsr_write(rt2x00dev, 30, reg);
5455}
5456
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005457static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
5458{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005459 rt2800_rf_init_calibration(rt2x00dev, 30);
5460
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005461 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
5462 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
5463 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
5464 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
5465 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5466 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5467 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5468 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
5469 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
5470 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5471 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
5472 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5473 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
5474 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
5475 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5476 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5477 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5478 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5479 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5480 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5481 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5482 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5483 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5484 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
5485 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5486 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5487 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
5488 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
5489 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
5490 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
5491 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5492 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
5493}
5494
5495static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
5496{
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005497 u8 rfcsr;
5498 u16 eeprom;
5499 u32 reg;
5500
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005501 /* XXX vendor driver do this only for 3070 */
5502 rt2800_rf_init_calibration(rt2x00dev, 30);
5503
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005504 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5505 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5506 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5507 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
5508 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5509 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
5510 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5511 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
5512 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5513 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5514 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5515 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5516 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5517 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5518 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5519 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5520 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
5521 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5522 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005523
5524 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
5525 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5526 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5527 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5528 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5529 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5530 rt2x00_rt(rt2x00dev, RT3090)) {
5531 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
5532
5533 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
5534 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
5535 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
5536
5537 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5538 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5539 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5540 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005541 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
5542 &eeprom);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005543 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
5544 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5545 else
5546 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5547 }
5548 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5549
5550 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5551 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
5552 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
5553 }
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005554
5555 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005556
5557 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
5558 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5559 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
5560 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005561
5562 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005563 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005564}
5565
5566static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
5567{
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02005568 u8 rfcsr;
5569
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005570 rt2800_rf_init_calibration(rt2x00dev, 2);
5571
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005572 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
5573 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5574 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
5575 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
5576 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
5577 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
5578 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
5579 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
5580 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
5581 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
5582 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
5583 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
5584 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5585 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
5586 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
5587 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
5588 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5589 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5590 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5591 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5592 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5593 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
5594 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5595 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
5596 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
5597 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
5598 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
5599 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
5600 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
5601 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
5602 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
5603 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
5604 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
5605 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
5606 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
5607 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
5608 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
5609 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
5610 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
5611 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
5612 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
5613 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
5614 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
5615 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
5616 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
5617 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02005618
5619 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
5620 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
5621 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005622
5623 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005624 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005625}
5626
5627static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
5628{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005629 rt2800_rf_init_calibration(rt2x00dev, 30);
5630
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005631 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
5632 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
5633 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
5634 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
5635 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
5636 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
5637 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
5638 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5639 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
5640 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
5641 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
5642 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
5643 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
5644 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
5645 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
5646 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5647 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
5648 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
5649 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5650 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
5651 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
5652 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5653 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
5654 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
5655 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
5656 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
5657 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
5658 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
5659 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
5660 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5661 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5662 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5663 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5664 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
5665 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
5666 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
5667 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
5668 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
5669 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
5670 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
5671 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
5672 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
5673 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
5674 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
5675 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
5676 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
5677 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
5678 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
5679 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
5680 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
5681 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
5682 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
5683 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
5684 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
5685 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
5686 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
5687 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
5688 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
5689 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
5690 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
5691 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
5692 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
5693 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005694
5695 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005696 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005697 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005698}
5699
5700static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
5701{
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02005702 u32 reg;
5703
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005704 rt2800_rf_init_calibration(rt2x00dev, 30);
5705
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005706 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
5707 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
5708 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
5709 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
5710 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5711 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
5712 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
5713 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
5714 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
5715 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
5716 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
5717 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5718 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
5719 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
5720 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5721 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
5722 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
5723 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
5724 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
5725 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
5726 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
5727 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
5728 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5729 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
5730 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5731 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
5732 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
5733 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
5734 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
5735 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
5736 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
5737 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02005738
5739 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5740 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
5741 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005742
5743 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005744
5745 if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
5746 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005747
5748 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005749 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005750}
5751
5752static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
5753{
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02005754 u8 rfcsr;
5755 u32 reg;
5756
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005757 rt2800_rf_init_calibration(rt2x00dev, 30);
5758
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005759 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
5760 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
5761 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
5762 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
5763 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
5764 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
5765 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
5766 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
5767 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
5768 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
5769 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
5770 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
5771 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
5772 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
5773 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
5774 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
5775 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
5776 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
5777 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
5778 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
5779 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
5780 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5781 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
5782 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
5783 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
5784 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
5785 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
5786 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5787 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
5788 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
5789 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02005790
5791 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
5792 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
5793 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
5794
5795 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5796 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5797 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5798 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5799 msleep(1);
5800 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5801 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5802 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5803 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005804
5805 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005806 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005807 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005808}
5809
Gabor Juhosd63f7e82013-07-08 16:08:19 +02005810static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
5811{
5812 u8 bbp;
5813 bool txbf_enabled = false; /* FIXME */
5814
5815 rt2800_bbp_read(rt2x00dev, 105, &bbp);
5816 if (rt2x00dev->default_ant.rx_chain_num == 1)
5817 rt2x00_set_field8(&bbp, BBP105_MLD, 0);
5818 else
5819 rt2x00_set_field8(&bbp, BBP105_MLD, 1);
5820 rt2800_bbp_write(rt2x00dev, 105, bbp);
5821
5822 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5823
5824 rt2800_bbp_write(rt2x00dev, 92, 0x02);
5825 rt2800_bbp_write(rt2x00dev, 82, 0x82);
5826 rt2800_bbp_write(rt2x00dev, 106, 0x05);
5827 rt2800_bbp_write(rt2x00dev, 104, 0x92);
5828 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5829 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
5830 rt2800_bbp_write(rt2x00dev, 47, 0x48);
5831 rt2800_bbp_write(rt2x00dev, 120, 0x50);
5832
5833 if (txbf_enabled)
5834 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
5835 else
5836 rt2800_bbp_write(rt2x00dev, 163, 0x9d);
5837
5838 /* SNR mapping */
5839 rt2800_bbp_write(rt2x00dev, 142, 6);
5840 rt2800_bbp_write(rt2x00dev, 143, 160);
5841 rt2800_bbp_write(rt2x00dev, 142, 7);
5842 rt2800_bbp_write(rt2x00dev, 143, 161);
5843 rt2800_bbp_write(rt2x00dev, 142, 8);
5844 rt2800_bbp_write(rt2x00dev, 143, 162);
5845
5846 /* ADC/DAC control */
5847 rt2800_bbp_write(rt2x00dev, 31, 0x08);
5848
5849 /* RX AGC energy lower bound in log2 */
5850 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
5851
5852 /* FIXME: BBP 105 owerwrite? */
5853 rt2800_bbp_write(rt2x00dev, 105, 0x04);
5854}
5855
Gabor Juhosab7078a2013-07-08 16:08:18 +02005856static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
5857{
5858 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5859 u32 reg;
5860 u8 rfcsr;
5861
5862 /* Disable GPIO #4 and #7 function for LAN PE control */
5863 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5864 rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
5865 rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
5866 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
5867
5868 /* Initialize default register values */
5869 rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
5870 rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
5871 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
5872 rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
5873 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
5874 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
5875 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
5876 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
5877 rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
5878 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
5879 rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
5880 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5881 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5882 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5883 rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
5884 rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
5885 rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
5886 rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
5887 rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
5888 rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
5889 rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
5890 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
5891 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
5892 rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
5893 rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
5894 rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
5895 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
5896 rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
5897 rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
5898 rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
5899 rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
5900 rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
5901
5902 /* Initiate calibration */
5903 /* TODO: use rt2800_rf_init_calibration ? */
5904 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
5905 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
5906 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
5907
5908 rt2800_adjust_freq_offset(rt2x00dev);
5909
5910 rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
5911 rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
5912 rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
5913
5914 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5915 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5916 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5917 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5918 usleep_range(1000, 1500);
5919 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5920 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5921 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5922
5923 /* Set initial values for RX filter calibration */
5924 drv_data->calibration_bw20 = 0x1f;
5925 drv_data->calibration_bw40 = 0x2f;
5926
5927 /* Save BBP 25 & 26 values for later use in channel switching */
5928 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5929 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5930
5931 rt2800_led_open_drain_enable(rt2x00dev);
5932 rt2800_normal_mode_setup_3593(rt2x00dev);
5933
Gabor Juhosd63f7e82013-07-08 16:08:19 +02005934 rt3593_post_bbp_init(rt2x00dev);
Gabor Juhosab7078a2013-07-08 16:08:18 +02005935
5936 /* TODO: enable stream mode support */
5937}
5938
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005939static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
5940{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005941 rt2800_rf_init_calibration(rt2x00dev, 2);
5942
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005943 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
5944 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5945 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
5946 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
5947 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5948 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
5949 else
5950 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
5951 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5952 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
5953 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
5954 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
5955 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
5956 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
5957 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5958 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
5959 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
5960 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
5961
5962 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
5963 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
5964 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5965 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
5966 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
5967 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5968 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
5969 else
5970 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
5971 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
5972 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
5973 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5974 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5975
5976 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5977 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5978 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5979 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5980 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
5981 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5982 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
5983 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
5984 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
5985 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
5986
5987 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5988 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
5989 else
5990 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
5991 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
5992 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
5993 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
5994 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
5995 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
5996 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5997 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
5998 else
5999 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
6000 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6001 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6002 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6003
6004 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6005 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6006 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6007 else
6008 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
6009 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6010 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
6011 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
6012 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6013 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6014 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
6015
6016 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6017 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6018 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
6019 else
6020 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
6021 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6022 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006023
6024 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006025
6026 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006027}
6028
6029static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
6030{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006031 rt2800_rf_init_calibration(rt2x00dev, 2);
6032
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006033 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
6034 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6035 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6036 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6037 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6038 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6039 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6040 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6041 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6042 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6043 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6044 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6045 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6046 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6047 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
6048 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6049 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
6050 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6051 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
6052 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
6053 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6054 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6055 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6056 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6057 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6058 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6059 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6060 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
6061 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6062 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6063 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6064 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6065 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6066 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
6067 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6068 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
6069 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6070 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6071 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
6072 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6073 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6074 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6075 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
6076 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6077 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6078 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
6079 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
6080 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
6081 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
6082 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
6083 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6084 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
6085 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
6086 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
6087 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
6088 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6089 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
6090 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
6091 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006092
6093 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006094
6095 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006096}
6097
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006098static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
6099{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006100 rt2800_rf_init_calibration(rt2x00dev, 30);
6101
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006102 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
6103 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6104 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6105 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6106 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
6107 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6108 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6109 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6110 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6111 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6112 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
6113 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
6114 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
6115 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6116 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6117 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6118 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6119 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6120 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6121 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
6122 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
6123 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6124
6125 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6126 msleep(1);
6127
6128 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006129
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006130 /* Enable DC filter */
6131 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6132 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6133
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006134 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006135
6136 if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
6137 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006138
6139 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006140}
6141
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006142static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006143{
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006144 if (rt2800_is_305x_soc(rt2x00dev)) {
6145 rt2800_init_rfcsr_305x_soc(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006146 return;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006147 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01006148
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006149 switch (rt2x00dev->chip.rt) {
6150 case RT3070:
6151 case RT3071:
6152 case RT3090:
6153 rt2800_init_rfcsr_30xx(rt2x00dev);
6154 break;
6155 case RT3290:
6156 rt2800_init_rfcsr_3290(rt2x00dev);
6157 break;
6158 case RT3352:
6159 rt2800_init_rfcsr_3352(rt2x00dev);
6160 break;
6161 case RT3390:
6162 rt2800_init_rfcsr_3390(rt2x00dev);
6163 break;
6164 case RT3572:
6165 rt2800_init_rfcsr_3572(rt2x00dev);
6166 break;
Gabor Juhosab7078a2013-07-08 16:08:18 +02006167 case RT3593:
6168 rt2800_init_rfcsr_3593(rt2x00dev);
6169 break;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006170 case RT5390:
6171 rt2800_init_rfcsr_5390(rt2x00dev);
6172 break;
6173 case RT5392:
6174 rt2800_init_rfcsr_5392(rt2x00dev);
6175 break;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006176 case RT5592:
6177 rt2800_init_rfcsr_5592(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006178 break;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02006179 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006180}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006181
6182int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
6183{
6184 u32 reg;
6185 u16 word;
6186
6187 /*
6188 * Initialize all registers.
6189 */
6190 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006191 rt2800_init_registers(rt2x00dev)))
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006192 return -EIO;
6193
6194 /*
6195 * Send signal to firmware during boot time.
6196 */
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006197 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6198 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
6199 if (rt2x00_is_usb(rt2x00dev)) {
6200 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
6201 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
6202 }
6203 msleep(1);
6204
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02006205 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
6206 rt2800_wait_bbp_ready(rt2x00dev)))
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006207 return -EIO;
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006208
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02006209 rt2800_init_bbp(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006210 rt2800_init_rfcsr(rt2x00dev);
6211
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006212 if (rt2x00_is_usb(rt2x00dev) &&
6213 (rt2x00_rt(rt2x00dev, RT3070) ||
6214 rt2x00_rt(rt2x00dev, RT3071) ||
6215 rt2x00_rt(rt2x00dev, RT3572))) {
6216 udelay(200);
6217 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
6218 udelay(10);
6219 }
6220
6221 /*
6222 * Enable RX.
6223 */
6224 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6225 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6226 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6227 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6228
6229 udelay(50);
6230
6231 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
6232 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
6233 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
6234 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
6235 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
6236 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6237
6238 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6239 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6240 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
6241 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6242
6243 /*
6244 * Initialize LED control
6245 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006246 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006247 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006248 word & 0xff, (word >> 8) & 0xff);
6249
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006250 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006251 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006252 word & 0xff, (word >> 8) & 0xff);
6253
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006254 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006255 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006256 word & 0xff, (word >> 8) & 0xff);
6257
6258 return 0;
6259}
6260EXPORT_SYMBOL_GPL(rt2800_enable_radio);
6261
6262void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
6263{
6264 u32 reg;
6265
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02006266 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006267
6268 /* Wait for DMA, ignore error */
6269 rt2800_wait_wpdma_ready(rt2x00dev);
6270
6271 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6272 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
6273 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6274 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006275}
6276EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006277
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006278int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
6279{
6280 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006281 u16 efuse_ctrl_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006282
Woody Hunga89534e2012-06-13 15:01:16 +08006283 if (rt2x00_rt(rt2x00dev, RT3290))
6284 efuse_ctrl_reg = EFUSE_CTRL_3290;
6285 else
6286 efuse_ctrl_reg = EFUSE_CTRL;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006287
Woody Hunga89534e2012-06-13 15:01:16 +08006288 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006289 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
6290}
6291EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
6292
6293static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
6294{
6295 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006296 u16 efuse_ctrl_reg;
6297 u16 efuse_data0_reg;
6298 u16 efuse_data1_reg;
6299 u16 efuse_data2_reg;
6300 u16 efuse_data3_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006301
Woody Hunga89534e2012-06-13 15:01:16 +08006302 if (rt2x00_rt(rt2x00dev, RT3290)) {
6303 efuse_ctrl_reg = EFUSE_CTRL_3290;
6304 efuse_data0_reg = EFUSE_DATA0_3290;
6305 efuse_data1_reg = EFUSE_DATA1_3290;
6306 efuse_data2_reg = EFUSE_DATA2_3290;
6307 efuse_data3_reg = EFUSE_DATA3_3290;
6308 } else {
6309 efuse_ctrl_reg = EFUSE_CTRL;
6310 efuse_data0_reg = EFUSE_DATA0;
6311 efuse_data1_reg = EFUSE_DATA1;
6312 efuse_data2_reg = EFUSE_DATA2;
6313 efuse_data3_reg = EFUSE_DATA3;
6314 }
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006315 mutex_lock(&rt2x00dev->csr_mutex);
6316
Woody Hunga89534e2012-06-13 15:01:16 +08006317 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006318 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
6319 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
6320 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08006321 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006322
6323 /* Wait until the EEPROM has been loaded */
Woody Hunga89534e2012-06-13 15:01:16 +08006324 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006325 /* Apparently the data is read from end to start */
Woody Hunga89534e2012-06-13 15:01:16 +08006326 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006327 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01006328 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006329 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006330 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006331 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006332 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006333 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006334 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006335
6336 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006337}
6338
Gabor Juhosa02308e2012-12-29 14:51:51 +01006339int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006340{
6341 unsigned int i;
6342
6343 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
6344 rt2800_efuse_read(rt2x00dev, i);
Gabor Juhosa02308e2012-12-29 14:51:51 +01006345
6346 return 0;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006347}
6348EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
6349
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006350static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006351{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006352 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006353 u16 word;
6354 u8 *mac;
6355 u8 default_lna_gain;
Gabor Juhosa02308e2012-12-29 14:51:51 +01006356 int retval;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006357
6358 /*
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006359 * Read the EEPROM.
6360 */
Gabor Juhosa02308e2012-12-29 14:51:51 +01006361 retval = rt2800_read_eeprom(rt2x00dev);
6362 if (retval)
6363 return retval;
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006364
6365 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006366 * Start validation of the data that has been read.
6367 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006368 mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006369 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00006370 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07006371 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006372 }
6373
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006374 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006375 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006376 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6377 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
6378 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006379 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006380 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01006381 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02006382 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006383 /*
6384 * There is a max of 2 RX streams for RT28x0 series
6385 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006386 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
6387 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006388 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006389 }
6390
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006391 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006392 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006393 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
6394 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
6395 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
6396 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
6397 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
6398 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
6399 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
6400 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
6401 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
6402 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
6403 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
6404 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
6405 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
6406 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
6407 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006408 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006409 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006410 }
6411
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006412 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006413 if ((word & 0x00ff) == 0x00ff) {
6414 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006415 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006416 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02006417 }
6418 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006419 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
6420 LED_MODE_TXRX_ACTIVITY);
6421 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006422 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6423 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
6424 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
6425 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Joe Perchesec9c4982013-04-19 08:33:40 -07006426 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006427 }
6428
6429 /*
6430 * During the LNA validation we are going to use
6431 * lna0 as correct value. Note that EEPROM_LNA
6432 * is never validated.
6433 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006434 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006435 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
6436
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006437 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006438 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
6439 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
6440 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
6441 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006442 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006443
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006444 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006445 if ((word & 0x00ff) != 0x00ff) {
6446 drv_data->txmixer_gain_24g =
6447 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
6448 } else {
6449 drv_data->txmixer_gain_24g = 0;
6450 }
6451
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006452 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006453 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
6454 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
6455 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
6456 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
6457 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
6458 default_lna_gain);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006459 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006460
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006461 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006462 if ((word & 0x00ff) != 0x00ff) {
6463 drv_data->txmixer_gain_5g =
6464 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
6465 } else {
6466 drv_data->txmixer_gain_5g = 0;
6467 }
6468
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006469 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006470 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
6471 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
6472 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
6473 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006474 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006475
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006476 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006477 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
6478 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
6479 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
6480 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
6481 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
6482 default_lna_gain);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006483 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006484
6485 return 0;
6486}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006487
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006488static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006489{
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006490 u16 value;
6491 u16 eeprom;
Gabor Juhos86868b22013-03-30 14:53:09 +01006492 u16 rf;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006493
Gabor Juhos86868b22013-03-30 14:53:09 +01006494 /*
6495 * Read EEPROM word for configuration.
6496 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006497 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Gabor Juhos86868b22013-03-30 14:53:09 +01006498
6499 /*
6500 * Identify RF chipset by EEPROM value
6501 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
6502 * RT53xx: defined in "EEPROM_CHIP_ID" field
6503 */
6504 if (rt2x00_rt(rt2x00dev, RT3290) ||
6505 rt2x00_rt(rt2x00dev, RT5390) ||
6506 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006507 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
Gabor Juhos86868b22013-03-30 14:53:09 +01006508 else
6509 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
6510
6511 switch (rf) {
Larry Fingerd331eb52011-09-14 16:50:22 -05006512 case RF2820:
6513 case RF2850:
6514 case RF2720:
6515 case RF2750:
6516 case RF3020:
6517 case RF2020:
6518 case RF3021:
6519 case RF3022:
6520 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08006521 case RF3290:
Larry Fingerd331eb52011-09-14 16:50:22 -05006522 case RF3320:
Daniel Golle03839952012-09-09 14:24:39 +03006523 case RF3322:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006524 case RF5360:
Larry Fingerd331eb52011-09-14 16:50:22 -05006525 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08006526 case RF5372:
Larry Fingerd331eb52011-09-14 16:50:22 -05006527 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08006528 case RF5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01006529 case RF5592:
Larry Fingerd331eb52011-09-14 16:50:22 -05006530 break;
6531 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07006532 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
6533 rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006534 return -ENODEV;
6535 }
6536
Gabor Juhos86868b22013-03-30 14:53:09 +01006537 rt2x00_set_rf(rt2x00dev, rf);
6538
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006539 /*
6540 * Identify default antenna configuration.
6541 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01006542 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006543 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01006544 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006545 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006546
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006547 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01006548
6549 if (rt2x00_rt(rt2x00dev, RT3070) ||
6550 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03006551 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01006552 rt2x00_rt(rt2x00dev, RT3390)) {
6553 value = rt2x00_get_field16(eeprom,
6554 EEPROM_NIC_CONF1_ANT_DIVERSITY);
6555 switch (value) {
6556 case 0:
6557 case 1:
6558 case 2:
6559 rt2x00dev->default_ant.tx = ANTENNA_A;
6560 rt2x00dev->default_ant.rx = ANTENNA_A;
6561 break;
6562 case 3:
6563 rt2x00dev->default_ant.tx = ANTENNA_A;
6564 rt2x00dev->default_ant.rx = ANTENNA_B;
6565 break;
6566 }
6567 } else {
6568 rt2x00dev->default_ant.tx = ANTENNA_A;
6569 rt2x00dev->default_ant.rx = ANTENNA_A;
6570 }
6571
Anisse Astier0586a112012-04-23 12:33:11 +02006572 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
6573 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
6574 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
6575 }
6576
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006577 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02006578 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006579 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006580 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02006581 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006582 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02006583 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006584
6585 /*
6586 * Detect if this device has an hardware controlled radio.
6587 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006588 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02006589 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006590
6591 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02006592 * Detect if this device has Bluetooth co-existence.
6593 */
6594 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
6595 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
6596
6597 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02006598 * Read frequency offset and RF programming sequence.
6599 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006600 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02006601 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
6602
6603 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006604 * Store led settings, for correct led behaviour.
6605 */
6606#ifdef CONFIG_RT2X00_LIB_LEDS
6607 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
6608 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
6609 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
6610
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02006611 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006612#endif /* CONFIG_RT2X00_LIB_LEDS */
6613
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01006614 /*
6615 * Check if support EIRP tx power limit feature.
6616 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006617 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01006618
6619 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
6620 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02006621 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01006622
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006623 return 0;
6624}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006625
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006626/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02006627 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006628 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
6629 */
6630static const struct rf_channel rf_vals[] = {
6631 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
6632 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
6633 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
6634 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
6635 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
6636 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
6637 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
6638 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
6639 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
6640 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
6641 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
6642 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
6643 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
6644 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
6645
6646 /* 802.11 UNI / HyperLan 2 */
6647 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
6648 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
6649 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
6650 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
6651 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
6652 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
6653 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
6654 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
6655 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
6656 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
6657 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
6658 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
6659
6660 /* 802.11 HyperLan 2 */
6661 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
6662 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
6663 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
6664 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
6665 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
6666 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
6667 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
6668 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
6669 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
6670 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
6671 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
6672 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
6673 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
6674 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
6675 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
6676 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
6677
6678 /* 802.11 UNII */
6679 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
6680 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
6681 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
6682 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
6683 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
6684 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
6685 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
6686 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
6687 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
6688 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
6689 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
6690
6691 /* 802.11 Japan */
6692 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
6693 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
6694 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
6695 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
6696 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
6697 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
6698 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
6699};
6700
6701/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02006702 * RF value list for rt3xxx
6703 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006704 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02006705static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006706 {1, 241, 2, 2 },
6707 {2, 241, 2, 7 },
6708 {3, 242, 2, 2 },
6709 {4, 242, 2, 7 },
6710 {5, 243, 2, 2 },
6711 {6, 243, 2, 7 },
6712 {7, 244, 2, 2 },
6713 {8, 244, 2, 7 },
6714 {9, 245, 2, 2 },
6715 {10, 245, 2, 7 },
6716 {11, 246, 2, 2 },
6717 {12, 246, 2, 7 },
6718 {13, 247, 2, 2 },
6719 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02006720
6721 /* 802.11 UNI / HyperLan 2 */
6722 {36, 0x56, 0, 4},
6723 {38, 0x56, 0, 6},
6724 {40, 0x56, 0, 8},
6725 {44, 0x57, 0, 0},
6726 {46, 0x57, 0, 2},
6727 {48, 0x57, 0, 4},
6728 {52, 0x57, 0, 8},
6729 {54, 0x57, 0, 10},
6730 {56, 0x58, 0, 0},
6731 {60, 0x58, 0, 4},
6732 {62, 0x58, 0, 6},
6733 {64, 0x58, 0, 8},
6734
6735 /* 802.11 HyperLan 2 */
6736 {100, 0x5b, 0, 8},
6737 {102, 0x5b, 0, 10},
6738 {104, 0x5c, 0, 0},
6739 {108, 0x5c, 0, 4},
6740 {110, 0x5c, 0, 6},
6741 {112, 0x5c, 0, 8},
6742 {116, 0x5d, 0, 0},
6743 {118, 0x5d, 0, 2},
6744 {120, 0x5d, 0, 4},
6745 {124, 0x5d, 0, 8},
6746 {126, 0x5d, 0, 10},
6747 {128, 0x5e, 0, 0},
6748 {132, 0x5e, 0, 4},
6749 {134, 0x5e, 0, 6},
6750 {136, 0x5e, 0, 8},
6751 {140, 0x5f, 0, 0},
6752
6753 /* 802.11 UNII */
6754 {149, 0x5f, 0, 9},
6755 {151, 0x5f, 0, 11},
6756 {153, 0x60, 0, 1},
6757 {157, 0x60, 0, 5},
6758 {159, 0x60, 0, 7},
6759 {161, 0x60, 0, 9},
6760 {165, 0x61, 0, 1},
6761 {167, 0x61, 0, 3},
6762 {169, 0x61, 0, 5},
6763 {171, 0x61, 0, 7},
6764 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006765};
6766
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006767static const struct rf_channel rf_vals_5592_xtal20[] = {
6768 /* Channel, N, K, mod, R */
6769 {1, 482, 4, 10, 3},
6770 {2, 483, 4, 10, 3},
6771 {3, 484, 4, 10, 3},
6772 {4, 485, 4, 10, 3},
6773 {5, 486, 4, 10, 3},
6774 {6, 487, 4, 10, 3},
6775 {7, 488, 4, 10, 3},
6776 {8, 489, 4, 10, 3},
6777 {9, 490, 4, 10, 3},
6778 {10, 491, 4, 10, 3},
6779 {11, 492, 4, 10, 3},
6780 {12, 493, 4, 10, 3},
6781 {13, 494, 4, 10, 3},
6782 {14, 496, 8, 10, 3},
6783 {36, 172, 8, 12, 1},
6784 {38, 173, 0, 12, 1},
6785 {40, 173, 4, 12, 1},
6786 {42, 173, 8, 12, 1},
6787 {44, 174, 0, 12, 1},
6788 {46, 174, 4, 12, 1},
6789 {48, 174, 8, 12, 1},
6790 {50, 175, 0, 12, 1},
6791 {52, 175, 4, 12, 1},
6792 {54, 175, 8, 12, 1},
6793 {56, 176, 0, 12, 1},
6794 {58, 176, 4, 12, 1},
6795 {60, 176, 8, 12, 1},
6796 {62, 177, 0, 12, 1},
6797 {64, 177, 4, 12, 1},
6798 {100, 183, 4, 12, 1},
6799 {102, 183, 8, 12, 1},
6800 {104, 184, 0, 12, 1},
6801 {106, 184, 4, 12, 1},
6802 {108, 184, 8, 12, 1},
6803 {110, 185, 0, 12, 1},
6804 {112, 185, 4, 12, 1},
6805 {114, 185, 8, 12, 1},
6806 {116, 186, 0, 12, 1},
6807 {118, 186, 4, 12, 1},
6808 {120, 186, 8, 12, 1},
6809 {122, 187, 0, 12, 1},
6810 {124, 187, 4, 12, 1},
6811 {126, 187, 8, 12, 1},
6812 {128, 188, 0, 12, 1},
6813 {130, 188, 4, 12, 1},
6814 {132, 188, 8, 12, 1},
6815 {134, 189, 0, 12, 1},
6816 {136, 189, 4, 12, 1},
6817 {138, 189, 8, 12, 1},
6818 {140, 190, 0, 12, 1},
6819 {149, 191, 6, 12, 1},
6820 {151, 191, 10, 12, 1},
6821 {153, 192, 2, 12, 1},
6822 {155, 192, 6, 12, 1},
6823 {157, 192, 10, 12, 1},
6824 {159, 193, 2, 12, 1},
6825 {161, 193, 6, 12, 1},
6826 {165, 194, 2, 12, 1},
6827 {184, 164, 0, 12, 1},
6828 {188, 164, 4, 12, 1},
6829 {192, 165, 8, 12, 1},
6830 {196, 166, 0, 12, 1},
6831};
6832
6833static const struct rf_channel rf_vals_5592_xtal40[] = {
6834 /* Channel, N, K, mod, R */
6835 {1, 241, 2, 10, 3},
6836 {2, 241, 7, 10, 3},
6837 {3, 242, 2, 10, 3},
6838 {4, 242, 7, 10, 3},
6839 {5, 243, 2, 10, 3},
6840 {6, 243, 7, 10, 3},
6841 {7, 244, 2, 10, 3},
6842 {8, 244, 7, 10, 3},
6843 {9, 245, 2, 10, 3},
6844 {10, 245, 7, 10, 3},
6845 {11, 246, 2, 10, 3},
6846 {12, 246, 7, 10, 3},
6847 {13, 247, 2, 10, 3},
6848 {14, 248, 4, 10, 3},
6849 {36, 86, 4, 12, 1},
6850 {38, 86, 6, 12, 1},
6851 {40, 86, 8, 12, 1},
6852 {42, 86, 10, 12, 1},
6853 {44, 87, 0, 12, 1},
6854 {46, 87, 2, 12, 1},
6855 {48, 87, 4, 12, 1},
6856 {50, 87, 6, 12, 1},
6857 {52, 87, 8, 12, 1},
6858 {54, 87, 10, 12, 1},
6859 {56, 88, 0, 12, 1},
6860 {58, 88, 2, 12, 1},
6861 {60, 88, 4, 12, 1},
6862 {62, 88, 6, 12, 1},
6863 {64, 88, 8, 12, 1},
6864 {100, 91, 8, 12, 1},
6865 {102, 91, 10, 12, 1},
6866 {104, 92, 0, 12, 1},
6867 {106, 92, 2, 12, 1},
6868 {108, 92, 4, 12, 1},
6869 {110, 92, 6, 12, 1},
6870 {112, 92, 8, 12, 1},
6871 {114, 92, 10, 12, 1},
6872 {116, 93, 0, 12, 1},
6873 {118, 93, 2, 12, 1},
6874 {120, 93, 4, 12, 1},
6875 {122, 93, 6, 12, 1},
6876 {124, 93, 8, 12, 1},
6877 {126, 93, 10, 12, 1},
6878 {128, 94, 0, 12, 1},
6879 {130, 94, 2, 12, 1},
6880 {132, 94, 4, 12, 1},
6881 {134, 94, 6, 12, 1},
6882 {136, 94, 8, 12, 1},
6883 {138, 94, 10, 12, 1},
6884 {140, 95, 0, 12, 1},
6885 {149, 95, 9, 12, 1},
6886 {151, 95, 11, 12, 1},
6887 {153, 96, 1, 12, 1},
6888 {155, 96, 3, 12, 1},
6889 {157, 96, 5, 12, 1},
6890 {159, 96, 7, 12, 1},
6891 {161, 96, 9, 12, 1},
6892 {165, 97, 1, 12, 1},
6893 {184, 82, 0, 12, 1},
6894 {188, 82, 4, 12, 1},
6895 {192, 82, 8, 12, 1},
6896 {196, 83, 0, 12, 1},
6897};
6898
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006899static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006900{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006901 struct hw_mode_spec *spec = &rt2x00dev->spec;
6902 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02006903 char *default_power1;
6904 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006905 unsigned int i;
6906 u16 eeprom;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006907 u32 reg;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006908
6909 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01006910 * Disable powersaving as default on PCI devices.
6911 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01006912 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01006913 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
6914
6915 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006916 * Initialize all hw fields.
6917 */
6918 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006919 IEEE80211_HW_SIGNAL_DBM |
6920 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02006921 IEEE80211_HW_PS_NULLFUNC_STACK |
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01006922 IEEE80211_HW_AMPDU_AGGREGATION |
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01006923 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01006924
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02006925 /*
6926 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
6927 * unless we are capable of sending the buffered frames out after the
6928 * DTIM transmission using rt2x00lib_beacondone. This will send out
6929 * multicast and broadcast traffic immediately instead of buffering it
6930 * infinitly and thus dropping it after some time.
6931 */
6932 if (!rt2x00_is_usb(rt2x00dev))
6933 rt2x00dev->hw->flags |=
6934 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006935
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006936 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
6937 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006938 rt2800_eeprom_addr(rt2x00dev,
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006939 EEPROM_MAC_ADDR_0));
6940
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006941 /*
6942 * As rt2800 has a global fallback table we cannot specify
6943 * more then one tx rate per frame but since the hw will
6944 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02006945 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006946 * we are going to try. Otherwise mac80211 will truncate our
6947 * reported tx rates and the rc algortihm will end up with
6948 * incorrect data.
6949 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02006950 rt2x00dev->hw->max_rates = 1;
6951 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006952 rt2x00dev->hw->max_rate_tries = 1;
6953
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006954 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006955
6956 /*
6957 * Initialize hw_mode information.
6958 */
6959 spec->supported_bands = SUPPORT_BAND_2GHZ;
6960 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
6961
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01006962 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02006963 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006964 spec->num_channels = 14;
6965 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02006966 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
6967 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006968 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6969 spec->num_channels = ARRAY_SIZE(rf_vals);
6970 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01006971 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
6972 rt2x00_rf(rt2x00dev, RF2020) ||
6973 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01006974 rt2x00_rf(rt2x00dev, RF3022) ||
Woody Hunga89534e2012-06-13 15:01:16 +08006975 rt2x00_rf(rt2x00dev, RF3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01006976 rt2x00_rf(rt2x00dev, RF3320) ||
Daniel Golle03839952012-09-09 14:24:39 +03006977 rt2x00_rf(rt2x00dev, RF3322) ||
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006978 rt2x00_rf(rt2x00dev, RF5360) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02006979 rt2x00_rf(rt2x00dev, RF5370) ||
John Li2ed71882012-02-17 17:33:06 +08006980 rt2x00_rf(rt2x00dev, RF5372) ||
Zero.Lincff3d1f2012-05-29 16:11:09 +08006981 rt2x00_rf(rt2x00dev, RF5390) ||
6982 rt2x00_rf(rt2x00dev, RF5392)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02006983 spec->num_channels = 14;
6984 spec->channels = rf_vals_3x;
6985 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
6986 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6987 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
6988 spec->channels = rf_vals_3x;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006989 } else if (rt2x00_rf(rt2x00dev, RF5592)) {
6990 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6991
6992 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
6993 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
6994 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
6995 spec->channels = rf_vals_5592_xtal40;
6996 } else {
6997 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
6998 spec->channels = rf_vals_5592_xtal20;
6999 }
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007000 }
7001
Stanislaw Gruszka53216d62013-03-16 19:19:29 +01007002 if (WARN_ON_ONCE(!spec->channels))
7003 return -ENODEV;
7004
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007005 /*
7006 * Initialize HT information.
7007 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007008 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01007009 spec->ht.ht_supported = true;
7010 else
7011 spec->ht.ht_supported = false;
7012
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007013 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02007014 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007015 IEEE80211_HT_CAP_GRN_FLD |
7016 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02007017 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007018
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007019 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007020 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
7021
Ivo van Doornaa674632010-06-29 21:48:37 +02007022 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007023 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02007024 IEEE80211_HT_CAP_RX_STBC_SHIFT;
7025
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007026 spec->ht.ampdu_factor = 3;
7027 spec->ht.ampdu_density = 4;
7028 spec->ht.mcs.tx_params =
7029 IEEE80211_HT_MCS_TX_DEFINED |
7030 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007031 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007032 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
7033
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007034 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007035 case 3:
7036 spec->ht.mcs.rx_mask[2] = 0xff;
7037 case 2:
7038 spec->ht.mcs.rx_mask[1] = 0xff;
7039 case 1:
7040 spec->ht.mcs.rx_mask[0] = 0xff;
7041 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
7042 break;
7043 }
7044
7045 /*
7046 * Create channel information array
7047 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00007048 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007049 if (!info)
7050 return -ENOMEM;
7051
7052 spec->channels_info = info;
7053
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007054 default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
7055 default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007056
7057 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007058 info[i].default_power1 = default_power1[i];
7059 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007060 }
7061
7062 if (spec->num_channels > 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007063 default_power1 = rt2800_eeprom_addr(rt2x00dev,
7064 EEPROM_TXPOWER_A1);
7065 default_power2 = rt2800_eeprom_addr(rt2x00dev,
7066 EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007067
7068 for (i = 14; i < spec->num_channels; i++) {
Gabor Juhos0a6f3a82013-06-22 13:13:25 +02007069 info[i].default_power1 = default_power1[i - 14];
7070 info[i].default_power2 = default_power2[i - 14];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007071 }
7072 }
7073
John Li2e9c43d2012-02-16 21:40:57 +08007074 switch (rt2x00dev->chip.rf) {
7075 case RF2020:
7076 case RF3020:
7077 case RF3021:
7078 case RF3022:
7079 case RF3320:
7080 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08007081 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007082 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08007083 case RF5370:
7084 case RF5372:
7085 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08007086 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08007087 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
7088 break;
7089 }
7090
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007091 return 0;
7092}
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007093
Gabor Juhoscbafb602013-03-30 14:53:10 +01007094static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
7095{
7096 u32 reg;
7097 u32 rt;
7098 u32 rev;
7099
7100 if (rt2x00_rt(rt2x00dev, RT3290))
7101 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
7102 else
7103 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
7104
7105 rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
7106 rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
7107
7108 switch (rt) {
7109 case RT2860:
7110 case RT2872:
7111 case RT2883:
7112 case RT3070:
7113 case RT3071:
7114 case RT3090:
7115 case RT3290:
7116 case RT3352:
7117 case RT3390:
7118 case RT3572:
7119 case RT5390:
7120 case RT5392:
7121 case RT5592:
7122 break;
7123 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007124 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
7125 rt, rev);
Gabor Juhoscbafb602013-03-30 14:53:10 +01007126 return -ENODEV;
7127 }
7128
7129 rt2x00_set_rt(rt2x00dev, rt, rev);
7130
7131 return 0;
7132}
7133
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007134int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
7135{
7136 int retval;
7137 u32 reg;
7138
Gabor Juhoscbafb602013-03-30 14:53:10 +01007139 retval = rt2800_probe_rt(rt2x00dev);
7140 if (retval)
7141 return retval;
7142
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007143 /*
7144 * Allocate eeprom data.
7145 */
7146 retval = rt2800_validate_eeprom(rt2x00dev);
7147 if (retval)
7148 return retval;
7149
7150 retval = rt2800_init_eeprom(rt2x00dev);
7151 if (retval)
7152 return retval;
7153
7154 /*
7155 * Enable rfkill polling by setting GPIO direction of the
7156 * rfkill switch GPIO pin correctly.
7157 */
7158 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
7159 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
7160 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
7161
7162 /*
7163 * Initialize hw specifications.
7164 */
7165 retval = rt2800_probe_hw_mode(rt2x00dev);
7166 if (retval)
7167 return retval;
7168
7169 /*
7170 * Set device capabilities.
7171 */
7172 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
7173 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
7174 if (!rt2x00_is_usb(rt2x00dev))
7175 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
7176
7177 /*
7178 * Set device requirements.
7179 */
7180 if (!rt2x00_is_soc(rt2x00dev))
7181 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
7182 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
7183 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
7184 if (!rt2800_hwcrypt_disabled(rt2x00dev))
7185 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
7186 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
7187 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
7188 if (rt2x00_is_usb(rt2x00dev))
7189 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
7190 else {
7191 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
7192 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
7193 }
7194
7195 /*
7196 * Set the rssi offset.
7197 */
7198 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
7199
7200 return 0;
7201}
7202EXPORT_SYMBOL_GPL(rt2800_probe_hw);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007203
7204/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007205 * IEEE80211 stack callback functions.
7206 */
Helmut Schaae7836192010-07-11 12:28:54 +02007207void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
7208 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007209{
7210 struct rt2x00_dev *rt2x00dev = hw->priv;
7211 struct mac_iveiv_entry iveiv_entry;
7212 u32 offset;
7213
7214 offset = MAC_IVEIV_ENTRY(hw_key_idx);
7215 rt2800_register_multiread(rt2x00dev, offset,
7216 &iveiv_entry, sizeof(iveiv_entry));
7217
Julia Lawall855da5e2009-12-13 17:07:45 +01007218 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
7219 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007220}
Helmut Schaae7836192010-07-11 12:28:54 +02007221EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007222
Helmut Schaae7836192010-07-11 12:28:54 +02007223int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007224{
7225 struct rt2x00_dev *rt2x00dev = hw->priv;
7226 u32 reg;
7227 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
7228
7229 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
7230 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
7231 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
7232
7233 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
7234 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
7235 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
7236
7237 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
7238 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
7239 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
7240
7241 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
7242 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
7243 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
7244
7245 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
7246 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
7247 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
7248
7249 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
7250 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
7251 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
7252
7253 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
7254 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
7255 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
7256
7257 return 0;
7258}
Helmut Schaae7836192010-07-11 12:28:54 +02007259EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007260
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007261int rt2800_conf_tx(struct ieee80211_hw *hw,
7262 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02007263 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007264{
7265 struct rt2x00_dev *rt2x00dev = hw->priv;
7266 struct data_queue *queue;
7267 struct rt2x00_field32 field;
7268 int retval;
7269 u32 reg;
7270 u32 offset;
7271
7272 /*
7273 * First pass the configuration through rt2x00lib, that will
7274 * update the queue settings and validate the input. After that
7275 * we are free to update the registers based on the value
7276 * in the queue parameter.
7277 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007278 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007279 if (retval)
7280 return retval;
7281
7282 /*
7283 * We only need to perform additional register initialization
7284 * for WMM queues/
7285 */
7286 if (queue_idx >= 4)
7287 return 0;
7288
Helmut Schaa11f818e2011-03-03 19:38:55 +01007289 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007290
7291 /* Update WMM TXOP register */
7292 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
7293 field.bit_offset = (queue_idx & 1) * 16;
7294 field.bit_mask = 0xffff << field.bit_offset;
7295
7296 rt2800_register_read(rt2x00dev, offset, &reg);
7297 rt2x00_set_field32(&reg, field, queue->txop);
7298 rt2800_register_write(rt2x00dev, offset, reg);
7299
7300 /* Update WMM registers */
7301 field.bit_offset = queue_idx * 4;
7302 field.bit_mask = 0xf << field.bit_offset;
7303
7304 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
7305 rt2x00_set_field32(&reg, field, queue->aifs);
7306 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
7307
7308 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
7309 rt2x00_set_field32(&reg, field, queue->cw_min);
7310 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
7311
7312 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
7313 rt2x00_set_field32(&reg, field, queue->cw_max);
7314 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
7315
7316 /* Update EDCA registers */
7317 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
7318
7319 rt2800_register_read(rt2x00dev, offset, &reg);
7320 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
7321 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
7322 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
7323 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
7324 rt2800_register_write(rt2x00dev, offset, reg);
7325
7326 return 0;
7327}
Helmut Schaae7836192010-07-11 12:28:54 +02007328EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007329
Eliad Peller37a41b42011-09-21 14:06:11 +03007330u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007331{
7332 struct rt2x00_dev *rt2x00dev = hw->priv;
7333 u64 tsf;
7334 u32 reg;
7335
7336 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
7337 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
7338 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
7339 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
7340
7341 return tsf;
7342}
Helmut Schaae7836192010-07-11 12:28:54 +02007343EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007344
Helmut Schaae7836192010-07-11 12:28:54 +02007345int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7346 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01007347 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
7348 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02007349{
Helmut Schaaaf353232011-09-08 14:38:36 +02007350 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02007351 int ret = 0;
7352
Helmut Schaaaf353232011-09-08 14:38:36 +02007353 /*
7354 * Don't allow aggregation for stations the hardware isn't aware
7355 * of because tx status reports for frames to an unknown station
7356 * always contain wcid=255 and thus we can't distinguish between
7357 * multiple stations which leads to unwanted situations when the
7358 * hw reorders frames due to aggregation.
7359 */
7360 if (sta_priv->wcid < 0)
7361 return 1;
7362
Helmut Schaa1df90802010-06-29 21:38:12 +02007363 switch (action) {
7364 case IEEE80211_AMPDU_RX_START:
7365 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02007366 /*
7367 * The hw itself takes care of setting up BlockAck mechanisms.
7368 * So, we only have to allow mac80211 to nagotiate a BlockAck
7369 * agreement. Once that is done, the hw will BlockAck incoming
7370 * AMPDUs without further setup.
7371 */
Helmut Schaa1df90802010-06-29 21:38:12 +02007372 break;
7373 case IEEE80211_AMPDU_TX_START:
7374 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7375 break;
Johannes Berg18b559d2012-07-18 13:51:25 +02007376 case IEEE80211_AMPDU_TX_STOP_CONT:
7377 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7378 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
Helmut Schaa1df90802010-06-29 21:38:12 +02007379 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7380 break;
7381 case IEEE80211_AMPDU_TX_OPERATIONAL:
7382 break;
7383 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007384 rt2x00_warn((struct rt2x00_dev *)hw->priv,
7385 "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02007386 }
7387
7388 return ret;
7389}
Helmut Schaae7836192010-07-11 12:28:54 +02007390EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02007391
Helmut Schaa977206d2010-12-13 12:31:58 +01007392int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
7393 struct survey_info *survey)
7394{
7395 struct rt2x00_dev *rt2x00dev = hw->priv;
7396 struct ieee80211_conf *conf = &hw->conf;
7397 u32 idle, busy, busy_ext;
7398
7399 if (idx != 0)
7400 return -ENOENT;
7401
Karl Beldan675a0b02013-03-25 16:26:57 +01007402 survey->channel = conf->chandef.chan;
Helmut Schaa977206d2010-12-13 12:31:58 +01007403
7404 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
7405 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
7406 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
7407
7408 if (idle || busy) {
7409 survey->filled = SURVEY_INFO_CHANNEL_TIME |
7410 SURVEY_INFO_CHANNEL_TIME_BUSY |
7411 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
7412
7413 survey->channel_time = (idle + busy) / 1000;
7414 survey->channel_time_busy = busy / 1000;
7415 survey->channel_time_ext_busy = busy_ext / 1000;
7416 }
7417
Helmut Schaa9931df22011-12-22 09:36:29 +01007418 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
7419 survey->filled |= SURVEY_INFO_IN_USE;
7420
Helmut Schaa977206d2010-12-13 12:31:58 +01007421 return 0;
7422
7423}
7424EXPORT_SYMBOL_GPL(rt2800_get_survey);
7425
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02007426MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
7427MODULE_VERSION(DRV_VERSION);
7428MODULE_DESCRIPTION("Ralink RT2800 library");
7429MODULE_LICENSE("GPL");