blob: 4c24028856a369a6f58c1d2aef4e1262a1f3a55b [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
Mike Iselyd8554972006-06-26 20:58:46 -03003 *
4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 *
19 */
20
21#include <linux/errno.h>
22#include <linux/string.h>
23#include <linux/slab.h>
24#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030025#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030026#include <media/v4l2-common.h>
Mike Iselyd8554972006-06-26 20:58:46 -030027#include "pvrusb2.h"
28#include "pvrusb2-std.h"
29#include "pvrusb2-util.h"
30#include "pvrusb2-hdw.h"
31#include "pvrusb2-i2c-core.h"
Mike Isely59af3362009-03-07 03:06:09 -030032#include "pvrusb2-i2c-track.h"
Mike Iselyd8554972006-06-26 20:58:46 -030033#include "pvrusb2-tuner.h"
34#include "pvrusb2-eeprom.h"
35#include "pvrusb2-hdw-internal.h"
36#include "pvrusb2-encoder.h"
37#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030038#include "pvrusb2-fx2-cmd.h"
Mike Iselyd8554972006-06-26 20:58:46 -030039
Mike Isely1bde0282006-12-27 23:30:13 -030040#define TV_MIN_FREQ 55250000L
41#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030042
Mike Isely83ce57a2008-05-26 05:51:57 -030043/* This defines a minimum interval that the decoder must remain quiet
44 before we are allowed to start it running. */
45#define TIME_MSEC_DECODER_WAIT 50
46
47/* This defines a minimum interval that the encoder must remain quiet
Mike Iselyfa98e592008-05-26 05:54:24 -030048 before we are allowed to configure it. I had this originally set to
49 50msec, but Martin Dauskardt <martin.dauskardt@gmx.de> reports that
50 things work better when it's set to 100msec. */
51#define TIME_MSEC_ENCODER_WAIT 100
Mike Isely83ce57a2008-05-26 05:51:57 -030052
53/* This defines the minimum interval that the encoder must successfully run
54 before we consider that the encoder has run at least once since its
55 firmware has been loaded. This measurement is in important for cases
56 where we can't do something until we know that the encoder has been run
57 at least once. */
58#define TIME_MSEC_ENCODER_OK 250
59
Mike Iselya0fd1cb2006-06-30 11:35:28 -030060static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030061static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030062
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030063static int ctlchg;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030064static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030065static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
66static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
67static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030068static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030069
70module_param(ctlchg, int, S_IRUGO|S_IWUSR);
71MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
72module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
73MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
Mike Iselyd8554972006-06-26 20:58:46 -030074module_param(procreload, int, S_IRUGO|S_IWUSR);
75MODULE_PARM_DESC(procreload,
76 "Attempt init failure recovery with firmware reload");
77module_param_array(tuner, int, NULL, 0444);
78MODULE_PARM_DESC(tuner,"specify installed tuner type");
79module_param_array(video_std, int, NULL, 0444);
80MODULE_PARM_DESC(video_std,"specify initial video standard");
81module_param_array(tolerance, int, NULL, 0444);
82MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
83
Michael Krufky5a4f5da62008-05-11 16:37:50 -030084/* US Broadcast channel 7 (175.25 MHz) */
85static int default_tv_freq = 175250000L;
86/* 104.3 MHz, a usable FM station for my area */
87static int default_radio_freq = 104300000L;
88
89module_param_named(tv_freq, default_tv_freq, int, 0444);
90MODULE_PARM_DESC(tv_freq, "specify initial television frequency");
91module_param_named(radio_freq, default_radio_freq, int, 0444);
92MODULE_PARM_DESC(radio_freq, "specify initial radio frequency");
93
Mike Iselyd8554972006-06-26 20:58:46 -030094#define PVR2_CTL_WRITE_ENDPOINT 0x01
95#define PVR2_CTL_READ_ENDPOINT 0x81
96
97#define PVR2_GPIO_IN 0x9008
98#define PVR2_GPIO_OUT 0x900c
99#define PVR2_GPIO_DIR 0x9020
100
101#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
102
103#define PVR2_FIRMWARE_ENDPOINT 0x02
104
105/* size of a firmware chunk */
106#define FIRMWARE_CHUNK_SIZE 0x2000
107
Mike Iselye9c64a72009-03-06 23:42:20 -0300108static const char *module_names[] = {
109 [PVR2_CLIENT_ID_MSP3400] = "msp3400",
110 [PVR2_CLIENT_ID_CX25840] = "cx25840",
111 [PVR2_CLIENT_ID_SAA7115] = "saa7115",
112 [PVR2_CLIENT_ID_TUNER] = "tuner",
113 [PVR2_CLIENT_ID_CS53132A] = "cs53132a",
114};
115
116
117static const unsigned char *module_i2c_addresses[] = {
118 [PVR2_CLIENT_ID_TUNER] = "\x60\x61\x62\x63",
119};
120
121
Mike Iselyb30d2442006-06-25 20:05:01 -0300122/* Define the list of additional controls we'll dynamically construct based
123 on query of the cx2341x module. */
124struct pvr2_mpeg_ids {
125 const char *strid;
126 int id;
127};
128static const struct pvr2_mpeg_ids mpeg_ids[] = {
129 {
130 .strid = "audio_layer",
131 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
132 },{
133 .strid = "audio_bitrate",
134 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
135 },{
136 /* Already using audio_mode elsewhere :-( */
137 .strid = "mpeg_audio_mode",
138 .id = V4L2_CID_MPEG_AUDIO_MODE,
139 },{
140 .strid = "mpeg_audio_mode_extension",
141 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
142 },{
143 .strid = "audio_emphasis",
144 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
145 },{
146 .strid = "audio_crc",
147 .id = V4L2_CID_MPEG_AUDIO_CRC,
148 },{
149 .strid = "video_aspect",
150 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
151 },{
152 .strid = "video_b_frames",
153 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
154 },{
155 .strid = "video_gop_size",
156 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
157 },{
158 .strid = "video_gop_closure",
159 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
160 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300161 .strid = "video_bitrate_mode",
162 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
163 },{
164 .strid = "video_bitrate",
165 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
166 },{
167 .strid = "video_bitrate_peak",
168 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
169 },{
170 .strid = "video_temporal_decimation",
171 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
172 },{
173 .strid = "stream_type",
174 .id = V4L2_CID_MPEG_STREAM_TYPE,
175 },{
176 .strid = "video_spatial_filter_mode",
177 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
178 },{
179 .strid = "video_spatial_filter",
180 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
181 },{
182 .strid = "video_luma_spatial_filter_type",
183 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
184 },{
185 .strid = "video_chroma_spatial_filter_type",
186 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
187 },{
188 .strid = "video_temporal_filter_mode",
189 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
190 },{
191 .strid = "video_temporal_filter",
192 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
193 },{
194 .strid = "video_median_filter_type",
195 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
196 },{
197 .strid = "video_luma_median_filter_top",
198 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
199 },{
200 .strid = "video_luma_median_filter_bottom",
201 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
202 },{
203 .strid = "video_chroma_median_filter_top",
204 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
205 },{
206 .strid = "video_chroma_median_filter_bottom",
207 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
208 }
209};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300210#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300211
Mike Iselyd8554972006-06-26 20:58:46 -0300212
Mike Isely434449f2006-08-08 09:10:06 -0300213static const char *control_values_srate[] = {
214 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
215 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
216 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
217};
Mike Iselyd8554972006-06-26 20:58:46 -0300218
Mike Iselyd8554972006-06-26 20:58:46 -0300219
220
221static const char *control_values_input[] = {
222 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300223 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300224 [PVR2_CVAL_INPUT_RADIO] = "radio",
225 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
226 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
227};
228
229
230static const char *control_values_audiomode[] = {
231 [V4L2_TUNER_MODE_MONO] = "Mono",
232 [V4L2_TUNER_MODE_STEREO] = "Stereo",
233 [V4L2_TUNER_MODE_LANG1] = "Lang1",
234 [V4L2_TUNER_MODE_LANG2] = "Lang2",
235 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
236};
237
238
239static const char *control_values_hsm[] = {
240 [PVR2_CVAL_HSM_FAIL] = "Fail",
241 [PVR2_CVAL_HSM_HIGH] = "High",
242 [PVR2_CVAL_HSM_FULL] = "Full",
243};
244
245
Mike Isely681c7392007-11-26 01:48:52 -0300246static const char *pvr2_state_names[] = {
247 [PVR2_STATE_NONE] = "none",
248 [PVR2_STATE_DEAD] = "dead",
249 [PVR2_STATE_COLD] = "cold",
250 [PVR2_STATE_WARM] = "warm",
251 [PVR2_STATE_ERROR] = "error",
252 [PVR2_STATE_READY] = "ready",
253 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300254};
255
Mike Isely681c7392007-11-26 01:48:52 -0300256
Mike Isely694dca2b2008-03-28 05:42:10 -0300257struct pvr2_fx2cmd_descdef {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300258 unsigned char id;
259 unsigned char *desc;
260};
261
Mike Isely694dca2b2008-03-28 05:42:10 -0300262static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc[] = {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300263 {FX2CMD_MEM_WRITE_DWORD, "write encoder dword"},
264 {FX2CMD_MEM_READ_DWORD, "read encoder dword"},
Mike Isely31335b12008-07-25 19:35:31 -0300265 {FX2CMD_HCW_ZILOG_RESET, "zilog IR reset control"},
Mike Isely1c9d10d2008-03-28 05:38:54 -0300266 {FX2CMD_MEM_READ_64BYTES, "read encoder 64bytes"},
267 {FX2CMD_REG_WRITE, "write encoder register"},
268 {FX2CMD_REG_READ, "read encoder register"},
269 {FX2CMD_MEMSEL, "encoder memsel"},
270 {FX2CMD_I2C_WRITE, "i2c write"},
271 {FX2CMD_I2C_READ, "i2c read"},
272 {FX2CMD_GET_USB_SPEED, "get USB speed"},
273 {FX2CMD_STREAMING_ON, "stream on"},
274 {FX2CMD_STREAMING_OFF, "stream off"},
275 {FX2CMD_FWPOST1, "fwpost1"},
276 {FX2CMD_POWER_OFF, "power off"},
277 {FX2CMD_POWER_ON, "power on"},
278 {FX2CMD_DEEP_RESET, "deep reset"},
279 {FX2CMD_GET_EEPROM_ADDR, "get rom addr"},
280 {FX2CMD_GET_IR_CODE, "get IR code"},
281 {FX2CMD_HCW_DEMOD_RESETIN, "hcw demod resetin"},
282 {FX2CMD_HCW_DTV_STREAMING_ON, "hcw dtv stream on"},
283 {FX2CMD_HCW_DTV_STREAMING_OFF, "hcw dtv stream off"},
284 {FX2CMD_ONAIR_DTV_STREAMING_ON, "onair dtv stream on"},
285 {FX2CMD_ONAIR_DTV_STREAMING_OFF, "onair dtv stream off"},
286 {FX2CMD_ONAIR_DTV_POWER_ON, "onair dtv power on"},
287 {FX2CMD_ONAIR_DTV_POWER_OFF, "onair dtv power off"},
288};
289
290
Mike Isely1cb03b72008-04-21 03:47:43 -0300291static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v);
Mike Isely681c7392007-11-26 01:48:52 -0300292static void pvr2_hdw_state_sched(struct pvr2_hdw *);
293static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300294static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300295static void pvr2_hdw_worker_i2c(struct work_struct *work);
296static void pvr2_hdw_worker_poll(struct work_struct *work);
Mike Isely681c7392007-11-26 01:48:52 -0300297static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
298static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
299static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300300static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300301static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300302static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300303static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
304static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300305static void pvr2_hdw_quiescent_timeout(unsigned long);
306static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Mike Iselyd913d632008-04-06 04:04:35 -0300307static void pvr2_hdw_encoder_run_timeout(unsigned long);
Mike Isely1c9d10d2008-03-28 05:38:54 -0300308static int pvr2_issue_simple_cmd(struct pvr2_hdw *,u32);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300309static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
310 unsigned int timeout,int probe_fl,
311 void *write_data,unsigned int write_len,
312 void *read_data,unsigned int read_len);
Mike Isely432907f2008-08-31 21:02:20 -0300313static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300314
Mike Isely681c7392007-11-26 01:48:52 -0300315
316static void trace_stbit(const char *name,int val)
317{
318 pvr2_trace(PVR2_TRACE_STBITS,
319 "State bit %s <-- %s",
320 name,(val ? "true" : "false"));
321}
322
Mike Iselyd8554972006-06-26 20:58:46 -0300323static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
324{
325 struct pvr2_hdw *hdw = cptr->hdw;
326 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
327 *vp = hdw->freqTable[hdw->freqProgSlot-1];
328 } else {
329 *vp = 0;
330 }
331 return 0;
332}
333
334static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
335{
336 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300337 unsigned int slotId = hdw->freqProgSlot;
338 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
339 hdw->freqTable[slotId-1] = v;
340 /* Handle side effects correctly - if we're tuned to this
341 slot, then forgot the slot id relation since the stored
342 frequency has been changed. */
343 if (hdw->freqSelector) {
344 if (hdw->freqSlotRadio == slotId) {
345 hdw->freqSlotRadio = 0;
346 }
347 } else {
348 if (hdw->freqSlotTelevision == slotId) {
349 hdw->freqSlotTelevision = 0;
350 }
351 }
Mike Iselyd8554972006-06-26 20:58:46 -0300352 }
353 return 0;
354}
355
356static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
357{
358 *vp = cptr->hdw->freqProgSlot;
359 return 0;
360}
361
362static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
363{
364 struct pvr2_hdw *hdw = cptr->hdw;
365 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
366 hdw->freqProgSlot = v;
367 }
368 return 0;
369}
370
371static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
372{
Mike Isely1bde0282006-12-27 23:30:13 -0300373 struct pvr2_hdw *hdw = cptr->hdw;
374 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300375 return 0;
376}
377
Mike Isely1bde0282006-12-27 23:30:13 -0300378static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300379{
380 unsigned freq = 0;
381 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300382 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
383 if (slotId > 0) {
384 freq = hdw->freqTable[slotId-1];
385 if (!freq) return 0;
386 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300387 }
Mike Isely1bde0282006-12-27 23:30:13 -0300388 if (hdw->freqSelector) {
389 hdw->freqSlotRadio = slotId;
390 } else {
391 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300392 }
393 return 0;
394}
395
396static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
397{
Mike Isely1bde0282006-12-27 23:30:13 -0300398 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300399 return 0;
400}
401
402static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
403{
404 return cptr->hdw->freqDirty != 0;
405}
406
407static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
408{
409 cptr->hdw->freqDirty = 0;
410}
411
412static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
413{
Mike Isely1bde0282006-12-27 23:30:13 -0300414 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300415 return 0;
416}
417
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300418static int ctrl_cropl_min_get(struct pvr2_ctrl *cptr, int *left)
419{
Mike Isely432907f2008-08-31 21:02:20 -0300420 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
421 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
422 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300423 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300424 }
Mike Isely432907f2008-08-31 21:02:20 -0300425 *left = cap->bounds.left;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300426 return 0;
427}
428
429static int ctrl_cropl_max_get(struct pvr2_ctrl *cptr, int *left)
430{
Mike Isely432907f2008-08-31 21:02:20 -0300431 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
432 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
433 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300434 return stat;
435 }
436 *left = cap->bounds.left;
437 if (cap->bounds.width > cptr->hdw->cropw_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300438 *left += cap->bounds.width - cptr->hdw->cropw_val;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300439 }
440 return 0;
441}
442
443static int ctrl_cropt_min_get(struct pvr2_ctrl *cptr, int *top)
444{
Mike Isely432907f2008-08-31 21:02:20 -0300445 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
446 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
447 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300448 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300449 }
Mike Isely432907f2008-08-31 21:02:20 -0300450 *top = cap->bounds.top;
451 return 0;
452}
453
454static int ctrl_cropt_max_get(struct pvr2_ctrl *cptr, int *top)
455{
456 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
457 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
458 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300459 return stat;
460 }
461 *top = cap->bounds.top;
462 if (cap->bounds.height > cptr->hdw->croph_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300463 *top += cap->bounds.height - cptr->hdw->croph_val;
464 }
465 return 0;
466}
467
468static int ctrl_cropw_max_get(struct pvr2_ctrl *cptr, int *val)
469{
470 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
471 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
472 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300473 return stat;
474 }
475 *val = 0;
476 if (cap->bounds.width > cptr->hdw->cropl_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300477 *val = cap->bounds.width - cptr->hdw->cropl_val;
478 }
479 return 0;
480}
481
482static int ctrl_croph_max_get(struct pvr2_ctrl *cptr, int *val)
483{
484 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
485 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
486 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300487 return stat;
488 }
489 *val = 0;
490 if (cap->bounds.height > cptr->hdw->cropt_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300491 *val = cap->bounds.height - cptr->hdw->cropt_val;
492 }
493 return 0;
494}
495
496static int ctrl_get_cropcapbl(struct pvr2_ctrl *cptr, int *val)
497{
498 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
499 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
500 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300501 return stat;
502 }
503 *val = cap->bounds.left;
504 return 0;
505}
506
507static int ctrl_get_cropcapbt(struct pvr2_ctrl *cptr, int *val)
508{
509 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
510 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
511 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300512 return stat;
513 }
514 *val = cap->bounds.top;
515 return 0;
516}
517
518static int ctrl_get_cropcapbw(struct pvr2_ctrl *cptr, int *val)
519{
520 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
521 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
522 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300523 return stat;
524 }
525 *val = cap->bounds.width;
526 return 0;
527}
528
529static int ctrl_get_cropcapbh(struct pvr2_ctrl *cptr, int *val)
530{
531 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
532 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
533 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300534 return stat;
535 }
536 *val = cap->bounds.height;
537 return 0;
538}
539
540static int ctrl_get_cropcapdl(struct pvr2_ctrl *cptr, int *val)
541{
542 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
543 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
544 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300545 return stat;
546 }
547 *val = cap->defrect.left;
548 return 0;
549}
550
551static int ctrl_get_cropcapdt(struct pvr2_ctrl *cptr, int *val)
552{
553 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
554 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
555 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300556 return stat;
557 }
558 *val = cap->defrect.top;
559 return 0;
560}
561
562static int ctrl_get_cropcapdw(struct pvr2_ctrl *cptr, int *val)
563{
564 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
565 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
566 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300567 return stat;
568 }
569 *val = cap->defrect.width;
570 return 0;
571}
572
573static int ctrl_get_cropcapdh(struct pvr2_ctrl *cptr, int *val)
574{
575 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
576 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
577 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300578 return stat;
579 }
580 *val = cap->defrect.height;
581 return 0;
582}
583
584static int ctrl_get_cropcappan(struct pvr2_ctrl *cptr, int *val)
585{
586 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
587 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
588 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300589 return stat;
590 }
591 *val = cap->pixelaspect.numerator;
592 return 0;
593}
594
595static int ctrl_get_cropcappad(struct pvr2_ctrl *cptr, int *val)
596{
597 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
598 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
599 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300600 return stat;
601 }
602 *val = cap->pixelaspect.denominator;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300603 return 0;
604}
605
Mike Isely3ad9fc32006-09-02 22:37:52 -0300606static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
607{
608 /* Actual maximum depends on the video standard in effect. */
609 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
610 *vp = 480;
611 } else {
612 *vp = 576;
613 }
614 return 0;
615}
616
617static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
618{
Mike Isely989eb152007-11-26 01:53:12 -0300619 /* Actual minimum depends on device digitizer type. */
620 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300621 *vp = 75;
622 } else {
623 *vp = 17;
624 }
625 return 0;
626}
627
Mike Isely1bde0282006-12-27 23:30:13 -0300628static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
629{
630 *vp = cptr->hdw->input_val;
631 return 0;
632}
633
Mike Isely29bf5b12008-04-22 14:45:37 -0300634static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
635{
Mike Isely1cb03b72008-04-21 03:47:43 -0300636 return ((1 << v) & cptr->hdw->input_allowed_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300637}
638
Mike Isely1bde0282006-12-27 23:30:13 -0300639static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
640{
Mike Isely1cb03b72008-04-21 03:47:43 -0300641 return pvr2_hdw_set_input(cptr->hdw,v);
Mike Isely1bde0282006-12-27 23:30:13 -0300642}
643
644static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
645{
646 return cptr->hdw->input_dirty != 0;
647}
648
649static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
650{
651 cptr->hdw->input_dirty = 0;
652}
653
Mike Isely5549f542006-12-27 23:28:54 -0300654
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300655static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
656{
Mike Isely644afdb2007-01-20 00:19:23 -0300657 unsigned long fv;
658 struct pvr2_hdw *hdw = cptr->hdw;
659 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300660 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300661 }
Mike Isely644afdb2007-01-20 00:19:23 -0300662 fv = hdw->tuner_signal_info.rangehigh;
663 if (!fv) {
664 /* Safety fallback */
665 *vp = TV_MAX_FREQ;
666 return 0;
667 }
668 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
669 fv = (fv * 125) / 2;
670 } else {
671 fv = fv * 62500;
672 }
673 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300674 return 0;
675}
676
677static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
678{
Mike Isely644afdb2007-01-20 00:19:23 -0300679 unsigned long fv;
680 struct pvr2_hdw *hdw = cptr->hdw;
681 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300682 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300683 }
Mike Isely644afdb2007-01-20 00:19:23 -0300684 fv = hdw->tuner_signal_info.rangelow;
685 if (!fv) {
686 /* Safety fallback */
687 *vp = TV_MIN_FREQ;
688 return 0;
689 }
690 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
691 fv = (fv * 125) / 2;
692 } else {
693 fv = fv * 62500;
694 }
695 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300696 return 0;
697}
698
Mike Iselyb30d2442006-06-25 20:05:01 -0300699static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
700{
701 return cptr->hdw->enc_stale != 0;
702}
703
704static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
705{
706 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300707 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300708}
709
710static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
711{
712 int ret;
713 struct v4l2_ext_controls cs;
714 struct v4l2_ext_control c1;
715 memset(&cs,0,sizeof(cs));
716 memset(&c1,0,sizeof(c1));
717 cs.controls = &c1;
718 cs.count = 1;
719 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300720 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300721 VIDIOC_G_EXT_CTRLS);
722 if (ret) return ret;
723 *vp = c1.value;
724 return 0;
725}
726
727static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
728{
729 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300730 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300731 struct v4l2_ext_controls cs;
732 struct v4l2_ext_control c1;
733 memset(&cs,0,sizeof(cs));
734 memset(&c1,0,sizeof(c1));
735 cs.controls = &c1;
736 cs.count = 1;
737 c1.id = cptr->info->v4l_id;
738 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300739 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
740 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300741 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300742 if (ret == -EBUSY) {
743 /* Oops. cx2341x is telling us it's not safe to change
744 this control while we're capturing. Make a note of this
745 fact so that the pipeline will be stopped the next time
746 controls are committed. Then go on ahead and store this
747 change anyway. */
748 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
749 0, &cs,
750 VIDIOC_S_EXT_CTRLS);
751 if (!ret) hdw->enc_unsafe_stale = !0;
752 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300753 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300754 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300755 return 0;
756}
757
758static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
759{
760 struct v4l2_queryctrl qctrl;
761 struct pvr2_ctl_info *info;
762 qctrl.id = cptr->info->v4l_id;
763 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
764 /* Strip out the const so we can adjust a function pointer. It's
765 OK to do this here because we know this is a dynamically created
766 control, so the underlying storage for the info pointer is (a)
767 private to us, and (b) not in read-only storage. Either we do
768 this or we significantly complicate the underlying control
769 implementation. */
770 info = (struct pvr2_ctl_info *)(cptr->info);
771 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
772 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300773 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300774 }
775 } else {
776 if (!(info->set_value)) {
777 info->set_value = ctrl_cx2341x_set;
778 }
779 }
780 return qctrl.flags;
781}
782
Mike Iselyd8554972006-06-26 20:58:46 -0300783static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
784{
Mike Isely681c7392007-11-26 01:48:52 -0300785 *vp = cptr->hdw->state_pipeline_req;
786 return 0;
787}
788
789static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
790{
791 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300792 return 0;
793}
794
795static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
796{
797 int result = pvr2_hdw_is_hsm(cptr->hdw);
798 *vp = PVR2_CVAL_HSM_FULL;
799 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
800 if (result) *vp = PVR2_CVAL_HSM_HIGH;
801 return 0;
802}
803
804static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
805{
806 *vp = cptr->hdw->std_mask_avail;
807 return 0;
808}
809
810static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
811{
812 struct pvr2_hdw *hdw = cptr->hdw;
813 v4l2_std_id ns;
814 ns = hdw->std_mask_avail;
815 ns = (ns & ~m) | (v & m);
816 if (ns == hdw->std_mask_avail) return 0;
817 hdw->std_mask_avail = ns;
818 pvr2_hdw_internal_set_std_avail(hdw);
819 pvr2_hdw_internal_find_stdenum(hdw);
820 return 0;
821}
822
823static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
824 char *bufPtr,unsigned int bufSize,
825 unsigned int *len)
826{
827 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
828 return 0;
829}
830
831static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
832 const char *bufPtr,unsigned int bufSize,
833 int *mskp,int *valp)
834{
835 int ret;
836 v4l2_std_id id;
837 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
838 if (ret < 0) return ret;
839 if (mskp) *mskp = id;
840 if (valp) *valp = id;
841 return 0;
842}
843
844static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
845{
846 *vp = cptr->hdw->std_mask_cur;
847 return 0;
848}
849
850static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
851{
852 struct pvr2_hdw *hdw = cptr->hdw;
853 v4l2_std_id ns;
854 ns = hdw->std_mask_cur;
855 ns = (ns & ~m) | (v & m);
856 if (ns == hdw->std_mask_cur) return 0;
857 hdw->std_mask_cur = ns;
858 hdw->std_dirty = !0;
859 pvr2_hdw_internal_find_stdenum(hdw);
860 return 0;
861}
862
863static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
864{
865 return cptr->hdw->std_dirty != 0;
866}
867
868static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
869{
870 cptr->hdw->std_dirty = 0;
871}
872
873static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
874{
Mike Isely18103c572007-01-20 00:09:47 -0300875 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300876 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300877 *vp = hdw->tuner_signal_info.signal;
878 return 0;
879}
880
881static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
882{
883 int val = 0;
884 unsigned int subchan;
885 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300886 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300887 subchan = hdw->tuner_signal_info.rxsubchans;
888 if (subchan & V4L2_TUNER_SUB_MONO) {
889 val |= (1 << V4L2_TUNER_MODE_MONO);
890 }
891 if (subchan & V4L2_TUNER_SUB_STEREO) {
892 val |= (1 << V4L2_TUNER_MODE_STEREO);
893 }
894 if (subchan & V4L2_TUNER_SUB_LANG1) {
895 val |= (1 << V4L2_TUNER_MODE_LANG1);
896 }
897 if (subchan & V4L2_TUNER_SUB_LANG2) {
898 val |= (1 << V4L2_TUNER_MODE_LANG2);
899 }
900 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300901 return 0;
902}
903
Mike Iselyd8554972006-06-26 20:58:46 -0300904
905static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
906{
907 struct pvr2_hdw *hdw = cptr->hdw;
908 if (v < 0) return -EINVAL;
909 if (v > hdw->std_enum_cnt) return -EINVAL;
910 hdw->std_enum_cur = v;
911 if (!v) return 0;
912 v--;
913 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
914 hdw->std_mask_cur = hdw->std_defs[v].id;
915 hdw->std_dirty = !0;
916 return 0;
917}
918
919
920static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
921{
922 *vp = cptr->hdw->std_enum_cur;
923 return 0;
924}
925
926
927static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
928{
929 return cptr->hdw->std_dirty != 0;
930}
931
932
933static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
934{
935 cptr->hdw->std_dirty = 0;
936}
937
938
939#define DEFINT(vmin,vmax) \
940 .type = pvr2_ctl_int, \
941 .def.type_int.min_value = vmin, \
942 .def.type_int.max_value = vmax
943
944#define DEFENUM(tab) \
945 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300946 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300947 .def.type_enum.value_names = tab
948
Mike Isely33213962006-06-25 20:04:40 -0300949#define DEFBOOL \
950 .type = pvr2_ctl_bool
951
Mike Iselyd8554972006-06-26 20:58:46 -0300952#define DEFMASK(msk,tab) \
953 .type = pvr2_ctl_bitmask, \
954 .def.type_bitmask.valid_bits = msk, \
955 .def.type_bitmask.bit_names = tab
956
957#define DEFREF(vname) \
958 .set_value = ctrl_set_##vname, \
959 .get_value = ctrl_get_##vname, \
960 .is_dirty = ctrl_isdirty_##vname, \
961 .clear_dirty = ctrl_cleardirty_##vname
962
963
964#define VCREATE_FUNCS(vname) \
965static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
966{*vp = cptr->hdw->vname##_val; return 0;} \
967static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
968{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
969static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
970{return cptr->hdw->vname##_dirty != 0;} \
971static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
972{cptr->hdw->vname##_dirty = 0;}
973
974VCREATE_FUNCS(brightness)
975VCREATE_FUNCS(contrast)
976VCREATE_FUNCS(saturation)
977VCREATE_FUNCS(hue)
978VCREATE_FUNCS(volume)
979VCREATE_FUNCS(balance)
980VCREATE_FUNCS(bass)
981VCREATE_FUNCS(treble)
982VCREATE_FUNCS(mute)
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300983VCREATE_FUNCS(cropl)
984VCREATE_FUNCS(cropt)
985VCREATE_FUNCS(cropw)
986VCREATE_FUNCS(croph)
Mike Iselyc05c0462006-06-25 20:04:25 -0300987VCREATE_FUNCS(audiomode)
988VCREATE_FUNCS(res_hor)
989VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -0300990VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -0300991
Mike Iselyd8554972006-06-26 20:58:46 -0300992/* Table definition of all controls which can be manipulated */
993static const struct pvr2_ctl_info control_defs[] = {
994 {
995 .v4l_id = V4L2_CID_BRIGHTNESS,
996 .desc = "Brightness",
997 .name = "brightness",
998 .default_value = 128,
999 DEFREF(brightness),
1000 DEFINT(0,255),
1001 },{
1002 .v4l_id = V4L2_CID_CONTRAST,
1003 .desc = "Contrast",
1004 .name = "contrast",
1005 .default_value = 68,
1006 DEFREF(contrast),
1007 DEFINT(0,127),
1008 },{
1009 .v4l_id = V4L2_CID_SATURATION,
1010 .desc = "Saturation",
1011 .name = "saturation",
1012 .default_value = 64,
1013 DEFREF(saturation),
1014 DEFINT(0,127),
1015 },{
1016 .v4l_id = V4L2_CID_HUE,
1017 .desc = "Hue",
1018 .name = "hue",
1019 .default_value = 0,
1020 DEFREF(hue),
1021 DEFINT(-128,127),
1022 },{
1023 .v4l_id = V4L2_CID_AUDIO_VOLUME,
1024 .desc = "Volume",
1025 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -03001026 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -03001027 DEFREF(volume),
1028 DEFINT(0,65535),
1029 },{
1030 .v4l_id = V4L2_CID_AUDIO_BALANCE,
1031 .desc = "Balance",
1032 .name = "balance",
1033 .default_value = 0,
1034 DEFREF(balance),
1035 DEFINT(-32768,32767),
1036 },{
1037 .v4l_id = V4L2_CID_AUDIO_BASS,
1038 .desc = "Bass",
1039 .name = "bass",
1040 .default_value = 0,
1041 DEFREF(bass),
1042 DEFINT(-32768,32767),
1043 },{
1044 .v4l_id = V4L2_CID_AUDIO_TREBLE,
1045 .desc = "Treble",
1046 .name = "treble",
1047 .default_value = 0,
1048 DEFREF(treble),
1049 DEFINT(-32768,32767),
1050 },{
1051 .v4l_id = V4L2_CID_AUDIO_MUTE,
1052 .desc = "Mute",
1053 .name = "mute",
1054 .default_value = 0,
1055 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -03001056 DEFBOOL,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001057 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001058 .desc = "Capture crop left margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001059 .name = "crop_left",
1060 .internal_id = PVR2_CID_CROPL,
1061 .default_value = 0,
1062 DEFREF(cropl),
1063 DEFINT(-129, 340),
1064 .get_min_value = ctrl_cropl_min_get,
1065 .get_max_value = ctrl_cropl_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001066 .get_def_value = ctrl_get_cropcapdl,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001067 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001068 .desc = "Capture crop top margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001069 .name = "crop_top",
1070 .internal_id = PVR2_CID_CROPT,
1071 .default_value = 0,
1072 DEFREF(cropt),
1073 DEFINT(-35, 544),
1074 .get_min_value = ctrl_cropt_min_get,
1075 .get_max_value = ctrl_cropt_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001076 .get_def_value = ctrl_get_cropcapdt,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001077 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001078 .desc = "Capture crop width",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001079 .name = "crop_width",
1080 .internal_id = PVR2_CID_CROPW,
1081 .default_value = 720,
1082 DEFREF(cropw),
Mike Isely432907f2008-08-31 21:02:20 -03001083 .get_max_value = ctrl_cropw_max_get,
1084 .get_def_value = ctrl_get_cropcapdw,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001085 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001086 .desc = "Capture crop height",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001087 .name = "crop_height",
1088 .internal_id = PVR2_CID_CROPH,
1089 .default_value = 480,
1090 DEFREF(croph),
Mike Isely432907f2008-08-31 21:02:20 -03001091 .get_max_value = ctrl_croph_max_get,
1092 .get_def_value = ctrl_get_cropcapdh,
1093 }, {
1094 .desc = "Capture capability pixel aspect numerator",
1095 .name = "cropcap_pixel_numerator",
1096 .internal_id = PVR2_CID_CROPCAPPAN,
1097 .get_value = ctrl_get_cropcappan,
1098 }, {
1099 .desc = "Capture capability pixel aspect denominator",
1100 .name = "cropcap_pixel_denominator",
1101 .internal_id = PVR2_CID_CROPCAPPAD,
1102 .get_value = ctrl_get_cropcappad,
1103 }, {
1104 .desc = "Capture capability bounds top",
1105 .name = "cropcap_bounds_top",
1106 .internal_id = PVR2_CID_CROPCAPBT,
1107 .get_value = ctrl_get_cropcapbt,
1108 }, {
1109 .desc = "Capture capability bounds left",
1110 .name = "cropcap_bounds_left",
1111 .internal_id = PVR2_CID_CROPCAPBL,
1112 .get_value = ctrl_get_cropcapbl,
1113 }, {
1114 .desc = "Capture capability bounds width",
1115 .name = "cropcap_bounds_width",
1116 .internal_id = PVR2_CID_CROPCAPBW,
1117 .get_value = ctrl_get_cropcapbw,
1118 }, {
1119 .desc = "Capture capability bounds height",
1120 .name = "cropcap_bounds_height",
1121 .internal_id = PVR2_CID_CROPCAPBH,
1122 .get_value = ctrl_get_cropcapbh,
Mike Iselyd8554972006-06-26 20:58:46 -03001123 },{
Mike Iselyc05c0462006-06-25 20:04:25 -03001124 .desc = "Video Source",
1125 .name = "input",
1126 .internal_id = PVR2_CID_INPUT,
1127 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -03001128 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -03001129 DEFREF(input),
1130 DEFENUM(control_values_input),
1131 },{
1132 .desc = "Audio Mode",
1133 .name = "audio_mode",
1134 .internal_id = PVR2_CID_AUDIOMODE,
1135 .default_value = V4L2_TUNER_MODE_STEREO,
1136 DEFREF(audiomode),
1137 DEFENUM(control_values_audiomode),
1138 },{
1139 .desc = "Horizontal capture resolution",
1140 .name = "resolution_hor",
1141 .internal_id = PVR2_CID_HRES,
1142 .default_value = 720,
1143 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001144 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -03001145 },{
1146 .desc = "Vertical capture resolution",
1147 .name = "resolution_ver",
1148 .internal_id = PVR2_CID_VRES,
1149 .default_value = 480,
1150 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001151 DEFINT(17,576),
1152 /* Hook in check for video standard and adjust maximum
1153 depending on the standard. */
1154 .get_max_value = ctrl_vres_max_get,
1155 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -03001156 },{
Mike Iselyb30d2442006-06-25 20:05:01 -03001157 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -03001158 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
1159 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -03001160 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -03001161 DEFREF(srate),
1162 DEFENUM(control_values_srate),
1163 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001164 .desc = "Tuner Frequency (Hz)",
1165 .name = "frequency",
1166 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -03001167 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -03001168 .set_value = ctrl_freq_set,
1169 .get_value = ctrl_freq_get,
1170 .is_dirty = ctrl_freq_is_dirty,
1171 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -03001172 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -03001173 /* Hook in check for input value (tv/radio) and adjust
1174 max/min values accordingly */
1175 .get_max_value = ctrl_freq_max_get,
1176 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001177 },{
1178 .desc = "Channel",
1179 .name = "channel",
1180 .set_value = ctrl_channel_set,
1181 .get_value = ctrl_channel_get,
1182 DEFINT(0,FREQTABLE_SIZE),
1183 },{
1184 .desc = "Channel Program Frequency",
1185 .name = "freq_table_value",
1186 .set_value = ctrl_channelfreq_set,
1187 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -03001188 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -03001189 /* Hook in check for input value (tv/radio) and adjust
1190 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -03001191 .get_max_value = ctrl_freq_max_get,
1192 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001193 },{
1194 .desc = "Channel Program ID",
1195 .name = "freq_table_channel",
1196 .set_value = ctrl_channelprog_set,
1197 .get_value = ctrl_channelprog_get,
1198 DEFINT(0,FREQTABLE_SIZE),
1199 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001200 .desc = "Streaming Enabled",
1201 .name = "streaming_enabled",
1202 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -03001203 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -03001204 },{
1205 .desc = "USB Speed",
1206 .name = "usb_speed",
1207 .get_value = ctrl_hsm_get,
1208 DEFENUM(control_values_hsm),
1209 },{
Mike Isely681c7392007-11-26 01:48:52 -03001210 .desc = "Master State",
1211 .name = "master_state",
1212 .get_value = ctrl_masterstate_get,
1213 DEFENUM(pvr2_state_names),
1214 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001215 .desc = "Signal Present",
1216 .name = "signal_present",
1217 .get_value = ctrl_signal_get,
Mike Isely18103c572007-01-20 00:09:47 -03001218 DEFINT(0,65535),
1219 },{
1220 .desc = "Audio Modes Present",
1221 .name = "audio_modes_present",
1222 .get_value = ctrl_audio_modes_present_get,
1223 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1224 v4l. Nothing outside of this module cares about this,
1225 but I reuse it in order to also reuse the
1226 control_values_audiomode string table. */
1227 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
1228 (1 << V4L2_TUNER_MODE_STEREO)|
1229 (1 << V4L2_TUNER_MODE_LANG1)|
1230 (1 << V4L2_TUNER_MODE_LANG2)),
1231 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -03001232 },{
1233 .desc = "Video Standards Available Mask",
1234 .name = "video_standard_mask_available",
1235 .internal_id = PVR2_CID_STDAVAIL,
1236 .skip_init = !0,
1237 .get_value = ctrl_stdavail_get,
1238 .set_value = ctrl_stdavail_set,
1239 .val_to_sym = ctrl_std_val_to_sym,
1240 .sym_to_val = ctrl_std_sym_to_val,
1241 .type = pvr2_ctl_bitmask,
1242 },{
1243 .desc = "Video Standards In Use Mask",
1244 .name = "video_standard_mask_active",
1245 .internal_id = PVR2_CID_STDCUR,
1246 .skip_init = !0,
1247 .get_value = ctrl_stdcur_get,
1248 .set_value = ctrl_stdcur_set,
1249 .is_dirty = ctrl_stdcur_is_dirty,
1250 .clear_dirty = ctrl_stdcur_clear_dirty,
1251 .val_to_sym = ctrl_std_val_to_sym,
1252 .sym_to_val = ctrl_std_sym_to_val,
1253 .type = pvr2_ctl_bitmask,
1254 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001255 .desc = "Video Standard Name",
1256 .name = "video_standard",
1257 .internal_id = PVR2_CID_STDENUM,
1258 .skip_init = !0,
1259 .get_value = ctrl_stdenumcur_get,
1260 .set_value = ctrl_stdenumcur_set,
1261 .is_dirty = ctrl_stdenumcur_is_dirty,
1262 .clear_dirty = ctrl_stdenumcur_clear_dirty,
1263 .type = pvr2_ctl_enum,
1264 }
1265};
1266
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001267#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -03001268
1269
1270const char *pvr2_config_get_name(enum pvr2_config cfg)
1271{
1272 switch (cfg) {
1273 case pvr2_config_empty: return "empty";
1274 case pvr2_config_mpeg: return "mpeg";
1275 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -03001276 case pvr2_config_pcm: return "pcm";
1277 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -03001278 }
1279 return "<unknown>";
1280}
1281
1282
1283struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
1284{
1285 return hdw->usb_dev;
1286}
1287
1288
1289unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
1290{
1291 return hdw->serial_number;
1292}
1293
Mike Isely31a18542007-04-08 01:11:47 -03001294
1295const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
1296{
1297 return hdw->bus_info;
1298}
1299
1300
Mike Isely13a88792009-01-14 04:22:56 -03001301const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw *hdw)
1302{
1303 return hdw->identifier;
1304}
1305
1306
Mike Isely1bde0282006-12-27 23:30:13 -03001307unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
1308{
1309 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
1310}
1311
1312/* Set the currently tuned frequency and account for all possible
1313 driver-core side effects of this action. */
Adrian Bunkf55a8712008-04-18 05:38:56 -03001314static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
Mike Isely1bde0282006-12-27 23:30:13 -03001315{
Mike Isely7c74e572007-01-20 00:15:41 -03001316 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -03001317 if (hdw->freqSelector) {
1318 /* Swing over to radio frequency selection */
1319 hdw->freqSelector = 0;
1320 hdw->freqDirty = !0;
1321 }
Mike Isely1bde0282006-12-27 23:30:13 -03001322 if (hdw->freqValRadio != val) {
1323 hdw->freqValRadio = val;
1324 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001325 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001326 }
Mike Isely7c74e572007-01-20 00:15:41 -03001327 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001328 if (!(hdw->freqSelector)) {
1329 /* Swing over to television frequency selection */
1330 hdw->freqSelector = 1;
1331 hdw->freqDirty = !0;
1332 }
Mike Isely1bde0282006-12-27 23:30:13 -03001333 if (hdw->freqValTelevision != val) {
1334 hdw->freqValTelevision = val;
1335 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001336 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001337 }
Mike Isely1bde0282006-12-27 23:30:13 -03001338 }
1339}
1340
Mike Iselyd8554972006-06-26 20:58:46 -03001341int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1342{
1343 return hdw->unit_number;
1344}
1345
1346
1347/* Attempt to locate one of the given set of files. Messages are logged
1348 appropriate to what has been found. The return value will be 0 or
1349 greater on success (it will be the index of the file name found) and
1350 fw_entry will be filled in. Otherwise a negative error is returned on
1351 failure. If the return value is -ENOENT then no viable firmware file
1352 could be located. */
1353static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1354 const struct firmware **fw_entry,
1355 const char *fwtypename,
1356 unsigned int fwcount,
1357 const char *fwnames[])
1358{
1359 unsigned int idx;
1360 int ret = -EINVAL;
1361 for (idx = 0; idx < fwcount; idx++) {
1362 ret = request_firmware(fw_entry,
1363 fwnames[idx],
1364 &hdw->usb_dev->dev);
1365 if (!ret) {
1366 trace_firmware("Located %s firmware: %s;"
1367 " uploading...",
1368 fwtypename,
1369 fwnames[idx]);
1370 return idx;
1371 }
1372 if (ret == -ENOENT) continue;
1373 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1374 "request_firmware fatal error with code=%d",ret);
1375 return ret;
1376 }
1377 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1378 "***WARNING***"
1379 " Device %s firmware"
1380 " seems to be missing.",
1381 fwtypename);
1382 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1383 "Did you install the pvrusb2 firmware files"
1384 " in their proper location?");
1385 if (fwcount == 1) {
1386 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1387 "request_firmware unable to locate %s file %s",
1388 fwtypename,fwnames[0]);
1389 } else {
1390 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1391 "request_firmware unable to locate"
1392 " one of the following %s files:",
1393 fwtypename);
1394 for (idx = 0; idx < fwcount; idx++) {
1395 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1396 "request_firmware: Failed to find %s",
1397 fwnames[idx]);
1398 }
1399 }
1400 return ret;
1401}
1402
1403
1404/*
1405 * pvr2_upload_firmware1().
1406 *
1407 * Send the 8051 firmware to the device. After the upload, arrange for
1408 * device to re-enumerate.
1409 *
1410 * NOTE : the pointer to the firmware data given by request_firmware()
1411 * is not suitable for an usb transaction.
1412 *
1413 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001414static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001415{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001416 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001417 void *fw_ptr;
1418 unsigned int pipe;
1419 int ret;
1420 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001421
Mike Isely989eb152007-11-26 01:53:12 -03001422 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001423 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001424 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1425 "Connected device type defines"
1426 " no firmware to upload; ignoring firmware");
1427 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001428 }
1429
Mike Iselyd8554972006-06-26 20:58:46 -03001430 hdw->fw1_state = FW1_STATE_FAILED; // default result
1431
1432 trace_firmware("pvr2_upload_firmware1");
1433
1434 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001435 hdw->hdw_desc->fx2_firmware.cnt,
1436 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001437 if (ret < 0) {
1438 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1439 return ret;
1440 }
1441
1442 usb_settoggle(hdw->usb_dev, 0 & 0xf, !(0 & USB_DIR_IN), 0);
1443 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1444
1445 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1446
1447 if (fw_entry->size != 0x2000){
1448 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1449 release_firmware(fw_entry);
1450 return -ENOMEM;
1451 }
1452
1453 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1454 if (fw_ptr == NULL){
1455 release_firmware(fw_entry);
1456 return -ENOMEM;
1457 }
1458
1459 /* We have to hold the CPU during firmware upload. */
1460 pvr2_hdw_cpureset_assert(hdw,1);
1461
1462 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1463 chunk. */
1464
1465 ret = 0;
1466 for(address = 0; address < fw_entry->size; address += 0x800) {
1467 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1468 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1469 0, fw_ptr, 0x800, HZ);
1470 }
1471
1472 trace_firmware("Upload done, releasing device's CPU");
1473
1474 /* Now release the CPU. It will disconnect and reconnect later. */
1475 pvr2_hdw_cpureset_assert(hdw,0);
1476
1477 kfree(fw_ptr);
1478 release_firmware(fw_entry);
1479
1480 trace_firmware("Upload done (%d bytes sent)",ret);
1481
1482 /* We should have written 8192 bytes */
1483 if (ret == 8192) {
1484 hdw->fw1_state = FW1_STATE_RELOAD;
1485 return 0;
1486 }
1487
1488 return -EIO;
1489}
1490
1491
1492/*
1493 * pvr2_upload_firmware2()
1494 *
1495 * This uploads encoder firmware on endpoint 2.
1496 *
1497 */
1498
1499int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1500{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001501 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001502 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001503 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001504 int actual_length;
1505 int ret = 0;
1506 int fwidx;
1507 static const char *fw_files[] = {
1508 CX2341X_FIRM_ENC_FILENAME,
1509 };
1510
Mike Isely989eb152007-11-26 01:53:12 -03001511 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001512 return 0;
1513 }
1514
Mike Iselyd8554972006-06-26 20:58:46 -03001515 trace_firmware("pvr2_upload_firmware2");
1516
1517 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001518 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001519 if (ret < 0) return ret;
1520 fwidx = ret;
1521 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001522 /* Since we're about to completely reinitialize the encoder,
1523 invalidate our cached copy of its configuration state. Next
1524 time we configure the encoder, then we'll fully configure it. */
1525 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001526
Mike Iselyd913d632008-04-06 04:04:35 -03001527 /* Encoder is about to be reset so note that as far as we're
1528 concerned now, the encoder has never been run. */
1529 del_timer_sync(&hdw->encoder_run_timer);
1530 if (hdw->state_encoder_runok) {
1531 hdw->state_encoder_runok = 0;
1532 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
1533 }
1534
Mike Iselyd8554972006-06-26 20:58:46 -03001535 /* First prepare firmware loading */
1536 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1537 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1538 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1539 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1540 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1541 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1542 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1543 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1544 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1545 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1546 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1547 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1548 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1549 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1550 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1551 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001552 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_FWPOST1);
1553 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001554
1555 if (ret) {
1556 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1557 "firmware2 upload prep failed, ret=%d",ret);
1558 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001559 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001560 }
1561
1562 /* Now send firmware */
1563
1564 fw_len = fw_entry->size;
1565
Mike Isely90060d32007-02-08 02:02:53 -03001566 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001567 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1568 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001569 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001570 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001571 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001572 ret = -EINVAL;
1573 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001574 }
1575
1576 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1577 if (fw_ptr == NULL){
1578 release_firmware(fw_entry);
1579 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1580 "failed to allocate memory for firmware2 upload");
Mike Isely21684ba2008-04-21 03:49:33 -03001581 ret = -ENOMEM;
1582 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001583 }
1584
1585 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1586
Mike Isely90060d32007-02-08 02:02:53 -03001587 fw_done = 0;
1588 for (fw_done = 0; fw_done < fw_len;) {
1589 bcnt = fw_len - fw_done;
1590 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1591 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1592 /* Usbsnoop log shows that we must swap bytes... */
Mike Isely5f33df12008-08-30 15:09:31 -03001593 /* Some background info: The data being swapped here is a
1594 firmware image destined for the mpeg encoder chip that
1595 lives at the other end of a USB endpoint. The encoder
1596 chip always talks in 32 bit chunks and its storage is
1597 organized into 32 bit words. However from the file
1598 system to the encoder chip everything is purely a byte
1599 stream. The firmware file's contents are always 32 bit
1600 swapped from what the encoder expects. Thus the need
1601 always exists to swap the bytes regardless of the endian
1602 type of the host processor and therefore swab32() makes
1603 the most sense. */
Mike Isely90060d32007-02-08 02:02:53 -03001604 for (icnt = 0; icnt < bcnt/4 ; icnt++)
Harvey Harrison513edce2008-08-18 17:38:01 -03001605 ((u32 *)fw_ptr)[icnt] = swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001606
Mike Isely90060d32007-02-08 02:02:53 -03001607 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001608 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001609 ret |= (actual_length != bcnt);
1610 if (ret) break;
1611 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001612 }
1613
1614 trace_firmware("upload of %s : %i / %i ",
1615 fw_files[fwidx],fw_done,fw_len);
1616
1617 kfree(fw_ptr);
1618 release_firmware(fw_entry);
1619
1620 if (ret) {
1621 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1622 "firmware2 upload transfer failure");
Mike Isely21684ba2008-04-21 03:49:33 -03001623 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001624 }
1625
1626 /* Finish upload */
1627
1628 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1629 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001630 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001631
1632 if (ret) {
1633 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1634 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001635 }
Mike Isely21684ba2008-04-21 03:49:33 -03001636
1637 done:
Mike Isely1df59f02008-04-21 03:50:39 -03001638 if (hdw->hdw_desc->signal_routing_scheme ==
1639 PVR2_ROUTING_SCHEME_GOTVIEW) {
1640 /* Ensure that GPIO 11 is set to output for GOTVIEW
1641 hardware. */
1642 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
1643 }
Mike Iselyd8554972006-06-26 20:58:46 -03001644 return ret;
1645}
1646
1647
Mike Isely681c7392007-11-26 01:48:52 -03001648static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001649{
Mike Isely681c7392007-11-26 01:48:52 -03001650 if (st < ARRAY_SIZE(pvr2_state_names)) {
1651 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001652 }
Mike Isely681c7392007-11-26 01:48:52 -03001653 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001654}
1655
Mike Isely681c7392007-11-26 01:48:52 -03001656static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001657{
Mike Isely681c7392007-11-26 01:48:52 -03001658 if (!hdw->decoder_ctrl) {
1659 if (!hdw->flag_decoder_missed) {
1660 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1661 "WARNING: No decoder present");
1662 hdw->flag_decoder_missed = !0;
1663 trace_stbit("flag_decoder_missed",
1664 hdw->flag_decoder_missed);
1665 }
1666 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001667 }
Mike Isely681c7392007-11-26 01:48:52 -03001668 hdw->decoder_ctrl->enable(hdw->decoder_ctrl->ctxt,enablefl);
Mike Iselyd8554972006-06-26 20:58:46 -03001669 return 0;
1670}
1671
1672
Mike Isely681c7392007-11-26 01:48:52 -03001673void pvr2_hdw_set_decoder(struct pvr2_hdw *hdw,struct pvr2_decoder_ctrl *ptr)
1674{
1675 if (hdw->decoder_ctrl == ptr) return;
1676 hdw->decoder_ctrl = ptr;
1677 if (hdw->decoder_ctrl && hdw->flag_decoder_missed) {
1678 hdw->flag_decoder_missed = 0;
1679 trace_stbit("flag_decoder_missed",
1680 hdw->flag_decoder_missed);
1681 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1682 "Decoder has appeared");
1683 pvr2_hdw_state_sched(hdw);
1684 }
1685}
1686
1687
1688int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1689{
1690 return hdw->master_state;
1691}
1692
1693
1694static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1695{
1696 if (!hdw->flag_tripped) return 0;
1697 hdw->flag_tripped = 0;
1698 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1699 "Clearing driver error statuss");
1700 return !0;
1701}
1702
1703
1704int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1705{
1706 int fl;
1707 LOCK_TAKE(hdw->big_lock); do {
1708 fl = pvr2_hdw_untrip_unlocked(hdw);
1709 } while (0); LOCK_GIVE(hdw->big_lock);
1710 if (fl) pvr2_hdw_state_sched(hdw);
1711 return 0;
1712}
1713
1714
Mike Isely681c7392007-11-26 01:48:52 -03001715
1716
Mike Iselyd8554972006-06-26 20:58:46 -03001717int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1718{
Mike Isely681c7392007-11-26 01:48:52 -03001719 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001720}
1721
1722
1723int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1724{
Mike Isely681c7392007-11-26 01:48:52 -03001725 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001726 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001727 pvr2_hdw_untrip_unlocked(hdw);
1728 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1729 hdw->state_pipeline_req = enable_flag != 0;
1730 pvr2_trace(PVR2_TRACE_START_STOP,
1731 "/*--TRACE_STREAM--*/ %s",
1732 enable_flag ? "enable" : "disable");
1733 }
1734 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001735 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001736 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1737 if (enable_flag) {
1738 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1739 if (st != PVR2_STATE_READY) return -EIO;
1740 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1741 }
1742 }
Mike Iselyd8554972006-06-26 20:58:46 -03001743 return 0;
1744}
1745
1746
1747int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1748{
Mike Isely681c7392007-11-26 01:48:52 -03001749 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001750 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001751 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1752 hdw->desired_stream_type = config;
1753 hdw->state_pipeline_config = 0;
1754 trace_stbit("state_pipeline_config",
1755 hdw->state_pipeline_config);
1756 pvr2_hdw_state_sched(hdw);
1757 }
Mike Iselyd8554972006-06-26 20:58:46 -03001758 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001759 if (fl) return 0;
1760 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001761}
1762
1763
1764static int get_default_tuner_type(struct pvr2_hdw *hdw)
1765{
1766 int unit_number = hdw->unit_number;
1767 int tp = -1;
1768 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1769 tp = tuner[unit_number];
1770 }
1771 if (tp < 0) return -EINVAL;
1772 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001773 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001774 return 0;
1775}
1776
1777
1778static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1779{
1780 int unit_number = hdw->unit_number;
1781 int tp = 0;
1782 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1783 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001784 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001785 }
Mike Isely6a540252007-12-02 23:51:34 -03001786 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001787}
1788
1789
1790static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1791{
1792 int unit_number = hdw->unit_number;
1793 int tp = 0;
1794 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1795 tp = tolerance[unit_number];
1796 }
1797 return tp;
1798}
1799
1800
1801static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1802{
1803 /* Try a harmless request to fetch the eeprom's address over
1804 endpoint 1. See what happens. Only the full FX2 image can
1805 respond to this. If this probe fails then likely the FX2
1806 firmware needs be loaded. */
1807 int result;
1808 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001809 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001810 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1811 hdw->cmd_buffer,1,
1812 hdw->cmd_buffer,1);
1813 if (result < 0) break;
1814 } while(0); LOCK_GIVE(hdw->ctl_lock);
1815 if (result) {
1816 pvr2_trace(PVR2_TRACE_INIT,
1817 "Probe of device endpoint 1 result status %d",
1818 result);
1819 } else {
1820 pvr2_trace(PVR2_TRACE_INIT,
1821 "Probe of device endpoint 1 succeeded");
1822 }
1823 return result == 0;
1824}
1825
Mike Isely9f66d4e2007-09-08 22:28:51 -03001826struct pvr2_std_hack {
1827 v4l2_std_id pat; /* Pattern to match */
1828 v4l2_std_id msk; /* Which bits we care about */
1829 v4l2_std_id std; /* What additional standards or default to set */
1830};
1831
1832/* This data structure labels specific combinations of standards from
1833 tveeprom that we'll try to recognize. If we recognize one, then assume
1834 a specified default standard to use. This is here because tveeprom only
1835 tells us about available standards not the intended default standard (if
1836 any) for the device in question. We guess the default based on what has
1837 been reported as available. Note that this is only for guessing a
1838 default - which can always be overridden explicitly - and if the user
1839 has otherwise named a default then that default will always be used in
1840 place of this table. */
Tobias Klauserebff0332008-04-22 14:45:45 -03001841static const struct pvr2_std_hack std_eeprom_maps[] = {
Mike Isely9f66d4e2007-09-08 22:28:51 -03001842 { /* PAL(B/G) */
1843 .pat = V4L2_STD_B|V4L2_STD_GH,
1844 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1845 },
1846 { /* NTSC(M) */
1847 .pat = V4L2_STD_MN,
1848 .std = V4L2_STD_NTSC_M,
1849 },
1850 { /* PAL(I) */
1851 .pat = V4L2_STD_PAL_I,
1852 .std = V4L2_STD_PAL_I,
1853 },
1854 { /* SECAM(L/L') */
1855 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1856 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1857 },
1858 { /* PAL(D/D1/K) */
1859 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001860 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001861 },
1862};
1863
Mike Iselyd8554972006-06-26 20:58:46 -03001864static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1865{
1866 char buf[40];
1867 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001868 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001869
1870 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001871 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001872
1873 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001874 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001875 "Supported video standard(s) reported available"
1876 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001877 bcnt,buf);
1878
1879 hdw->std_mask_avail = hdw->std_mask_eeprom;
1880
Mike Isely3d290bd2007-12-03 01:47:12 -03001881 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001882 if (std2) {
1883 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001884 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001885 "Expanding supported video standards"
1886 " to include: %.*s",
1887 bcnt,buf);
1888 hdw->std_mask_avail |= std2;
1889 }
1890
1891 pvr2_hdw_internal_set_std_avail(hdw);
1892
1893 if (std1) {
1894 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001895 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001896 "Initial video standard forced to %.*s",
1897 bcnt,buf);
1898 hdw->std_mask_cur = std1;
1899 hdw->std_dirty = !0;
1900 pvr2_hdw_internal_find_stdenum(hdw);
1901 return;
1902 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001903 if (std3) {
1904 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1905 pvr2_trace(PVR2_TRACE_STD,
1906 "Initial video standard"
1907 " (determined by device type): %.*s",bcnt,buf);
1908 hdw->std_mask_cur = std3;
1909 hdw->std_dirty = !0;
1910 pvr2_hdw_internal_find_stdenum(hdw);
1911 return;
1912 }
Mike Iselyd8554972006-06-26 20:58:46 -03001913
Mike Isely9f66d4e2007-09-08 22:28:51 -03001914 {
1915 unsigned int idx;
1916 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1917 if (std_eeprom_maps[idx].msk ?
1918 ((std_eeprom_maps[idx].pat ^
1919 hdw->std_mask_eeprom) &
1920 std_eeprom_maps[idx].msk) :
1921 (std_eeprom_maps[idx].pat !=
1922 hdw->std_mask_eeprom)) continue;
1923 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1924 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001925 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001926 "Initial video standard guessed as %.*s",
1927 bcnt,buf);
1928 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1929 hdw->std_dirty = !0;
1930 pvr2_hdw_internal_find_stdenum(hdw);
1931 return;
1932 }
1933 }
1934
Mike Iselyd8554972006-06-26 20:58:46 -03001935 if (hdw->std_enum_cnt > 1) {
1936 // Autoselect the first listed standard
1937 hdw->std_enum_cur = 1;
1938 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1939 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001940 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001941 "Initial video standard auto-selected to %s",
1942 hdw->std_defs[hdw->std_enum_cur-1].name);
1943 return;
1944 }
1945
Mike Isely0885ba12006-06-25 21:30:47 -03001946 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001947 "Unable to select a viable initial video standard");
1948}
1949
1950
Mike Iselye9c64a72009-03-06 23:42:20 -03001951static unsigned int pvr2_copy_i2c_addr_list(
1952 unsigned short *dst, const unsigned char *src,
1953 unsigned int dst_max)
1954{
1955 unsigned int cnt;
1956 if (!src) return 0;
1957 while (src[cnt] && (cnt + 1) < dst_max) {
1958 dst[cnt] = src[cnt];
1959 cnt++;
1960 }
1961 dst[cnt] = I2C_CLIENT_END;
1962 return cnt;
1963}
1964
1965
1966static void pvr2_hdw_load_subdev(struct pvr2_hdw *hdw,
1967 const struct pvr2_device_client_desc *cd)
1968{
1969 const char *fname;
1970 unsigned char mid;
1971 struct v4l2_subdev *sd;
1972 unsigned int i2ccnt;
1973 const unsigned char *p;
1974 /* Arbitrary count - max # i2c addresses we will probe */
1975 unsigned short i2caddr[25];
1976
1977 mid = cd->module_id;
1978 fname = (mid < ARRAY_SIZE(module_names)) ? module_names[mid] : NULL;
1979 if (!fname) {
1980 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1981 "Module ID %u for device %s is unknown"
1982 " (this is probably a bad thing...)",
1983 mid,
1984 hdw->hdw_desc->description);
1985 return;
1986 }
1987
1988 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, cd->i2c_address_list,
1989 ARRAY_SIZE(i2caddr));
1990 if (!i2ccnt && ((p = (mid < ARRAY_SIZE(module_i2c_addresses)) ?
1991 module_i2c_addresses[mid] : NULL) != NULL)) {
1992 /* Second chance: Try default i2c address list */
1993 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, p,
1994 ARRAY_SIZE(i2caddr));
1995 }
1996
1997 if (!i2ccnt) {
1998 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1999 "Module ID %u for device %s:"
2000 " No i2c addresses"
2001 " (this is probably a bad thing...)",
2002 mid, hdw->hdw_desc->description);
2003 return;
2004 }
2005
2006 /* Note how the 2nd and 3rd arguments are the same for both
2007 * v4l2_i2c_new_subdev() and v4l2_i2c_new_probed_subdev(). Why?
2008 * Well the 2nd argument is the module name to load, while the 3rd
2009 * argument is documented in the framework as being the "chipid" -
2010 * and every other place where I can find examples of this, the
2011 * "chipid" appears to just be the module name again. So here we
2012 * just do the same thing. */
2013 if (i2ccnt == 1) {
2014 sd = v4l2_i2c_new_subdev(&hdw->i2c_adap,
2015 fname, fname,
2016 i2caddr[0]);
2017 } else {
2018 sd = v4l2_i2c_new_probed_subdev(&hdw->i2c_adap,
2019 fname, fname,
2020 i2caddr);
2021 }
2022
Mike Isely446dfdc2009-03-06 23:58:15 -03002023 if (!sd) {
2024 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2025 "Module ID %u for device %s failed to load"
2026 " (this is probably a bad thing...)",
2027 mid, hdw->hdw_desc->description);
2028 return;
2029 }
2030
2031 /* Tag this sub-device instance with the module ID we know about.
2032 In other places we'll use that tag to determine if the instance
2033 requires special handling. */
2034 sd->grp_id = mid;
2035
Mike Iselya932f502009-03-06 23:47:10 -03002036 /* If we have both old and new i2c layers enabled, make sure that
2037 old layer isn't also tracking this module. This is a debugging
2038 aid, in normal situations there's no reason for both mechanisms
2039 to be enabled. */
2040 pvr2_i2c_untrack_subdev(hdw, sd);
Mike Isely446dfdc2009-03-06 23:58:15 -03002041 pvr2_trace(PVR2_TRACE_INIT, "Attached sub-driver %s", fname);
Mike Iselya932f502009-03-06 23:47:10 -03002042
Mike Iselye9c64a72009-03-06 23:42:20 -03002043
2044}
2045
2046
2047static void pvr2_hdw_load_modules(struct pvr2_hdw *hdw)
2048{
2049 unsigned int idx;
2050 const struct pvr2_string_table *cm;
2051 const struct pvr2_device_client_table *ct;
2052
2053 cm = &hdw->hdw_desc->client_modules;
2054 for (idx = 0; idx < cm->cnt; idx++) {
2055 request_module(cm->lst[idx]);
2056 }
2057
2058 ct = &hdw->hdw_desc->client_table;
2059 for (idx = 0; idx < ct->cnt; idx++) {
2060 pvr2_hdw_load_subdev(hdw,&ct->lst[idx]);
2061 }
2062}
2063
2064
Mike Iselyd8554972006-06-26 20:58:46 -03002065static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
2066{
2067 int ret;
2068 unsigned int idx;
2069 struct pvr2_ctrl *cptr;
2070 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03002071 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03002072 if (!reloadFl) {
2073 reloadFl =
2074 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
2075 == 0);
2076 if (reloadFl) {
2077 pvr2_trace(PVR2_TRACE_INIT,
2078 "USB endpoint config looks strange"
2079 "; possibly firmware needs to be"
2080 " loaded");
2081 }
2082 }
2083 if (!reloadFl) {
2084 reloadFl = !pvr2_hdw_check_firmware(hdw);
2085 if (reloadFl) {
2086 pvr2_trace(PVR2_TRACE_INIT,
2087 "Check for FX2 firmware failed"
2088 "; possibly firmware needs to be"
2089 " loaded");
2090 }
2091 }
Mike Iselyd8554972006-06-26 20:58:46 -03002092 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03002093 if (pvr2_upload_firmware1(hdw) != 0) {
2094 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2095 "Failure uploading firmware1");
2096 }
2097 return;
Mike Iselyd8554972006-06-26 20:58:46 -03002098 }
2099 }
Mike Iselyd8554972006-06-26 20:58:46 -03002100 hdw->fw1_state = FW1_STATE_OK;
2101
Mike Iselyd8554972006-06-26 20:58:46 -03002102 if (!pvr2_hdw_dev_ok(hdw)) return;
2103
Mike Isely989eb152007-11-26 01:53:12 -03002104 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03002105 pvr2_hdw_cmd_powerup(hdw);
2106 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002107 }
2108
Mike Isely31335b12008-07-25 19:35:31 -03002109 /* Take the IR chip out of reset, if appropriate */
2110 if (hdw->hdw_desc->ir_scheme == PVR2_IR_SCHEME_ZILOG) {
2111 pvr2_issue_simple_cmd(hdw,
2112 FX2CMD_HCW_ZILOG_RESET |
2113 (1 << 8) |
2114 ((0) << 16));
2115 }
2116
Mike Iselyd8554972006-06-26 20:58:46 -03002117 // This step MUST happen after the earlier powerup step.
Mike Isely59af3362009-03-07 03:06:09 -03002118 pvr2_i2c_track_init(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002119 pvr2_i2c_core_init(hdw);
2120 if (!pvr2_hdw_dev_ok(hdw)) return;
2121
Mike Iselye9c64a72009-03-06 23:42:20 -03002122 pvr2_hdw_load_modules(hdw);
2123
Mike Iselyc05c0462006-06-25 20:04:25 -03002124 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002125 cptr = hdw->controls + idx;
2126 if (cptr->info->skip_init) continue;
2127 if (!cptr->info->set_value) continue;
2128 cptr->info->set_value(cptr,~0,cptr->info->default_value);
2129 }
2130
Mike Isely1bde0282006-12-27 23:30:13 -03002131 /* Set up special default values for the television and radio
2132 frequencies here. It's not really important what these defaults
2133 are, but I set them to something usable in the Chicago area just
2134 to make driver testing a little easier. */
2135
Michael Krufky5a4f5da62008-05-11 16:37:50 -03002136 hdw->freqValTelevision = default_tv_freq;
2137 hdw->freqValRadio = default_radio_freq;
Mike Isely1bde0282006-12-27 23:30:13 -03002138
Mike Iselyd8554972006-06-26 20:58:46 -03002139 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2140 // thread-safe against the normal pvr2_send_request() mechanism.
2141 // (We should make it thread safe).
2142
Mike Iselyaaf78842007-11-26 02:04:11 -03002143 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
2144 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002145 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03002146 if (ret < 0) {
2147 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2148 "Unable to determine location of eeprom,"
2149 " skipping");
2150 } else {
2151 hdw->eeprom_addr = ret;
2152 pvr2_eeprom_analyze(hdw);
2153 if (!pvr2_hdw_dev_ok(hdw)) return;
2154 }
2155 } else {
2156 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
2157 hdw->tuner_updated = !0;
2158 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03002159 }
2160
Mike Isely13a88792009-01-14 04:22:56 -03002161 if (hdw->serial_number) {
2162 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2163 "sn-%lu", hdw->serial_number);
2164 } else if (hdw->unit_number >= 0) {
2165 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2166 "unit-%c",
2167 hdw->unit_number + 'a');
2168 } else {
2169 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2170 "unit-??");
2171 }
2172 hdw->identifier[idx] = 0;
2173
Mike Iselyd8554972006-06-26 20:58:46 -03002174 pvr2_hdw_setup_std(hdw);
2175
2176 if (!get_default_tuner_type(hdw)) {
2177 pvr2_trace(PVR2_TRACE_INIT,
2178 "pvr2_hdw_setup: Tuner type overridden to %d",
2179 hdw->tuner_type);
2180 }
2181
Mike Iselyd8554972006-06-26 20:58:46 -03002182 pvr2_i2c_core_check_stale(hdw);
2183 hdw->tuner_updated = 0;
2184
2185 if (!pvr2_hdw_dev_ok(hdw)) return;
2186
Mike Isely1df59f02008-04-21 03:50:39 -03002187 if (hdw->hdw_desc->signal_routing_scheme ==
2188 PVR2_ROUTING_SCHEME_GOTVIEW) {
2189 /* Ensure that GPIO 11 is set to output for GOTVIEW
2190 hardware. */
2191 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
2192 }
2193
Mike Isely681c7392007-11-26 01:48:52 -03002194 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002195
2196 hdw->vid_stream = pvr2_stream_create();
2197 if (!pvr2_hdw_dev_ok(hdw)) return;
2198 pvr2_trace(PVR2_TRACE_INIT,
2199 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
2200 if (hdw->vid_stream) {
2201 idx = get_default_error_tolerance(hdw);
2202 if (idx) {
2203 pvr2_trace(PVR2_TRACE_INIT,
2204 "pvr2_hdw_setup: video stream %p"
2205 " setting tolerance %u",
2206 hdw->vid_stream,idx);
2207 }
2208 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
2209 PVR2_VID_ENDPOINT,idx);
2210 }
2211
2212 if (!pvr2_hdw_dev_ok(hdw)) return;
2213
Mike Iselyd8554972006-06-26 20:58:46 -03002214 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03002215
2216 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002217}
2218
2219
Mike Isely681c7392007-11-26 01:48:52 -03002220/* Set up the structure and attempt to put the device into a usable state.
2221 This can be a time-consuming operation, which is why it is not done
2222 internally as part of the create() step. */
2223static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002224{
2225 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002226 do {
Mike Iselyd8554972006-06-26 20:58:46 -03002227 pvr2_hdw_setup_low(hdw);
2228 pvr2_trace(PVR2_TRACE_INIT,
2229 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03002230 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03002231 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03002232 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03002233 pvr2_trace(
2234 PVR2_TRACE_INFO,
2235 "Device initialization"
2236 " completed successfully.");
2237 break;
2238 }
2239 if (hdw->fw1_state == FW1_STATE_RELOAD) {
2240 pvr2_trace(
2241 PVR2_TRACE_INFO,
2242 "Device microcontroller firmware"
2243 " (re)loaded; it should now reset"
2244 " and reconnect.");
2245 break;
2246 }
2247 pvr2_trace(
2248 PVR2_TRACE_ERROR_LEGS,
2249 "Device initialization was not successful.");
2250 if (hdw->fw1_state == FW1_STATE_MISSING) {
2251 pvr2_trace(
2252 PVR2_TRACE_ERROR_LEGS,
2253 "Giving up since device"
2254 " microcontroller firmware"
2255 " appears to be missing.");
2256 break;
2257 }
2258 }
2259 if (procreload) {
2260 pvr2_trace(
2261 PVR2_TRACE_ERROR_LEGS,
2262 "Attempting pvrusb2 recovery by reloading"
2263 " primary firmware.");
2264 pvr2_trace(
2265 PVR2_TRACE_ERROR_LEGS,
2266 "If this works, device should disconnect"
2267 " and reconnect in a sane state.");
2268 hdw->fw1_state = FW1_STATE_UNKNOWN;
2269 pvr2_upload_firmware1(hdw);
2270 } else {
2271 pvr2_trace(
2272 PVR2_TRACE_ERROR_LEGS,
2273 "***WARNING*** pvrusb2 device hardware"
2274 " appears to be jammed"
2275 " and I can't clear it.");
2276 pvr2_trace(
2277 PVR2_TRACE_ERROR_LEGS,
2278 "You might need to power cycle"
2279 " the pvrusb2 device"
2280 " in order to recover.");
2281 }
Mike Isely681c7392007-11-26 01:48:52 -03002282 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03002283 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002284}
2285
2286
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002287/* Perform second stage initialization. Set callback pointer first so that
2288 we can avoid a possible initialization race (if the kernel thread runs
2289 before the callback has been set). */
Mike Isely794b1602008-04-22 14:45:45 -03002290int pvr2_hdw_initialize(struct pvr2_hdw *hdw,
2291 void (*callback_func)(void *),
2292 void *callback_data)
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002293{
2294 LOCK_TAKE(hdw->big_lock); do {
Mike Isely97f26ff2008-04-07 02:22:43 -03002295 if (hdw->flag_disconnected) {
2296 /* Handle a race here: If we're already
2297 disconnected by this point, then give up. If we
2298 get past this then we'll remain connected for
2299 the duration of initialization since the entire
2300 initialization sequence is now protected by the
2301 big_lock. */
2302 break;
2303 }
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002304 hdw->state_data = callback_data;
2305 hdw->state_func = callback_func;
Mike Isely97f26ff2008-04-07 02:22:43 -03002306 pvr2_hdw_setup(hdw);
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002307 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely794b1602008-04-22 14:45:45 -03002308 return hdw->flag_init_ok;
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002309}
2310
2311
2312/* Create, set up, and return a structure for interacting with the
2313 underlying hardware. */
Mike Iselyd8554972006-06-26 20:58:46 -03002314struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
2315 const struct usb_device_id *devid)
2316{
Mike Isely7fb20fa2008-04-22 14:45:37 -03002317 unsigned int idx,cnt1,cnt2,m;
Mike Iselyfe15f132008-08-30 18:11:40 -03002318 struct pvr2_hdw *hdw = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002319 int valid_std_mask;
2320 struct pvr2_ctrl *cptr;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002321 struct usb_device *usb_dev;
Mike Isely989eb152007-11-26 01:53:12 -03002322 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03002323 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03002324 struct v4l2_queryctrl qctrl;
2325 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03002326
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002327 usb_dev = interface_to_usbdev(intf);
2328
Mike Iselyd130fa82007-12-08 17:20:06 -03002329 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03002330
Mike Iselyfe15f132008-08-30 18:11:40 -03002331 if (hdw_desc == NULL) {
2332 pvr2_trace(PVR2_TRACE_INIT, "pvr2_hdw_create:"
2333 " No device description pointer,"
2334 " unable to continue.");
2335 pvr2_trace(PVR2_TRACE_INIT, "If you have a new device type,"
2336 " please contact Mike Isely <isely@pobox.com>"
2337 " to get it included in the driver\n");
2338 goto fail;
2339 }
2340
Mike Iselyca545f72007-01-20 00:37:11 -03002341 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03002342 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03002343 hdw,hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03002344 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03002345
2346 init_timer(&hdw->quiescent_timer);
2347 hdw->quiescent_timer.data = (unsigned long)hdw;
2348 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
2349
2350 init_timer(&hdw->encoder_wait_timer);
2351 hdw->encoder_wait_timer.data = (unsigned long)hdw;
2352 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
2353
Mike Iselyd913d632008-04-06 04:04:35 -03002354 init_timer(&hdw->encoder_run_timer);
2355 hdw->encoder_run_timer.data = (unsigned long)hdw;
2356 hdw->encoder_run_timer.function = pvr2_hdw_encoder_run_timeout;
2357
Mike Isely681c7392007-11-26 01:48:52 -03002358 hdw->master_state = PVR2_STATE_DEAD;
2359
2360 init_waitqueue_head(&hdw->state_wait_data);
2361
Mike Isely18103c572007-01-20 00:09:47 -03002362 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03002363 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03002364
Mike Isely7fb20fa2008-04-22 14:45:37 -03002365 /* Calculate which inputs are OK */
2366 m = 0;
2367 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03002368 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
2369 m |= 1 << PVR2_CVAL_INPUT_DTV;
2370 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03002371 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
2372 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
2373 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
2374 hdw->input_avail_mask = m;
Mike Isely1cb03b72008-04-21 03:47:43 -03002375 hdw->input_allowed_mask = hdw->input_avail_mask;
Mike Isely7fb20fa2008-04-22 14:45:37 -03002376
Mike Isely62433e32008-04-22 14:45:40 -03002377 /* If not a hybrid device, pathway_state never changes. So
2378 initialize it here to what it should forever be. */
2379 if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_DTV))) {
2380 hdw->pathway_state = PVR2_PATHWAY_ANALOG;
2381 } else if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_TV))) {
2382 hdw->pathway_state = PVR2_PATHWAY_DIGITAL;
2383 }
2384
Mike Iselyc05c0462006-06-25 20:04:25 -03002385 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03002386 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03002387 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03002388 GFP_KERNEL);
2389 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03002390 hdw->hdw_desc = hdw_desc;
Mike Iselyc05c0462006-06-25 20:04:25 -03002391 for (idx = 0; idx < hdw->control_cnt; idx++) {
2392 cptr = hdw->controls + idx;
2393 cptr->hdw = hdw;
2394 }
Mike Iselyd8554972006-06-26 20:58:46 -03002395 for (idx = 0; idx < 32; idx++) {
2396 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
2397 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002398 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002399 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03002400 cptr->info = control_defs+idx;
2401 }
Mike Iselydbc40a02008-04-22 14:45:39 -03002402
2403 /* Ensure that default input choice is a valid one. */
2404 m = hdw->input_avail_mask;
2405 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
2406 if (!((1 << idx) & m)) continue;
2407 hdw->input_val = idx;
2408 break;
2409 }
2410
Mike Iselyb30d2442006-06-25 20:05:01 -03002411 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03002412 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03002413 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
2414 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03002415 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
2416 cptr = hdw->controls + idx + CTRLDEF_COUNT;
2417 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
2418 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
2419 ciptr->name = mpeg_ids[idx].strid;
2420 ciptr->v4l_id = mpeg_ids[idx].id;
2421 ciptr->skip_init = !0;
2422 ciptr->get_value = ctrl_cx2341x_get;
2423 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
2424 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
2425 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
2426 qctrl.id = ciptr->v4l_id;
2427 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
2428 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
2429 ciptr->set_value = ctrl_cx2341x_set;
2430 }
2431 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
2432 PVR2_CTLD_INFO_DESC_SIZE);
2433 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
2434 ciptr->default_value = qctrl.default_value;
2435 switch (qctrl.type) {
2436 default:
2437 case V4L2_CTRL_TYPE_INTEGER:
2438 ciptr->type = pvr2_ctl_int;
2439 ciptr->def.type_int.min_value = qctrl.minimum;
2440 ciptr->def.type_int.max_value = qctrl.maximum;
2441 break;
2442 case V4L2_CTRL_TYPE_BOOLEAN:
2443 ciptr->type = pvr2_ctl_bool;
2444 break;
2445 case V4L2_CTRL_TYPE_MENU:
2446 ciptr->type = pvr2_ctl_enum;
2447 ciptr->def.type_enum.value_names =
Hans Verkuile0e31cd2008-06-22 12:03:28 -03002448 cx2341x_ctrl_get_menu(&hdw->enc_ctl_state,
2449 ciptr->v4l_id);
Mike Iselyb30d2442006-06-25 20:05:01 -03002450 for (cnt1 = 0;
2451 ciptr->def.type_enum.value_names[cnt1] != NULL;
2452 cnt1++) { }
2453 ciptr->def.type_enum.count = cnt1;
2454 break;
2455 }
2456 cptr->info = ciptr;
2457 }
Mike Iselyd8554972006-06-26 20:58:46 -03002458
2459 // Initialize video standard enum dynamic control
2460 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
2461 if (cptr) {
2462 memcpy(&hdw->std_info_enum,cptr->info,
2463 sizeof(hdw->std_info_enum));
2464 cptr->info = &hdw->std_info_enum;
2465
2466 }
2467 // Initialize control data regarding video standard masks
2468 valid_std_mask = pvr2_std_get_usable();
2469 for (idx = 0; idx < 32; idx++) {
2470 if (!(valid_std_mask & (1 << idx))) continue;
2471 cnt1 = pvr2_std_id_to_str(
2472 hdw->std_mask_names[idx],
2473 sizeof(hdw->std_mask_names[idx])-1,
2474 1 << idx);
2475 hdw->std_mask_names[idx][cnt1] = 0;
2476 }
2477 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
2478 if (cptr) {
2479 memcpy(&hdw->std_info_avail,cptr->info,
2480 sizeof(hdw->std_info_avail));
2481 cptr->info = &hdw->std_info_avail;
2482 hdw->std_info_avail.def.type_bitmask.bit_names =
2483 hdw->std_mask_ptrs;
2484 hdw->std_info_avail.def.type_bitmask.valid_bits =
2485 valid_std_mask;
2486 }
2487 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
2488 if (cptr) {
2489 memcpy(&hdw->std_info_cur,cptr->info,
2490 sizeof(hdw->std_info_cur));
2491 cptr->info = &hdw->std_info_cur;
2492 hdw->std_info_cur.def.type_bitmask.bit_names =
2493 hdw->std_mask_ptrs;
2494 hdw->std_info_avail.def.type_bitmask.valid_bits =
2495 valid_std_mask;
2496 }
2497
Mike Isely432907f2008-08-31 21:02:20 -03002498 hdw->cropcap_stale = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002499 hdw->eeprom_addr = -1;
2500 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03002501 hdw->v4l_minor_number_video = -1;
2502 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002503 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03002504 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2505 if (!hdw->ctl_write_buffer) goto fail;
2506 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2507 if (!hdw->ctl_read_buffer) goto fail;
2508 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
2509 if (!hdw->ctl_write_urb) goto fail;
2510 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
2511 if (!hdw->ctl_read_urb) goto fail;
2512
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002513 if (v4l2_device_register(&usb_dev->dev, &hdw->v4l2_dev) != 0) {
2514 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2515 "Error registering with v4l core, giving up");
2516 goto fail;
2517 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002518 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002519 for (idx = 0; idx < PVR_NUM; idx++) {
2520 if (unit_pointers[idx]) continue;
2521 hdw->unit_number = idx;
2522 unit_pointers[idx] = hdw;
2523 break;
2524 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002525 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03002526
2527 cnt1 = 0;
2528 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2529 cnt1 += cnt2;
2530 if (hdw->unit_number >= 0) {
2531 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2532 ('a' + hdw->unit_number));
2533 cnt1 += cnt2;
2534 }
2535 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2536 hdw->name[cnt1] = 0;
2537
Mike Isely681c7392007-11-26 01:48:52 -03002538 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2539 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
2540 INIT_WORK(&hdw->worki2csync,pvr2_hdw_worker_i2c);
Mike Isely681c7392007-11-26 01:48:52 -03002541
Mike Iselyd8554972006-06-26 20:58:46 -03002542 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2543 hdw->unit_number,hdw->name);
2544
2545 hdw->tuner_type = -1;
2546 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002547
2548 hdw->usb_intf = intf;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002549 hdw->usb_dev = usb_dev;
Mike Iselyd8554972006-06-26 20:58:46 -03002550
Mike Isely87e34952009-01-23 01:20:24 -03002551 usb_make_path(hdw->usb_dev, hdw->bus_info, sizeof(hdw->bus_info));
Mike Isely31a18542007-04-08 01:11:47 -03002552
Mike Iselyd8554972006-06-26 20:58:46 -03002553 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2554 usb_set_interface(hdw->usb_dev,ifnum,0);
2555
2556 mutex_init(&hdw->ctl_lock_mutex);
2557 mutex_init(&hdw->big_lock_mutex);
2558
2559 return hdw;
2560 fail:
2561 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002562 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002563 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03002564 del_timer_sync(&hdw->encoder_wait_timer);
2565 if (hdw->workqueue) {
2566 flush_workqueue(hdw->workqueue);
2567 destroy_workqueue(hdw->workqueue);
2568 hdw->workqueue = NULL;
2569 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002570 usb_free_urb(hdw->ctl_read_urb);
2571 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002572 kfree(hdw->ctl_read_buffer);
2573 kfree(hdw->ctl_write_buffer);
2574 kfree(hdw->controls);
2575 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002576 kfree(hdw->std_defs);
2577 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002578 kfree(hdw);
2579 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002580 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002581}
2582
2583
2584/* Remove _all_ associations between this driver and the underlying USB
2585 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002586static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002587{
2588 if (hdw->flag_disconnected) return;
2589 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2590 if (hdw->ctl_read_urb) {
2591 usb_kill_urb(hdw->ctl_read_urb);
2592 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002593 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002594 }
2595 if (hdw->ctl_write_urb) {
2596 usb_kill_urb(hdw->ctl_write_urb);
2597 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002598 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002599 }
2600 if (hdw->ctl_read_buffer) {
2601 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002602 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002603 }
2604 if (hdw->ctl_write_buffer) {
2605 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002606 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002607 }
Mike Iselyd8554972006-06-26 20:58:46 -03002608 hdw->flag_disconnected = !0;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002609 /* If we don't do this, then there will be a dangling struct device
2610 reference to our disappearing device persisting inside the V4L
2611 core... */
2612 if (hdw->v4l2_dev.dev) {
2613 dev_set_drvdata(hdw->v4l2_dev.dev, NULL);
2614 hdw->v4l2_dev.dev = NULL;
2615 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002616 hdw->usb_dev = NULL;
2617 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002618 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002619}
2620
2621
2622/* Destroy hardware interaction structure */
2623void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2624{
Mike Isely401c27c2007-09-08 22:11:46 -03002625 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002626 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002627 if (hdw->workqueue) {
2628 flush_workqueue(hdw->workqueue);
2629 destroy_workqueue(hdw->workqueue);
2630 hdw->workqueue = NULL;
2631 }
Mike Isely8f591002008-04-22 14:45:45 -03002632 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002633 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely8f591002008-04-22 14:45:45 -03002634 del_timer_sync(&hdw->encoder_wait_timer);
Mike Iselyd8554972006-06-26 20:58:46 -03002635 if (hdw->fw_buffer) {
2636 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002637 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002638 }
2639 if (hdw->vid_stream) {
2640 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002641 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002642 }
Mike Iselyd8554972006-06-26 20:58:46 -03002643 if (hdw->decoder_ctrl) {
2644 hdw->decoder_ctrl->detach(hdw->decoder_ctrl->ctxt);
2645 }
2646 pvr2_i2c_core_done(hdw);
Mike Isely59af3362009-03-07 03:06:09 -03002647 pvr2_i2c_track_done(hdw);
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002648 v4l2_device_unregister(&hdw->v4l2_dev);
Mike Iselyd8554972006-06-26 20:58:46 -03002649 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002650 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002651 if ((hdw->unit_number >= 0) &&
2652 (hdw->unit_number < PVR_NUM) &&
2653 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002654 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002655 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002656 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002657 kfree(hdw->controls);
2658 kfree(hdw->mpeg_ctrl_info);
2659 kfree(hdw->std_defs);
2660 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002661 kfree(hdw);
2662}
2663
2664
Mike Iselyd8554972006-06-26 20:58:46 -03002665int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2666{
2667 return (hdw && hdw->flag_ok);
2668}
2669
2670
2671/* Called when hardware has been unplugged */
2672void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2673{
2674 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2675 LOCK_TAKE(hdw->big_lock);
2676 LOCK_TAKE(hdw->ctl_lock);
2677 pvr2_hdw_remove_usb_stuff(hdw);
2678 LOCK_GIVE(hdw->ctl_lock);
2679 LOCK_GIVE(hdw->big_lock);
2680}
2681
2682
2683// Attempt to autoselect an appropriate value for std_enum_cur given
2684// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002685static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002686{
2687 unsigned int idx;
2688 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2689 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2690 hdw->std_enum_cur = idx;
2691 return;
2692 }
2693 }
2694 hdw->std_enum_cur = 0;
2695}
2696
2697
2698// Calculate correct set of enumerated standards based on currently known
2699// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002700static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002701{
2702 struct v4l2_standard *newstd;
2703 unsigned int std_cnt;
2704 unsigned int idx;
2705
2706 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2707
2708 if (hdw->std_defs) {
2709 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002710 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002711 }
2712 hdw->std_enum_cnt = 0;
2713 if (hdw->std_enum_names) {
2714 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002715 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002716 }
2717
2718 if (!std_cnt) {
2719 pvr2_trace(
2720 PVR2_TRACE_ERROR_LEGS,
2721 "WARNING: Failed to identify any viable standards");
2722 }
2723 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2724 hdw->std_enum_names[0] = "none";
2725 for (idx = 0; idx < std_cnt; idx++) {
2726 hdw->std_enum_names[idx+1] =
2727 newstd[idx].name;
2728 }
2729 // Set up the dynamic control for this standard
2730 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2731 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2732 hdw->std_defs = newstd;
2733 hdw->std_enum_cnt = std_cnt+1;
2734 hdw->std_enum_cur = 0;
2735 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2736}
2737
2738
2739int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2740 struct v4l2_standard *std,
2741 unsigned int idx)
2742{
2743 int ret = -EINVAL;
2744 if (!idx) return ret;
2745 LOCK_TAKE(hdw->big_lock); do {
2746 if (idx >= hdw->std_enum_cnt) break;
2747 idx--;
2748 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2749 ret = 0;
2750 } while (0); LOCK_GIVE(hdw->big_lock);
2751 return ret;
2752}
2753
2754
2755/* Get the number of defined controls */
2756unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2757{
Mike Iselyc05c0462006-06-25 20:04:25 -03002758 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002759}
2760
2761
2762/* Retrieve a control handle given its index (0..count-1) */
2763struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2764 unsigned int idx)
2765{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002766 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002767 return hdw->controls + idx;
2768}
2769
2770
2771/* Retrieve a control handle given its index (0..count-1) */
2772struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2773 unsigned int ctl_id)
2774{
2775 struct pvr2_ctrl *cptr;
2776 unsigned int idx;
2777 int i;
2778
2779 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002780 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002781 cptr = hdw->controls + idx;
2782 i = cptr->info->internal_id;
2783 if (i && (i == ctl_id)) return cptr;
2784 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002785 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002786}
2787
2788
Mike Iselya761f432006-06-25 20:04:44 -03002789/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002790struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2791{
2792 struct pvr2_ctrl *cptr;
2793 unsigned int idx;
2794 int i;
2795
2796 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002797 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002798 cptr = hdw->controls + idx;
2799 i = cptr->info->v4l_id;
2800 if (i && (i == ctl_id)) return cptr;
2801 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002802 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002803}
2804
2805
Mike Iselya761f432006-06-25 20:04:44 -03002806/* Given a V4L ID for its immediate predecessor, retrieve the control
2807 structure associated with it. */
2808struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2809 unsigned int ctl_id)
2810{
2811 struct pvr2_ctrl *cptr,*cp2;
2812 unsigned int idx;
2813 int i;
2814
2815 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002816 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002817 for (idx = 0; idx < hdw->control_cnt; idx++) {
2818 cptr = hdw->controls + idx;
2819 i = cptr->info->v4l_id;
2820 if (!i) continue;
2821 if (i <= ctl_id) continue;
2822 if (cp2 && (cp2->info->v4l_id < i)) continue;
2823 cp2 = cptr;
2824 }
2825 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002826 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002827}
2828
2829
Mike Iselyd8554972006-06-26 20:58:46 -03002830static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2831{
2832 switch (tp) {
2833 case pvr2_ctl_int: return "integer";
2834 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002835 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002836 case pvr2_ctl_bitmask: return "bitmask";
2837 }
2838 return "";
2839}
2840
2841
Mike Isely5ceaad12009-03-07 00:01:20 -03002842/* Execute whatever commands are required to update the state of all the
2843 sub-devices so that it matches our current control values. */
2844static void pvr2_subdev_update(struct pvr2_hdw *hdw)
2845{
2846 /* ????? */
2847}
2848
2849
Mike Isely681c7392007-11-26 01:48:52 -03002850/* Figure out if we need to commit control changes. If so, mark internal
2851 state flags to indicate this fact and return true. Otherwise do nothing
2852 else and return false. */
2853static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002854{
Mike Iselyd8554972006-06-26 20:58:46 -03002855 unsigned int idx;
2856 struct pvr2_ctrl *cptr;
2857 int value;
2858 int commit_flag = 0;
2859 char buf[100];
2860 unsigned int bcnt,ccnt;
2861
Mike Iselyc05c0462006-06-25 20:04:25 -03002862 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002863 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00002864 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002865 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03002866 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002867
Mike Iselyfe23a282007-01-20 00:10:55 -03002868 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002869 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
2870 cptr->info->name);
2871 value = 0;
2872 cptr->info->get_value(cptr,&value);
2873 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
2874 buf+bcnt,
2875 sizeof(buf)-bcnt,&ccnt);
2876 bcnt += ccnt;
2877 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
2878 get_ctrl_typename(cptr->info->type));
2879 pvr2_trace(PVR2_TRACE_CTL,
2880 "/*--TRACE_COMMIT--*/ %.*s",
2881 bcnt,buf);
2882 }
2883
2884 if (!commit_flag) {
2885 /* Nothing has changed */
2886 return 0;
2887 }
2888
Mike Isely681c7392007-11-26 01:48:52 -03002889 hdw->state_pipeline_config = 0;
2890 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2891 pvr2_hdw_state_sched(hdw);
2892
2893 return !0;
2894}
2895
2896
2897/* Perform all operations needed to commit all control changes. This must
2898 be performed in synchronization with the pipeline state and is thus
2899 expected to be called as part of the driver's worker thread. Return
2900 true if commit successful, otherwise return false to indicate that
2901 commit isn't possible at this time. */
2902static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
2903{
2904 unsigned int idx;
2905 struct pvr2_ctrl *cptr;
2906 int disruptive_change;
2907
Mike Iselyab062fe2008-06-30 03:32:35 -03002908 /* Handle some required side effects when the video standard is
2909 changed.... */
Mike Iselyd8554972006-06-26 20:58:46 -03002910 if (hdw->std_dirty) {
Mike Iselyd8554972006-06-26 20:58:46 -03002911 int nvres;
Mike Isely00528d92008-06-30 03:35:52 -03002912 int gop_size;
Mike Iselyd8554972006-06-26 20:58:46 -03002913 if (hdw->std_mask_cur & V4L2_STD_525_60) {
2914 nvres = 480;
Mike Isely00528d92008-06-30 03:35:52 -03002915 gop_size = 15;
Mike Iselyd8554972006-06-26 20:58:46 -03002916 } else {
2917 nvres = 576;
Mike Isely00528d92008-06-30 03:35:52 -03002918 gop_size = 12;
Mike Iselyd8554972006-06-26 20:58:46 -03002919 }
Mike Isely00528d92008-06-30 03:35:52 -03002920 /* Rewrite the vertical resolution to be appropriate to the
2921 video standard that has been selected. */
Mike Iselyd8554972006-06-26 20:58:46 -03002922 if (nvres != hdw->res_ver_val) {
2923 hdw->res_ver_val = nvres;
2924 hdw->res_ver_dirty = !0;
2925 }
Mike Isely00528d92008-06-30 03:35:52 -03002926 /* Rewrite the GOP size to be appropriate to the video
2927 standard that has been selected. */
2928 if (gop_size != hdw->enc_ctl_state.video_gop_size) {
2929 struct v4l2_ext_controls cs;
2930 struct v4l2_ext_control c1;
2931 memset(&cs, 0, sizeof(cs));
2932 memset(&c1, 0, sizeof(c1));
2933 cs.controls = &c1;
2934 cs.count = 1;
2935 c1.id = V4L2_CID_MPEG_VIDEO_GOP_SIZE;
2936 c1.value = gop_size;
2937 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,
2938 VIDIOC_S_EXT_CTRLS);
2939 }
Mike Iselyd8554972006-06-26 20:58:46 -03002940 }
2941
Mike Isely38d9a2c2008-03-28 05:30:48 -03002942 if (hdw->input_dirty && hdw->state_pathway_ok &&
Mike Isely62433e32008-04-22 14:45:40 -03002943 (((hdw->input_val == PVR2_CVAL_INPUT_DTV) ?
2944 PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG) !=
2945 hdw->pathway_state)) {
2946 /* Change of mode being asked for... */
2947 hdw->state_pathway_ok = 0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03002948 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03002949 }
2950 if (!hdw->state_pathway_ok) {
2951 /* Can't commit anything until pathway is ok. */
2952 return 0;
2953 }
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03002954 /* The broadcast decoder can only scale down, so if
2955 * res_*_dirty && crop window < output format ==> enlarge crop.
2956 *
2957 * The mpeg encoder receives fields of res_hor_val dots and
2958 * res_ver_val halflines. Limits: hor<=720, ver<=576.
2959 */
2960 if (hdw->res_hor_dirty && hdw->cropw_val < hdw->res_hor_val) {
2961 hdw->cropw_val = hdw->res_hor_val;
2962 hdw->cropw_dirty = !0;
2963 } else if (hdw->cropw_dirty) {
2964 hdw->res_hor_dirty = !0; /* must rescale */
2965 hdw->res_hor_val = min(720, hdw->cropw_val);
2966 }
2967 if (hdw->res_ver_dirty && hdw->croph_val < hdw->res_ver_val) {
2968 hdw->croph_val = hdw->res_ver_val;
2969 hdw->croph_dirty = !0;
2970 } else if (hdw->croph_dirty) {
2971 int nvres = hdw->std_mask_cur & V4L2_STD_525_60 ? 480 : 576;
2972 hdw->res_ver_dirty = !0;
2973 hdw->res_ver_val = min(nvres, hdw->croph_val);
2974 }
2975
Mike Isely681c7392007-11-26 01:48:52 -03002976 /* If any of the below has changed, then we can't do the update
2977 while the pipeline is running. Pipeline must be paused first
2978 and decoder -> encoder connection be made quiescent before we
2979 can proceed. */
2980 disruptive_change =
2981 (hdw->std_dirty ||
2982 hdw->enc_unsafe_stale ||
2983 hdw->srate_dirty ||
2984 hdw->res_ver_dirty ||
2985 hdw->res_hor_dirty ||
Mike Isely755879c2008-08-31 20:50:59 -03002986 hdw->cropw_dirty ||
2987 hdw->croph_dirty ||
Mike Isely681c7392007-11-26 01:48:52 -03002988 hdw->input_dirty ||
2989 (hdw->active_stream_type != hdw->desired_stream_type));
2990 if (disruptive_change && !hdw->state_pipeline_idle) {
2991 /* Pipeline is not idle; we can't proceed. Arrange to
2992 cause pipeline to stop so that we can try this again
2993 later.... */
2994 hdw->state_pipeline_pause = !0;
2995 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002996 }
2997
Mike Iselyb30d2442006-06-25 20:05:01 -03002998 if (hdw->srate_dirty) {
2999 /* Write new sample rate into control structure since
3000 * the master copy is stale. We must track srate
3001 * separate from the mpeg control structure because
3002 * other logic also uses this value. */
3003 struct v4l2_ext_controls cs;
3004 struct v4l2_ext_control c1;
3005 memset(&cs,0,sizeof(cs));
3006 memset(&c1,0,sizeof(c1));
3007 cs.controls = &c1;
3008 cs.count = 1;
3009 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
3010 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03003011 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03003012 }
Mike Iselyc05c0462006-06-25 20:04:25 -03003013
Mike Iselyd8554972006-06-26 20:58:46 -03003014 /* Scan i2c core at this point - before we clear all the dirty
3015 bits. Various parts of the i2c core will notice dirty bits as
3016 appropriate and arrange to broadcast or directly send updates to
3017 the client drivers in order to keep everything in sync */
3018 pvr2_i2c_core_check_stale(hdw);
3019
Mike Isely681c7392007-11-26 01:48:52 -03003020 if (hdw->active_stream_type != hdw->desired_stream_type) {
3021 /* Handle any side effects of stream config here */
3022 hdw->active_stream_type = hdw->desired_stream_type;
3023 }
3024
Mike Isely1df59f02008-04-21 03:50:39 -03003025 if (hdw->hdw_desc->signal_routing_scheme ==
3026 PVR2_ROUTING_SCHEME_GOTVIEW) {
3027 u32 b;
3028 /* Handle GOTVIEW audio switching */
3029 pvr2_hdw_gpio_get_out(hdw,&b);
3030 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3031 /* Set GPIO 11 */
3032 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),~0);
3033 } else {
3034 /* Clear GPIO 11 */
3035 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),0);
3036 }
3037 }
3038
Mike Isely5ceaad12009-03-07 00:01:20 -03003039 for (idx = 0; idx < hdw->control_cnt; idx++) {
3040 cptr = hdw->controls + idx;
3041 if (!cptr->info->clear_dirty) continue;
3042 cptr->info->clear_dirty(cptr);
3043 }
3044
3045 /* Check and update state for all sub-devices. */
3046 pvr2_subdev_update(hdw);
3047
Mike Iselyd8554972006-06-26 20:58:46 -03003048 /* Now execute i2c core update */
3049 pvr2_i2c_core_sync(hdw);
3050
Mike Isely62433e32008-04-22 14:45:40 -03003051 if ((hdw->pathway_state == PVR2_PATHWAY_ANALOG) &&
3052 hdw->state_encoder_run) {
3053 /* If encoder isn't running or it can't be touched, then
3054 this will get worked out later when we start the
3055 encoder. */
Mike Isely681c7392007-11-26 01:48:52 -03003056 if (pvr2_encoder_adjust(hdw) < 0) return !0;
3057 }
Mike Iselyd8554972006-06-26 20:58:46 -03003058
Mike Isely681c7392007-11-26 01:48:52 -03003059 hdw->state_pipeline_config = !0;
Mike Isely432907f2008-08-31 21:02:20 -03003060 /* Hardware state may have changed in a way to cause the cropping
3061 capabilities to have changed. So mark it stale, which will
3062 cause a later re-fetch. */
Mike Isely681c7392007-11-26 01:48:52 -03003063 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3064 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003065}
3066
3067
3068int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
3069{
Mike Isely681c7392007-11-26 01:48:52 -03003070 int fl;
3071 LOCK_TAKE(hdw->big_lock);
3072 fl = pvr2_hdw_commit_setup(hdw);
3073 LOCK_GIVE(hdw->big_lock);
3074 if (!fl) return 0;
3075 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003076}
3077
3078
Mike Isely681c7392007-11-26 01:48:52 -03003079static void pvr2_hdw_worker_i2c(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003080{
Mike Isely681c7392007-11-26 01:48:52 -03003081 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,worki2csync);
Mike Iselyd8554972006-06-26 20:58:46 -03003082 LOCK_TAKE(hdw->big_lock); do {
3083 pvr2_i2c_core_sync(hdw);
3084 } while (0); LOCK_GIVE(hdw->big_lock);
3085}
3086
3087
Mike Isely681c7392007-11-26 01:48:52 -03003088static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003089{
Mike Isely681c7392007-11-26 01:48:52 -03003090 int fl = 0;
3091 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03003092 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03003093 fl = pvr2_hdw_state_eval(hdw);
3094 } while (0); LOCK_GIVE(hdw->big_lock);
3095 if (fl && hdw->state_func) {
3096 hdw->state_func(hdw->state_data);
3097 }
3098}
3099
3100
Mike Isely681c7392007-11-26 01:48:52 -03003101static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03003102{
Mike Isely681c7392007-11-26 01:48:52 -03003103 return wait_event_interruptible(
3104 hdw->state_wait_data,
3105 (hdw->state_stale == 0) &&
3106 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03003107}
3108
Mike Isely681c7392007-11-26 01:48:52 -03003109
Mike Iselyd8554972006-06-26 20:58:46 -03003110/* Return name for this driver instance */
3111const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
3112{
3113 return hdw->name;
3114}
3115
3116
Mike Isely78a47102007-11-26 01:58:20 -03003117const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
3118{
3119 return hdw->hdw_desc->description;
3120}
3121
3122
3123const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
3124{
3125 return hdw->hdw_desc->shortname;
3126}
3127
3128
Mike Iselyd8554972006-06-26 20:58:46 -03003129int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
3130{
3131 int result;
3132 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003133 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03003134 result = pvr2_send_request(hdw,
3135 hdw->cmd_buffer,1,
3136 hdw->cmd_buffer,1);
3137 if (result < 0) break;
3138 result = (hdw->cmd_buffer[0] != 0);
3139 } while(0); LOCK_GIVE(hdw->ctl_lock);
3140 return result;
3141}
3142
3143
Mike Isely18103c572007-01-20 00:09:47 -03003144/* Execute poll of tuner status */
3145void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003146{
Mike Iselyd8554972006-06-26 20:58:46 -03003147 LOCK_TAKE(hdw->big_lock); do {
Mike Iselya51f5002009-03-06 23:30:37 -03003148 pvr2_hdw_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003149 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c572007-01-20 00:09:47 -03003150}
3151
3152
Mike Isely432907f2008-08-31 21:02:20 -03003153static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw)
3154{
3155 if (!hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003156 return 0;
3157 }
Mike Iselya51f5002009-03-06 23:30:37 -03003158 pvr2_hdw_status_poll(hdw);
Mike Isely432907f2008-08-31 21:02:20 -03003159 if (hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003160 return -EIO;
3161 }
3162 return 0;
3163}
3164
3165
3166/* Return information about cropping capabilities */
3167int pvr2_hdw_get_cropcap(struct pvr2_hdw *hdw, struct v4l2_cropcap *pp)
3168{
3169 int stat = 0;
3170 LOCK_TAKE(hdw->big_lock);
3171 stat = pvr2_hdw_check_cropcap(hdw);
3172 if (!stat) {
Mike Isely432907f2008-08-31 21:02:20 -03003173 memcpy(pp, &hdw->cropcap_info, sizeof(hdw->cropcap_info));
3174 }
3175 LOCK_GIVE(hdw->big_lock);
3176 return stat;
3177}
3178
3179
Mike Isely18103c572007-01-20 00:09:47 -03003180/* Return information about the tuner */
3181int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
3182{
3183 LOCK_TAKE(hdw->big_lock); do {
3184 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -03003185 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -03003186 }
3187 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
3188 } while (0); LOCK_GIVE(hdw->big_lock);
3189 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003190}
3191
3192
3193/* Get handle to video output stream */
3194struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
3195{
3196 return hp->vid_stream;
3197}
3198
3199
3200void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
3201{
Mike Isely4f1a3e52006-06-25 20:04:31 -03003202 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003203 LOCK_TAKE(hdw->big_lock); do {
Mike Isely4f1a3e52006-06-25 20:04:31 -03003204 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Isely5ceaad12009-03-07 00:01:20 -03003205 hdw->log_requested = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003206 pvr2_i2c_core_check_stale(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003207 pvr2_i2c_core_sync(hdw);
Mike Iselya51f5002009-03-06 23:30:37 -03003208 hdw->log_requested = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03003209 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03003210 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03003211 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03003212 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003213 } while (0); LOCK_GIVE(hdw->big_lock);
3214}
3215
Mike Isely4db666c2007-09-08 22:16:27 -03003216
3217/* Grab EEPROM contents, needed for direct method. */
3218#define EEPROM_SIZE 8192
3219#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3220static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
3221{
3222 struct i2c_msg msg[2];
3223 u8 *eeprom;
3224 u8 iadd[2];
3225 u8 addr;
3226 u16 eepromSize;
3227 unsigned int offs;
3228 int ret;
3229 int mode16 = 0;
3230 unsigned pcnt,tcnt;
3231 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
3232 if (!eeprom) {
3233 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3234 "Failed to allocate memory"
3235 " required to read eeprom");
3236 return NULL;
3237 }
3238
3239 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3240 hdw->eeprom_addr);
3241 addr = hdw->eeprom_addr;
3242 /* Seems that if the high bit is set, then the *real* eeprom
3243 address is shifted right now bit position (noticed this in
3244 newer PVR USB2 hardware) */
3245 if (addr & 0x80) addr >>= 1;
3246
3247 /* FX2 documentation states that a 16bit-addressed eeprom is
3248 expected if the I2C address is an odd number (yeah, this is
3249 strange but it's what they do) */
3250 mode16 = (addr & 1);
3251 eepromSize = (mode16 ? EEPROM_SIZE : 256);
3252 trace_eeprom("Examining %d byte eeprom at location 0x%x"
3253 " using %d bit addressing",eepromSize,addr,
3254 mode16 ? 16 : 8);
3255
3256 msg[0].addr = addr;
3257 msg[0].flags = 0;
3258 msg[0].len = mode16 ? 2 : 1;
3259 msg[0].buf = iadd;
3260 msg[1].addr = addr;
3261 msg[1].flags = I2C_M_RD;
3262
3263 /* We have to do the actual eeprom data fetch ourselves, because
3264 (1) we're only fetching part of the eeprom, and (2) if we were
3265 getting the whole thing our I2C driver can't grab it in one
3266 pass - which is what tveeprom is otherwise going to attempt */
3267 memset(eeprom,0,EEPROM_SIZE);
3268 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
3269 pcnt = 16;
3270 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
3271 offs = tcnt + (eepromSize - EEPROM_SIZE);
3272 if (mode16) {
3273 iadd[0] = offs >> 8;
3274 iadd[1] = offs;
3275 } else {
3276 iadd[0] = offs;
3277 }
3278 msg[1].len = pcnt;
3279 msg[1].buf = eeprom+tcnt;
3280 if ((ret = i2c_transfer(&hdw->i2c_adap,
3281 msg,ARRAY_SIZE(msg))) != 2) {
3282 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3283 "eeprom fetch set offs err=%d",ret);
3284 kfree(eeprom);
3285 return NULL;
3286 }
3287 }
3288 return eeprom;
3289}
3290
3291
3292void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
3293 int prom_flag,
3294 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003295{
3296 int ret;
3297 u16 address;
3298 unsigned int pipe;
3299 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00003300 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03003301
3302 if (!enable_flag) {
3303 pvr2_trace(PVR2_TRACE_FIRMWARE,
3304 "Cleaning up after CPU firmware fetch");
3305 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003306 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003307 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03003308 if (hdw->fw_cpu_flag) {
3309 /* Now release the CPU. It will disconnect
3310 and reconnect later. */
3311 pvr2_hdw_cpureset_assert(hdw,0);
3312 }
Mike Iselyd8554972006-06-26 20:58:46 -03003313 break;
3314 }
3315
Mike Isely4db666c2007-09-08 22:16:27 -03003316 hdw->fw_cpu_flag = (prom_flag == 0);
3317 if (hdw->fw_cpu_flag) {
3318 pvr2_trace(PVR2_TRACE_FIRMWARE,
3319 "Preparing to suck out CPU firmware");
3320 hdw->fw_size = 0x2000;
3321 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
3322 if (!hdw->fw_buffer) {
3323 hdw->fw_size = 0;
3324 break;
3325 }
3326
3327 /* We have to hold the CPU during firmware upload. */
3328 pvr2_hdw_cpureset_assert(hdw,1);
3329
3330 /* download the firmware from address 0000-1fff in 2048
3331 (=0x800) bytes chunk. */
3332
3333 pvr2_trace(PVR2_TRACE_FIRMWARE,
3334 "Grabbing CPU firmware");
3335 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
3336 for(address = 0; address < hdw->fw_size;
3337 address += 0x800) {
3338 ret = usb_control_msg(hdw->usb_dev,pipe,
3339 0xa0,0xc0,
3340 address,0,
3341 hdw->fw_buffer+address,
3342 0x800,HZ);
3343 if (ret < 0) break;
3344 }
3345
3346 pvr2_trace(PVR2_TRACE_FIRMWARE,
3347 "Done grabbing CPU firmware");
3348 } else {
3349 pvr2_trace(PVR2_TRACE_FIRMWARE,
3350 "Sucking down EEPROM contents");
3351 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
3352 if (!hdw->fw_buffer) {
3353 pvr2_trace(PVR2_TRACE_FIRMWARE,
3354 "EEPROM content suck failed.");
3355 break;
3356 }
3357 hdw->fw_size = EEPROM_SIZE;
3358 pvr2_trace(PVR2_TRACE_FIRMWARE,
3359 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03003360 }
3361
Mike Iselyd8554972006-06-26 20:58:46 -03003362 } while (0); LOCK_GIVE(hdw->big_lock);
3363}
3364
3365
3366/* Return true if we're in a mode for retrieval CPU firmware */
3367int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
3368{
Al Viro5fa12472008-03-29 03:07:38 +00003369 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003370}
3371
3372
3373int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
3374 char *buf,unsigned int cnt)
3375{
3376 int ret = -EINVAL;
3377 LOCK_TAKE(hdw->big_lock); do {
3378 if (!buf) break;
3379 if (!cnt) break;
3380
3381 if (!hdw->fw_buffer) {
3382 ret = -EIO;
3383 break;
3384 }
3385
3386 if (offs >= hdw->fw_size) {
3387 pvr2_trace(PVR2_TRACE_FIRMWARE,
3388 "Read firmware data offs=%d EOF",
3389 offs);
3390 ret = 0;
3391 break;
3392 }
3393
3394 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
3395
3396 memcpy(buf,hdw->fw_buffer+offs,cnt);
3397
3398 pvr2_trace(PVR2_TRACE_FIRMWARE,
3399 "Read firmware data offs=%d cnt=%d",
3400 offs,cnt);
3401 ret = cnt;
3402 } while (0); LOCK_GIVE(hdw->big_lock);
3403
3404 return ret;
3405}
3406
3407
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003408int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003409 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03003410{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003411 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003412 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
3413 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
3414 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003415 default: return -1;
3416 }
Mike Iselyd8554972006-06-26 20:58:46 -03003417}
3418
3419
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03003420/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003421void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003422 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03003423{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003424 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003425 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
3426 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
3427 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003428 default: break;
3429 }
Mike Iselyd8554972006-06-26 20:58:46 -03003430}
3431
3432
David Howells7d12e782006-10-05 14:55:46 +01003433static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003434{
3435 struct pvr2_hdw *hdw = urb->context;
3436 hdw->ctl_write_pend_flag = 0;
3437 if (hdw->ctl_read_pend_flag) return;
3438 complete(&hdw->ctl_done);
3439}
3440
3441
David Howells7d12e782006-10-05 14:55:46 +01003442static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003443{
3444 struct pvr2_hdw *hdw = urb->context;
3445 hdw->ctl_read_pend_flag = 0;
3446 if (hdw->ctl_write_pend_flag) return;
3447 complete(&hdw->ctl_done);
3448}
3449
3450
3451static void pvr2_ctl_timeout(unsigned long data)
3452{
3453 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3454 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3455 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003456 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003457 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003458 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003459 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03003460 }
3461}
3462
3463
Mike Iselye61b6fc2006-07-18 22:42:18 -03003464/* Issue a command and get a response from the device. This extended
3465 version includes a probe flag (which if set means that device errors
3466 should not be logged or treated as fatal) and a timeout in jiffies.
3467 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003468static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
3469 unsigned int timeout,int probe_fl,
3470 void *write_data,unsigned int write_len,
3471 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03003472{
3473 unsigned int idx;
3474 int status = 0;
3475 struct timer_list timer;
3476 if (!hdw->ctl_lock_held) {
3477 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3478 "Attempted to execute control transfer"
3479 " without lock!!");
3480 return -EDEADLK;
3481 }
Mike Isely681c7392007-11-26 01:48:52 -03003482 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03003483 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3484 "Attempted to execute control transfer"
3485 " when device not ok");
3486 return -EIO;
3487 }
3488 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
3489 if (!probe_fl) {
3490 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3491 "Attempted to execute control transfer"
3492 " when USB is disconnected");
3493 }
3494 return -ENOTTY;
3495 }
3496
3497 /* Ensure that we have sane parameters */
3498 if (!write_data) write_len = 0;
3499 if (!read_data) read_len = 0;
3500 if (write_len > PVR2_CTL_BUFFSIZE) {
3501 pvr2_trace(
3502 PVR2_TRACE_ERROR_LEGS,
3503 "Attempted to execute %d byte"
3504 " control-write transfer (limit=%d)",
3505 write_len,PVR2_CTL_BUFFSIZE);
3506 return -EINVAL;
3507 }
3508 if (read_len > PVR2_CTL_BUFFSIZE) {
3509 pvr2_trace(
3510 PVR2_TRACE_ERROR_LEGS,
3511 "Attempted to execute %d byte"
3512 " control-read transfer (limit=%d)",
3513 write_len,PVR2_CTL_BUFFSIZE);
3514 return -EINVAL;
3515 }
3516 if ((!write_len) && (!read_len)) {
3517 pvr2_trace(
3518 PVR2_TRACE_ERROR_LEGS,
3519 "Attempted to execute null control transfer?");
3520 return -EINVAL;
3521 }
3522
3523
3524 hdw->cmd_debug_state = 1;
3525 if (write_len) {
3526 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
3527 } else {
3528 hdw->cmd_debug_code = 0;
3529 }
3530 hdw->cmd_debug_write_len = write_len;
3531 hdw->cmd_debug_read_len = read_len;
3532
3533 /* Initialize common stuff */
3534 init_completion(&hdw->ctl_done);
3535 hdw->ctl_timeout_flag = 0;
3536 hdw->ctl_write_pend_flag = 0;
3537 hdw->ctl_read_pend_flag = 0;
3538 init_timer(&timer);
3539 timer.expires = jiffies + timeout;
3540 timer.data = (unsigned long)hdw;
3541 timer.function = pvr2_ctl_timeout;
3542
3543 if (write_len) {
3544 hdw->cmd_debug_state = 2;
3545 /* Transfer write data to internal buffer */
3546 for (idx = 0; idx < write_len; idx++) {
3547 hdw->ctl_write_buffer[idx] =
3548 ((unsigned char *)write_data)[idx];
3549 }
3550 /* Initiate a write request */
3551 usb_fill_bulk_urb(hdw->ctl_write_urb,
3552 hdw->usb_dev,
3553 usb_sndbulkpipe(hdw->usb_dev,
3554 PVR2_CTL_WRITE_ENDPOINT),
3555 hdw->ctl_write_buffer,
3556 write_len,
3557 pvr2_ctl_write_complete,
3558 hdw);
3559 hdw->ctl_write_urb->actual_length = 0;
3560 hdw->ctl_write_pend_flag = !0;
3561 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
3562 if (status < 0) {
3563 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3564 "Failed to submit write-control"
3565 " URB status=%d",status);
3566 hdw->ctl_write_pend_flag = 0;
3567 goto done;
3568 }
3569 }
3570
3571 if (read_len) {
3572 hdw->cmd_debug_state = 3;
3573 memset(hdw->ctl_read_buffer,0x43,read_len);
3574 /* Initiate a read request */
3575 usb_fill_bulk_urb(hdw->ctl_read_urb,
3576 hdw->usb_dev,
3577 usb_rcvbulkpipe(hdw->usb_dev,
3578 PVR2_CTL_READ_ENDPOINT),
3579 hdw->ctl_read_buffer,
3580 read_len,
3581 pvr2_ctl_read_complete,
3582 hdw);
3583 hdw->ctl_read_urb->actual_length = 0;
3584 hdw->ctl_read_pend_flag = !0;
3585 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
3586 if (status < 0) {
3587 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3588 "Failed to submit read-control"
3589 " URB status=%d",status);
3590 hdw->ctl_read_pend_flag = 0;
3591 goto done;
3592 }
3593 }
3594
3595 /* Start timer */
3596 add_timer(&timer);
3597
3598 /* Now wait for all I/O to complete */
3599 hdw->cmd_debug_state = 4;
3600 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3601 wait_for_completion(&hdw->ctl_done);
3602 }
3603 hdw->cmd_debug_state = 5;
3604
3605 /* Stop timer */
3606 del_timer_sync(&timer);
3607
3608 hdw->cmd_debug_state = 6;
3609 status = 0;
3610
3611 if (hdw->ctl_timeout_flag) {
3612 status = -ETIMEDOUT;
3613 if (!probe_fl) {
3614 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3615 "Timed out control-write");
3616 }
3617 goto done;
3618 }
3619
3620 if (write_len) {
3621 /* Validate results of write request */
3622 if ((hdw->ctl_write_urb->status != 0) &&
3623 (hdw->ctl_write_urb->status != -ENOENT) &&
3624 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3625 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3626 /* USB subsystem is reporting some kind of failure
3627 on the write */
3628 status = hdw->ctl_write_urb->status;
3629 if (!probe_fl) {
3630 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3631 "control-write URB failure,"
3632 " status=%d",
3633 status);
3634 }
3635 goto done;
3636 }
3637 if (hdw->ctl_write_urb->actual_length < write_len) {
3638 /* Failed to write enough data */
3639 status = -EIO;
3640 if (!probe_fl) {
3641 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3642 "control-write URB short,"
3643 " expected=%d got=%d",
3644 write_len,
3645 hdw->ctl_write_urb->actual_length);
3646 }
3647 goto done;
3648 }
3649 }
3650 if (read_len) {
3651 /* Validate results of read request */
3652 if ((hdw->ctl_read_urb->status != 0) &&
3653 (hdw->ctl_read_urb->status != -ENOENT) &&
3654 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3655 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3656 /* USB subsystem is reporting some kind of failure
3657 on the read */
3658 status = hdw->ctl_read_urb->status;
3659 if (!probe_fl) {
3660 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3661 "control-read URB failure,"
3662 " status=%d",
3663 status);
3664 }
3665 goto done;
3666 }
3667 if (hdw->ctl_read_urb->actual_length < read_len) {
3668 /* Failed to read enough data */
3669 status = -EIO;
3670 if (!probe_fl) {
3671 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3672 "control-read URB short,"
3673 " expected=%d got=%d",
3674 read_len,
3675 hdw->ctl_read_urb->actual_length);
3676 }
3677 goto done;
3678 }
3679 /* Transfer retrieved data out from internal buffer */
3680 for (idx = 0; idx < read_len; idx++) {
3681 ((unsigned char *)read_data)[idx] =
3682 hdw->ctl_read_buffer[idx];
3683 }
3684 }
3685
3686 done:
3687
3688 hdw->cmd_debug_state = 0;
3689 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003690 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003691 }
3692 return status;
3693}
3694
3695
3696int pvr2_send_request(struct pvr2_hdw *hdw,
3697 void *write_data,unsigned int write_len,
3698 void *read_data,unsigned int read_len)
3699{
3700 return pvr2_send_request_ex(hdw,HZ*4,0,
3701 write_data,write_len,
3702 read_data,read_len);
3703}
3704
Mike Isely1c9d10d2008-03-28 05:38:54 -03003705
3706static int pvr2_issue_simple_cmd(struct pvr2_hdw *hdw,u32 cmdcode)
3707{
3708 int ret;
3709 unsigned int cnt = 1;
3710 unsigned int args = 0;
3711 LOCK_TAKE(hdw->ctl_lock);
3712 hdw->cmd_buffer[0] = cmdcode & 0xffu;
3713 args = (cmdcode >> 8) & 0xffu;
3714 args = (args > 2) ? 2 : args;
3715 if (args) {
3716 cnt += args;
3717 hdw->cmd_buffer[1] = (cmdcode >> 16) & 0xffu;
3718 if (args > 1) {
3719 hdw->cmd_buffer[2] = (cmdcode >> 24) & 0xffu;
3720 }
3721 }
3722 if (pvrusb2_debug & PVR2_TRACE_INIT) {
3723 unsigned int idx;
3724 unsigned int ccnt,bcnt;
3725 char tbuf[50];
3726 cmdcode &= 0xffu;
3727 bcnt = 0;
3728 ccnt = scnprintf(tbuf+bcnt,
3729 sizeof(tbuf)-bcnt,
3730 "Sending FX2 command 0x%x",cmdcode);
3731 bcnt += ccnt;
3732 for (idx = 0; idx < ARRAY_SIZE(pvr2_fx2cmd_desc); idx++) {
3733 if (pvr2_fx2cmd_desc[idx].id == cmdcode) {
3734 ccnt = scnprintf(tbuf+bcnt,
3735 sizeof(tbuf)-bcnt,
3736 " \"%s\"",
3737 pvr2_fx2cmd_desc[idx].desc);
3738 bcnt += ccnt;
3739 break;
3740 }
3741 }
3742 if (args) {
3743 ccnt = scnprintf(tbuf+bcnt,
3744 sizeof(tbuf)-bcnt,
3745 " (%u",hdw->cmd_buffer[1]);
3746 bcnt += ccnt;
3747 if (args > 1) {
3748 ccnt = scnprintf(tbuf+bcnt,
3749 sizeof(tbuf)-bcnt,
3750 ",%u",hdw->cmd_buffer[2]);
3751 bcnt += ccnt;
3752 }
3753 ccnt = scnprintf(tbuf+bcnt,
3754 sizeof(tbuf)-bcnt,
3755 ")");
3756 bcnt += ccnt;
3757 }
3758 pvr2_trace(PVR2_TRACE_INIT,"%.*s",bcnt,tbuf);
3759 }
3760 ret = pvr2_send_request(hdw,hdw->cmd_buffer,cnt,NULL,0);
3761 LOCK_GIVE(hdw->ctl_lock);
3762 return ret;
3763}
3764
3765
Mike Iselyd8554972006-06-26 20:58:46 -03003766int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3767{
3768 int ret;
3769
3770 LOCK_TAKE(hdw->ctl_lock);
3771
Michael Krufky8d364362007-01-22 02:17:55 -03003772 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003773 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3774 hdw->cmd_buffer[5] = 0;
3775 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3776 hdw->cmd_buffer[7] = reg & 0xff;
3777
3778
3779 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3780
3781 LOCK_GIVE(hdw->ctl_lock);
3782
3783 return ret;
3784}
3785
3786
Adrian Bunk07e337e2006-06-30 11:30:20 -03003787static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03003788{
3789 int ret = 0;
3790
3791 LOCK_TAKE(hdw->ctl_lock);
3792
Michael Krufky8d364362007-01-22 02:17:55 -03003793 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003794 hdw->cmd_buffer[1] = 0;
3795 hdw->cmd_buffer[2] = 0;
3796 hdw->cmd_buffer[3] = 0;
3797 hdw->cmd_buffer[4] = 0;
3798 hdw->cmd_buffer[5] = 0;
3799 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3800 hdw->cmd_buffer[7] = reg & 0xff;
3801
3802 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
3803 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
3804
3805 LOCK_GIVE(hdw->ctl_lock);
3806
3807 return ret;
3808}
3809
3810
Mike Isely681c7392007-11-26 01:48:52 -03003811void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003812{
3813 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03003814 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3815 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03003816 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003817 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003818 }
Mike Isely681c7392007-11-26 01:48:52 -03003819 hdw->flag_ok = 0;
3820 trace_stbit("flag_ok",hdw->flag_ok);
3821 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003822}
3823
3824
3825void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
3826{
3827 int ret;
3828 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003829 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Alan Stern011b15d2008-11-04 11:29:27 -05003830 if (ret == 0) {
Mike Iselyd8554972006-06-26 20:58:46 -03003831 ret = usb_reset_device(hdw->usb_dev);
3832 usb_unlock_device(hdw->usb_dev);
3833 } else {
3834 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3835 "Failed to lock USB device ret=%d",ret);
3836 }
3837 if (init_pause_msec) {
3838 pvr2_trace(PVR2_TRACE_INFO,
3839 "Waiting %u msec for hardware to settle",
3840 init_pause_msec);
3841 msleep(init_pause_msec);
3842 }
3843
3844}
3845
3846
3847void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
3848{
3849 char da[1];
3850 unsigned int pipe;
3851 int ret;
3852
3853 if (!hdw->usb_dev) return;
3854
3855 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
3856
3857 da[0] = val ? 0x01 : 0x00;
3858
3859 /* Write the CPUCS register on the 8051. The lsb of the register
3860 is the reset bit; a 1 asserts reset while a 0 clears it. */
3861 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
3862 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
3863 if (ret < 0) {
3864 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3865 "cpureset_assert(%d) error=%d",val,ret);
3866 pvr2_hdw_render_useless(hdw);
3867 }
3868}
3869
3870
3871int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
3872{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003873 return pvr2_issue_simple_cmd(hdw,FX2CMD_DEEP_RESET);
Mike Iselyd8554972006-06-26 20:58:46 -03003874}
3875
3876
Michael Krufkye1edb192008-04-22 14:45:39 -03003877int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
3878{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003879 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_ON);
Michael Krufkye1edb192008-04-22 14:45:39 -03003880}
3881
Mike Isely1c9d10d2008-03-28 05:38:54 -03003882
Michael Krufkye1edb192008-04-22 14:45:39 -03003883int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
3884{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003885 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_OFF);
Michael Krufkye1edb192008-04-22 14:45:39 -03003886}
3887
Mike Iselyd8554972006-06-26 20:58:46 -03003888
3889int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
3890{
3891 if (!hdw->decoder_ctrl) {
3892 pvr2_trace(PVR2_TRACE_INIT,
3893 "Unable to reset decoder: nothing attached");
3894 return -ENOTTY;
3895 }
3896
3897 if (!hdw->decoder_ctrl->force_reset) {
3898 pvr2_trace(PVR2_TRACE_INIT,
3899 "Unable to reset decoder: not implemented");
3900 return -ENOTTY;
3901 }
3902
3903 pvr2_trace(PVR2_TRACE_INIT,
3904 "Requesting decoder reset");
3905 hdw->decoder_ctrl->force_reset(hdw->decoder_ctrl->ctxt);
3906 return 0;
3907}
3908
3909
Mike Isely62433e32008-04-22 14:45:40 -03003910static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003911{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003912 hdw->flag_ok = !0;
3913 return pvr2_issue_simple_cmd(hdw,
3914 FX2CMD_HCW_DEMOD_RESETIN |
3915 (1 << 8) |
3916 ((onoff ? 1 : 0) << 16));
Mike Isely84147f32008-04-22 14:45:40 -03003917}
3918
Mike Isely84147f32008-04-22 14:45:40 -03003919
Mike Isely62433e32008-04-22 14:45:40 -03003920static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003921{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003922 hdw->flag_ok = !0;
3923 return pvr2_issue_simple_cmd(hdw,(onoff ?
3924 FX2CMD_ONAIR_DTV_POWER_ON :
3925 FX2CMD_ONAIR_DTV_POWER_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03003926}
3927
Mike Isely62433e32008-04-22 14:45:40 -03003928
3929static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw,
3930 int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003931{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003932 return pvr2_issue_simple_cmd(hdw,(onoff ?
3933 FX2CMD_ONAIR_DTV_STREAMING_ON :
3934 FX2CMD_ONAIR_DTV_STREAMING_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03003935}
3936
Mike Isely62433e32008-04-22 14:45:40 -03003937
3938static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw *hdw,int digitalFl)
3939{
3940 int cmode;
3941 /* Compare digital/analog desired setting with current setting. If
3942 they don't match, fix it... */
3943 cmode = (digitalFl ? PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG);
3944 if (cmode == hdw->pathway_state) {
3945 /* They match; nothing to do */
3946 return;
3947 }
3948
3949 switch (hdw->hdw_desc->digital_control_scheme) {
3950 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
3951 pvr2_hdw_cmd_hcw_demod_reset(hdw,digitalFl);
3952 if (cmode == PVR2_PATHWAY_ANALOG) {
3953 /* If moving to analog mode, also force the decoder
3954 to reset. If no decoder is attached, then it's
3955 ok to ignore this because if/when the decoder
3956 attaches, it will reset itself at that time. */
3957 pvr2_hdw_cmd_decoder_reset(hdw);
3958 }
3959 break;
3960 case PVR2_DIGITAL_SCHEME_ONAIR:
3961 /* Supposedly we should always have the power on whether in
3962 digital or analog mode. But for now do what appears to
3963 work... */
Mike Iselybb0c2fe2008-03-28 05:41:19 -03003964 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw,digitalFl);
Mike Isely62433e32008-04-22 14:45:40 -03003965 break;
3966 default: break;
3967 }
3968
Mike Isely1b9c18c2008-04-22 14:45:41 -03003969 pvr2_hdw_untrip_unlocked(hdw);
Mike Isely62433e32008-04-22 14:45:40 -03003970 hdw->pathway_state = cmode;
3971}
3972
3973
Adrian Bunke9b59f62008-05-10 04:35:24 -03003974static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw *hdw, int onoff)
Mike Iselyc55a97d2008-04-22 14:45:41 -03003975{
3976 /* change some GPIO data
3977 *
3978 * note: bit d7 of dir appears to control the LED,
3979 * so we shut it off here.
3980 *
Mike Iselyc55a97d2008-04-22 14:45:41 -03003981 */
Mike Isely40381cb2008-04-22 14:45:42 -03003982 if (onoff) {
Mike Iselyc55a97d2008-04-22 14:45:41 -03003983 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000481);
Mike Isely40381cb2008-04-22 14:45:42 -03003984 } else {
Mike Iselyc55a97d2008-04-22 14:45:41 -03003985 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000401);
Mike Isely40381cb2008-04-22 14:45:42 -03003986 }
Mike Iselyc55a97d2008-04-22 14:45:41 -03003987 pvr2_hdw_gpio_chg_out(hdw, 0xffffffff, 0x00000000);
Mike Isely40381cb2008-04-22 14:45:42 -03003988}
Mike Iselyc55a97d2008-04-22 14:45:41 -03003989
Mike Isely40381cb2008-04-22 14:45:42 -03003990
3991typedef void (*led_method_func)(struct pvr2_hdw *,int);
3992
3993static led_method_func led_methods[] = {
3994 [PVR2_LED_SCHEME_HAUPPAUGE] = pvr2_led_ctrl_hauppauge,
3995};
3996
3997
3998/* Toggle LED */
3999static void pvr2_led_ctrl(struct pvr2_hdw *hdw,int onoff)
4000{
4001 unsigned int scheme_id;
4002 led_method_func fp;
4003
4004 if ((!onoff) == (!hdw->led_on)) return;
4005
4006 hdw->led_on = onoff != 0;
4007
4008 scheme_id = hdw->hdw_desc->led_scheme;
4009 if (scheme_id < ARRAY_SIZE(led_methods)) {
4010 fp = led_methods[scheme_id];
4011 } else {
4012 fp = NULL;
4013 }
4014
4015 if (fp) (*fp)(hdw,onoff);
Mike Iselyc55a97d2008-04-22 14:45:41 -03004016}
4017
4018
Mike Iselye61b6fc2006-07-18 22:42:18 -03004019/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004020static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03004021{
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004022 int ret;
4023
4024 /* If we're in analog mode, then just issue the usual analog
4025 command. */
4026 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4027 return pvr2_issue_simple_cmd(hdw,
4028 (runFl ?
4029 FX2CMD_STREAMING_ON :
4030 FX2CMD_STREAMING_OFF));
4031 /*Note: Not reached */
Mike Isely62433e32008-04-22 14:45:40 -03004032 }
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004033
4034 if (hdw->pathway_state != PVR2_PATHWAY_DIGITAL) {
4035 /* Whoops, we don't know what mode we're in... */
4036 return -EINVAL;
4037 }
4038
4039 /* To get here we have to be in digital mode. The mechanism here
4040 is unfortunately different for different vendors. So we switch
4041 on the device's digital scheme attribute in order to figure out
4042 what to do. */
4043 switch (hdw->hdw_desc->digital_control_scheme) {
4044 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4045 return pvr2_issue_simple_cmd(hdw,
4046 (runFl ?
4047 FX2CMD_HCW_DTV_STREAMING_ON :
4048 FX2CMD_HCW_DTV_STREAMING_OFF));
4049 case PVR2_DIGITAL_SCHEME_ONAIR:
4050 ret = pvr2_issue_simple_cmd(hdw,
4051 (runFl ?
4052 FX2CMD_STREAMING_ON :
4053 FX2CMD_STREAMING_OFF));
4054 if (ret) return ret;
4055 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw,runFl);
4056 default:
4057 return -EINVAL;
4058 }
Mike Iselyd8554972006-06-26 20:58:46 -03004059}
4060
4061
Mike Isely62433e32008-04-22 14:45:40 -03004062/* Evaluate whether or not state_pathway_ok can change */
4063static int state_eval_pathway_ok(struct pvr2_hdw *hdw)
4064{
4065 if (hdw->state_pathway_ok) {
4066 /* Nothing to do if pathway is already ok */
4067 return 0;
4068 }
4069 if (!hdw->state_pipeline_idle) {
4070 /* Not allowed to change anything if pipeline is not idle */
4071 return 0;
4072 }
4073 pvr2_hdw_cmd_modeswitch(hdw,hdw->input_val == PVR2_CVAL_INPUT_DTV);
4074 hdw->state_pathway_ok = !0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03004075 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03004076 return !0;
4077}
4078
4079
Mike Isely681c7392007-11-26 01:48:52 -03004080/* Evaluate whether or not state_encoder_ok can change */
4081static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
4082{
4083 if (hdw->state_encoder_ok) return 0;
4084 if (hdw->flag_tripped) return 0;
4085 if (hdw->state_encoder_run) return 0;
4086 if (hdw->state_encoder_config) return 0;
4087 if (hdw->state_decoder_run) return 0;
4088 if (hdw->state_usbstream_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004089 if (hdw->pathway_state == PVR2_PATHWAY_DIGITAL) {
4090 if (!hdw->hdw_desc->flag_digital_requires_cx23416) return 0;
4091 } else if (hdw->pathway_state != PVR2_PATHWAY_ANALOG) {
4092 return 0;
4093 }
4094
Mike Isely681c7392007-11-26 01:48:52 -03004095 if (pvr2_upload_firmware2(hdw) < 0) {
4096 hdw->flag_tripped = !0;
4097 trace_stbit("flag_tripped",hdw->flag_tripped);
4098 return !0;
4099 }
4100 hdw->state_encoder_ok = !0;
4101 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
4102 return !0;
4103}
4104
4105
4106/* Evaluate whether or not state_encoder_config can change */
4107static int state_eval_encoder_config(struct pvr2_hdw *hdw)
4108{
4109 if (hdw->state_encoder_config) {
4110 if (hdw->state_encoder_ok) {
4111 if (hdw->state_pipeline_req &&
4112 !hdw->state_pipeline_pause) return 0;
4113 }
4114 hdw->state_encoder_config = 0;
4115 hdw->state_encoder_waitok = 0;
4116 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4117 /* paranoia - solve race if timer just completed */
4118 del_timer_sync(&hdw->encoder_wait_timer);
4119 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004120 if (!hdw->state_pathway_ok ||
4121 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4122 !hdw->state_encoder_ok ||
Mike Isely681c7392007-11-26 01:48:52 -03004123 !hdw->state_pipeline_idle ||
4124 hdw->state_pipeline_pause ||
4125 !hdw->state_pipeline_req ||
4126 !hdw->state_pipeline_config) {
4127 /* We must reset the enforced wait interval if
4128 anything has happened that might have disturbed
4129 the encoder. This should be a rare case. */
4130 if (timer_pending(&hdw->encoder_wait_timer)) {
4131 del_timer_sync(&hdw->encoder_wait_timer);
4132 }
4133 if (hdw->state_encoder_waitok) {
4134 /* Must clear the state - therefore we did
4135 something to a state bit and must also
4136 return true. */
4137 hdw->state_encoder_waitok = 0;
4138 trace_stbit("state_encoder_waitok",
4139 hdw->state_encoder_waitok);
4140 return !0;
4141 }
4142 return 0;
4143 }
4144 if (!hdw->state_encoder_waitok) {
4145 if (!timer_pending(&hdw->encoder_wait_timer)) {
4146 /* waitok flag wasn't set and timer isn't
4147 running. Check flag once more to avoid
4148 a race then start the timer. This is
4149 the point when we measure out a minimal
4150 quiet interval before doing something to
4151 the encoder. */
4152 if (!hdw->state_encoder_waitok) {
4153 hdw->encoder_wait_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004154 jiffies +
4155 (HZ * TIME_MSEC_ENCODER_WAIT
4156 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004157 add_timer(&hdw->encoder_wait_timer);
4158 }
4159 }
4160 /* We can't continue until we know we have been
4161 quiet for the interval measured by this
4162 timer. */
4163 return 0;
4164 }
4165 pvr2_encoder_configure(hdw);
4166 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
4167 }
4168 trace_stbit("state_encoder_config",hdw->state_encoder_config);
4169 return !0;
4170}
4171
4172
Mike Iselyd913d632008-04-06 04:04:35 -03004173/* Return true if the encoder should not be running. */
4174static int state_check_disable_encoder_run(struct pvr2_hdw *hdw)
4175{
4176 if (!hdw->state_encoder_ok) {
4177 /* Encoder isn't healthy at the moment, so stop it. */
4178 return !0;
4179 }
4180 if (!hdw->state_pathway_ok) {
4181 /* Mode is not understood at the moment (i.e. it wants to
4182 change), so encoder must be stopped. */
4183 return !0;
4184 }
4185
4186 switch (hdw->pathway_state) {
4187 case PVR2_PATHWAY_ANALOG:
4188 if (!hdw->state_decoder_run) {
4189 /* We're in analog mode and the decoder is not
4190 running; thus the encoder should be stopped as
4191 well. */
4192 return !0;
4193 }
4194 break;
4195 case PVR2_PATHWAY_DIGITAL:
4196 if (hdw->state_encoder_runok) {
4197 /* This is a funny case. We're in digital mode so
4198 really the encoder should be stopped. However
4199 if it really is running, only kill it after
4200 runok has been set. This gives a chance for the
4201 onair quirk to function (encoder must run
4202 briefly first, at least once, before onair
4203 digital streaming can work). */
4204 return !0;
4205 }
4206 break;
4207 default:
4208 /* Unknown mode; so encoder should be stopped. */
4209 return !0;
4210 }
4211
4212 /* If we get here, we haven't found a reason to stop the
4213 encoder. */
4214 return 0;
4215}
4216
4217
4218/* Return true if the encoder should be running. */
4219static int state_check_enable_encoder_run(struct pvr2_hdw *hdw)
4220{
4221 if (!hdw->state_encoder_ok) {
4222 /* Don't run the encoder if it isn't healthy... */
4223 return 0;
4224 }
4225 if (!hdw->state_pathway_ok) {
4226 /* Don't run the encoder if we don't (yet) know what mode
4227 we need to be in... */
4228 return 0;
4229 }
4230
4231 switch (hdw->pathway_state) {
4232 case PVR2_PATHWAY_ANALOG:
4233 if (hdw->state_decoder_run) {
4234 /* In analog mode, if the decoder is running, then
4235 run the encoder. */
4236 return !0;
4237 }
4238 break;
4239 case PVR2_PATHWAY_DIGITAL:
4240 if ((hdw->hdw_desc->digital_control_scheme ==
4241 PVR2_DIGITAL_SCHEME_ONAIR) &&
4242 !hdw->state_encoder_runok) {
4243 /* This is a quirk. OnAir hardware won't stream
4244 digital until the encoder has been run at least
4245 once, for a minimal period of time (empiricially
4246 measured to be 1/4 second). So if we're on
4247 OnAir hardware and the encoder has never been
4248 run at all, then start the encoder. Normal
4249 state machine logic in the driver will
4250 automatically handle the remaining bits. */
4251 return !0;
4252 }
4253 break;
4254 default:
4255 /* For completeness (unknown mode; encoder won't run ever) */
4256 break;
4257 }
4258 /* If we get here, then we haven't found any reason to run the
4259 encoder, so don't run it. */
4260 return 0;
4261}
4262
4263
Mike Isely681c7392007-11-26 01:48:52 -03004264/* Evaluate whether or not state_encoder_run can change */
4265static int state_eval_encoder_run(struct pvr2_hdw *hdw)
4266{
4267 if (hdw->state_encoder_run) {
Mike Iselyd913d632008-04-06 04:04:35 -03004268 if (!state_check_disable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004269 if (hdw->state_encoder_ok) {
Mike Iselyd913d632008-04-06 04:04:35 -03004270 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03004271 if (pvr2_encoder_stop(hdw) < 0) return !0;
4272 }
4273 hdw->state_encoder_run = 0;
4274 } else {
Mike Iselyd913d632008-04-06 04:04:35 -03004275 if (!state_check_enable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004276 if (pvr2_encoder_start(hdw) < 0) return !0;
4277 hdw->state_encoder_run = !0;
Mike Iselyd913d632008-04-06 04:04:35 -03004278 if (!hdw->state_encoder_runok) {
4279 hdw->encoder_run_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004280 jiffies + (HZ * TIME_MSEC_ENCODER_OK / 1000);
Mike Iselyd913d632008-04-06 04:04:35 -03004281 add_timer(&hdw->encoder_run_timer);
4282 }
Mike Isely681c7392007-11-26 01:48:52 -03004283 }
4284 trace_stbit("state_encoder_run",hdw->state_encoder_run);
4285 return !0;
4286}
4287
4288
4289/* Timeout function for quiescent timer. */
4290static void pvr2_hdw_quiescent_timeout(unsigned long data)
4291{
4292 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4293 hdw->state_decoder_quiescent = !0;
4294 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4295 hdw->state_stale = !0;
4296 queue_work(hdw->workqueue,&hdw->workpoll);
4297}
4298
4299
4300/* Timeout function for encoder wait timer. */
4301static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
4302{
4303 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4304 hdw->state_encoder_waitok = !0;
4305 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4306 hdw->state_stale = !0;
4307 queue_work(hdw->workqueue,&hdw->workpoll);
4308}
4309
4310
Mike Iselyd913d632008-04-06 04:04:35 -03004311/* Timeout function for encoder run timer. */
4312static void pvr2_hdw_encoder_run_timeout(unsigned long data)
4313{
4314 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4315 if (!hdw->state_encoder_runok) {
4316 hdw->state_encoder_runok = !0;
4317 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
4318 hdw->state_stale = !0;
4319 queue_work(hdw->workqueue,&hdw->workpoll);
4320 }
4321}
4322
4323
Mike Isely681c7392007-11-26 01:48:52 -03004324/* Evaluate whether or not state_decoder_run can change */
4325static int state_eval_decoder_run(struct pvr2_hdw *hdw)
4326{
4327 if (hdw->state_decoder_run) {
4328 if (hdw->state_encoder_ok) {
4329 if (hdw->state_pipeline_req &&
Mike Isely62433e32008-04-22 14:45:40 -03004330 !hdw->state_pipeline_pause &&
4331 hdw->state_pathway_ok) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004332 }
4333 if (!hdw->flag_decoder_missed) {
4334 pvr2_decoder_enable(hdw,0);
4335 }
4336 hdw->state_decoder_quiescent = 0;
4337 hdw->state_decoder_run = 0;
4338 /* paranoia - solve race if timer just completed */
4339 del_timer_sync(&hdw->quiescent_timer);
4340 } else {
4341 if (!hdw->state_decoder_quiescent) {
4342 if (!timer_pending(&hdw->quiescent_timer)) {
4343 /* We don't do something about the
4344 quiescent timer until right here because
4345 we also want to catch cases where the
4346 decoder was already not running (like
4347 after initialization) as opposed to
4348 knowing that we had just stopped it.
4349 The second flag check is here to cover a
4350 race - the timer could have run and set
4351 this flag just after the previous check
4352 but before we did the pending check. */
4353 if (!hdw->state_decoder_quiescent) {
4354 hdw->quiescent_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004355 jiffies +
4356 (HZ * TIME_MSEC_DECODER_WAIT
4357 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004358 add_timer(&hdw->quiescent_timer);
4359 }
4360 }
4361 /* Don't allow decoder to start again until it has
4362 been quiesced first. This little detail should
4363 hopefully further stabilize the encoder. */
4364 return 0;
4365 }
Mike Isely62433e32008-04-22 14:45:40 -03004366 if (!hdw->state_pathway_ok ||
4367 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4368 !hdw->state_pipeline_req ||
Mike Isely681c7392007-11-26 01:48:52 -03004369 hdw->state_pipeline_pause ||
4370 !hdw->state_pipeline_config ||
4371 !hdw->state_encoder_config ||
4372 !hdw->state_encoder_ok) return 0;
4373 del_timer_sync(&hdw->quiescent_timer);
4374 if (hdw->flag_decoder_missed) return 0;
4375 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
4376 hdw->state_decoder_quiescent = 0;
4377 hdw->state_decoder_run = !0;
4378 }
4379 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4380 trace_stbit("state_decoder_run",hdw->state_decoder_run);
4381 return !0;
4382}
4383
4384
4385/* Evaluate whether or not state_usbstream_run can change */
4386static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
4387{
4388 if (hdw->state_usbstream_run) {
Mike Isely72998b72008-04-03 04:51:19 -03004389 int fl = !0;
Mike Isely62433e32008-04-22 14:45:40 -03004390 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
Mike Isely72998b72008-04-03 04:51:19 -03004391 fl = (hdw->state_encoder_ok &&
4392 hdw->state_encoder_run);
4393 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4394 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4395 fl = hdw->state_encoder_ok;
4396 }
4397 if (fl &&
4398 hdw->state_pipeline_req &&
4399 !hdw->state_pipeline_pause &&
4400 hdw->state_pathway_ok) {
4401 return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004402 }
4403 pvr2_hdw_cmd_usbstream(hdw,0);
4404 hdw->state_usbstream_run = 0;
4405 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004406 if (!hdw->state_pipeline_req ||
4407 hdw->state_pipeline_pause ||
4408 !hdw->state_pathway_ok) return 0;
4409 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4410 if (!hdw->state_encoder_ok ||
4411 !hdw->state_encoder_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004412 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4413 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4414 if (!hdw->state_encoder_ok) return 0;
Mike Iselyd913d632008-04-06 04:04:35 -03004415 if (hdw->state_encoder_run) return 0;
4416 if (hdw->hdw_desc->digital_control_scheme ==
4417 PVR2_DIGITAL_SCHEME_ONAIR) {
4418 /* OnAir digital receivers won't stream
4419 unless the analog encoder has run first.
4420 Why? I have no idea. But don't even
4421 try until we know the analog side is
4422 known to have run. */
4423 if (!hdw->state_encoder_runok) return 0;
4424 }
Mike Isely62433e32008-04-22 14:45:40 -03004425 }
Mike Isely681c7392007-11-26 01:48:52 -03004426 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
4427 hdw->state_usbstream_run = !0;
4428 }
4429 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
4430 return !0;
4431}
4432
4433
4434/* Attempt to configure pipeline, if needed */
4435static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
4436{
4437 if (hdw->state_pipeline_config ||
4438 hdw->state_pipeline_pause) return 0;
4439 pvr2_hdw_commit_execute(hdw);
4440 return !0;
4441}
4442
4443
4444/* Update pipeline idle and pipeline pause tracking states based on other
4445 inputs. This must be called whenever the other relevant inputs have
4446 changed. */
4447static int state_update_pipeline_state(struct pvr2_hdw *hdw)
4448{
4449 unsigned int st;
4450 int updatedFl = 0;
4451 /* Update pipeline state */
4452 st = !(hdw->state_encoder_run ||
4453 hdw->state_decoder_run ||
4454 hdw->state_usbstream_run ||
4455 (!hdw->state_decoder_quiescent));
4456 if (!st != !hdw->state_pipeline_idle) {
4457 hdw->state_pipeline_idle = st;
4458 updatedFl = !0;
4459 }
4460 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
4461 hdw->state_pipeline_pause = 0;
4462 updatedFl = !0;
4463 }
4464 return updatedFl;
4465}
4466
4467
4468typedef int (*state_eval_func)(struct pvr2_hdw *);
4469
4470/* Set of functions to be run to evaluate various states in the driver. */
Tobias Klauserebff0332008-04-22 14:45:45 -03004471static const state_eval_func eval_funcs[] = {
Mike Isely62433e32008-04-22 14:45:40 -03004472 state_eval_pathway_ok,
Mike Isely681c7392007-11-26 01:48:52 -03004473 state_eval_pipeline_config,
4474 state_eval_encoder_ok,
4475 state_eval_encoder_config,
4476 state_eval_decoder_run,
4477 state_eval_encoder_run,
4478 state_eval_usbstream_run,
4479};
4480
4481
4482/* Process various states and return true if we did anything interesting. */
4483static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
4484{
4485 unsigned int i;
4486 int state_updated = 0;
4487 int check_flag;
4488
4489 if (!hdw->state_stale) return 0;
4490 if ((hdw->fw1_state != FW1_STATE_OK) ||
4491 !hdw->flag_ok) {
4492 hdw->state_stale = 0;
4493 return !0;
4494 }
4495 /* This loop is the heart of the entire driver. It keeps trying to
4496 evaluate various bits of driver state until nothing changes for
4497 one full iteration. Each "bit of state" tracks some global
4498 aspect of the driver, e.g. whether decoder should run, if
4499 pipeline is configured, usb streaming is on, etc. We separately
4500 evaluate each of those questions based on other driver state to
4501 arrive at the correct running configuration. */
4502 do {
4503 check_flag = 0;
4504 state_update_pipeline_state(hdw);
4505 /* Iterate over each bit of state */
4506 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
4507 if ((*eval_funcs[i])(hdw)) {
4508 check_flag = !0;
4509 state_updated = !0;
4510 state_update_pipeline_state(hdw);
4511 }
4512 }
4513 } while (check_flag && hdw->flag_ok);
4514 hdw->state_stale = 0;
4515 trace_stbit("state_stale",hdw->state_stale);
4516 return state_updated;
4517}
4518
4519
Mike Isely1cb03b72008-04-21 03:47:43 -03004520static unsigned int print_input_mask(unsigned int msk,
4521 char *buf,unsigned int acnt)
4522{
4523 unsigned int idx,ccnt;
4524 unsigned int tcnt = 0;
4525 for (idx = 0; idx < ARRAY_SIZE(control_values_input); idx++) {
4526 if (!((1 << idx) & msk)) continue;
4527 ccnt = scnprintf(buf+tcnt,
4528 acnt-tcnt,
4529 "%s%s",
4530 (tcnt ? ", " : ""),
4531 control_values_input[idx]);
4532 tcnt += ccnt;
4533 }
4534 return tcnt;
4535}
4536
4537
Mike Isely62433e32008-04-22 14:45:40 -03004538static const char *pvr2_pathway_state_name(int id)
4539{
4540 switch (id) {
4541 case PVR2_PATHWAY_ANALOG: return "analog";
4542 case PVR2_PATHWAY_DIGITAL: return "digital";
4543 default: return "unknown";
4544 }
4545}
4546
4547
Mike Isely681c7392007-11-26 01:48:52 -03004548static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
4549 char *buf,unsigned int acnt)
4550{
4551 switch (which) {
4552 case 0:
4553 return scnprintf(
4554 buf,acnt,
Mike Iselye9db1ff2008-04-22 14:45:41 -03004555 "driver:%s%s%s%s%s <mode=%s>",
Mike Isely681c7392007-11-26 01:48:52 -03004556 (hdw->flag_ok ? " <ok>" : " <fail>"),
4557 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
4558 (hdw->flag_disconnected ? " <disconnected>" :
4559 " <connected>"),
4560 (hdw->flag_tripped ? " <tripped>" : ""),
Mike Isely62433e32008-04-22 14:45:40 -03004561 (hdw->flag_decoder_missed ? " <no decoder>" : ""),
4562 pvr2_pathway_state_name(hdw->pathway_state));
4563
Mike Isely681c7392007-11-26 01:48:52 -03004564 case 1:
4565 return scnprintf(
4566 buf,acnt,
4567 "pipeline:%s%s%s%s",
4568 (hdw->state_pipeline_idle ? " <idle>" : ""),
4569 (hdw->state_pipeline_config ?
4570 " <configok>" : " <stale>"),
4571 (hdw->state_pipeline_req ? " <req>" : ""),
4572 (hdw->state_pipeline_pause ? " <pause>" : ""));
4573 case 2:
4574 return scnprintf(
4575 buf,acnt,
Mike Isely62433e32008-04-22 14:45:40 -03004576 "worker:%s%s%s%s%s%s%s",
Mike Isely681c7392007-11-26 01:48:52 -03004577 (hdw->state_decoder_run ?
4578 " <decode:run>" :
4579 (hdw->state_decoder_quiescent ?
4580 "" : " <decode:stop>")),
4581 (hdw->state_decoder_quiescent ?
4582 " <decode:quiescent>" : ""),
4583 (hdw->state_encoder_ok ?
4584 "" : " <encode:init>"),
4585 (hdw->state_encoder_run ?
Mike Iselyd913d632008-04-06 04:04:35 -03004586 (hdw->state_encoder_runok ?
4587 " <encode:run>" :
4588 " <encode:firstrun>") :
4589 (hdw->state_encoder_runok ?
4590 " <encode:stop>" :
4591 " <encode:virgin>")),
Mike Isely681c7392007-11-26 01:48:52 -03004592 (hdw->state_encoder_config ?
4593 " <encode:configok>" :
4594 (hdw->state_encoder_waitok ?
Mike Iselyb9a37d92008-03-28 05:31:40 -03004595 "" : " <encode:waitok>")),
Mike Isely681c7392007-11-26 01:48:52 -03004596 (hdw->state_usbstream_run ?
Mike Isely62433e32008-04-22 14:45:40 -03004597 " <usb:run>" : " <usb:stop>"),
4598 (hdw->state_pathway_ok ?
Mike Iselye9db1ff2008-04-22 14:45:41 -03004599 " <pathway:ok>" : ""));
Mike Isely681c7392007-11-26 01:48:52 -03004600 case 3:
4601 return scnprintf(
4602 buf,acnt,
4603 "state: %s",
4604 pvr2_get_state_name(hdw->master_state));
Mike Iselyad0992e2008-03-28 05:34:45 -03004605 case 4: {
Mike Isely1cb03b72008-04-21 03:47:43 -03004606 unsigned int tcnt = 0;
4607 unsigned int ccnt;
4608
4609 ccnt = scnprintf(buf,
4610 acnt,
4611 "Hardware supported inputs: ");
4612 tcnt += ccnt;
4613 tcnt += print_input_mask(hdw->input_avail_mask,
4614 buf+tcnt,
4615 acnt-tcnt);
4616 if (hdw->input_avail_mask != hdw->input_allowed_mask) {
4617 ccnt = scnprintf(buf+tcnt,
4618 acnt-tcnt,
4619 "; allowed inputs: ");
4620 tcnt += ccnt;
4621 tcnt += print_input_mask(hdw->input_allowed_mask,
4622 buf+tcnt,
4623 acnt-tcnt);
4624 }
4625 return tcnt;
4626 }
4627 case 5: {
Mike Iselyad0992e2008-03-28 05:34:45 -03004628 struct pvr2_stream_stats stats;
4629 if (!hdw->vid_stream) break;
4630 pvr2_stream_get_stats(hdw->vid_stream,
4631 &stats,
4632 0);
4633 return scnprintf(
4634 buf,acnt,
4635 "Bytes streamed=%u"
4636 " URBs: queued=%u idle=%u ready=%u"
4637 " processed=%u failed=%u",
4638 stats.bytes_processed,
4639 stats.buffers_in_queue,
4640 stats.buffers_in_idle,
4641 stats.buffers_in_ready,
4642 stats.buffers_processed,
4643 stats.buffers_failed);
4644 }
Mike Isely681c7392007-11-26 01:48:52 -03004645 default: break;
4646 }
4647 return 0;
4648}
4649
4650
4651unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
4652 char *buf,unsigned int acnt)
4653{
4654 unsigned int bcnt,ccnt,idx;
4655 bcnt = 0;
4656 LOCK_TAKE(hdw->big_lock);
4657 for (idx = 0; ; idx++) {
4658 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
4659 if (!ccnt) break;
4660 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4661 if (!acnt) break;
4662 buf[0] = '\n'; ccnt = 1;
4663 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4664 }
4665 LOCK_GIVE(hdw->big_lock);
4666 return bcnt;
4667}
4668
4669
4670static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
4671{
4672 char buf[128];
4673 unsigned int idx,ccnt;
4674
4675 for (idx = 0; ; idx++) {
4676 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
4677 if (!ccnt) break;
4678 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
4679 }
4680}
4681
4682
4683/* Evaluate and update the driver's current state, taking various actions
4684 as appropriate for the update. */
4685static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
4686{
4687 unsigned int st;
4688 int state_updated = 0;
4689 int callback_flag = 0;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004690 int analog_mode;
Mike Isely681c7392007-11-26 01:48:52 -03004691
4692 pvr2_trace(PVR2_TRACE_STBITS,
4693 "Drive state check START");
4694 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4695 pvr2_hdw_state_log_state(hdw);
4696 }
4697
4698 /* Process all state and get back over disposition */
4699 state_updated = pvr2_hdw_state_update(hdw);
4700
Mike Isely1b9c18c2008-04-22 14:45:41 -03004701 analog_mode = (hdw->pathway_state != PVR2_PATHWAY_DIGITAL);
4702
Mike Isely681c7392007-11-26 01:48:52 -03004703 /* Update master state based upon all other states. */
4704 if (!hdw->flag_ok) {
4705 st = PVR2_STATE_DEAD;
4706 } else if (hdw->fw1_state != FW1_STATE_OK) {
4707 st = PVR2_STATE_COLD;
Mike Isely72998b72008-04-03 04:51:19 -03004708 } else if ((analog_mode ||
4709 hdw->hdw_desc->flag_digital_requires_cx23416) &&
4710 !hdw->state_encoder_ok) {
Mike Isely681c7392007-11-26 01:48:52 -03004711 st = PVR2_STATE_WARM;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004712 } else if (hdw->flag_tripped ||
4713 (analog_mode && hdw->flag_decoder_missed)) {
Mike Isely681c7392007-11-26 01:48:52 -03004714 st = PVR2_STATE_ERROR;
Mike Isely62433e32008-04-22 14:45:40 -03004715 } else if (hdw->state_usbstream_run &&
Mike Isely1b9c18c2008-04-22 14:45:41 -03004716 (!analog_mode ||
Mike Isely62433e32008-04-22 14:45:40 -03004717 (hdw->state_encoder_run && hdw->state_decoder_run))) {
Mike Isely681c7392007-11-26 01:48:52 -03004718 st = PVR2_STATE_RUN;
4719 } else {
4720 st = PVR2_STATE_READY;
4721 }
4722 if (hdw->master_state != st) {
4723 pvr2_trace(PVR2_TRACE_STATE,
4724 "Device state change from %s to %s",
4725 pvr2_get_state_name(hdw->master_state),
4726 pvr2_get_state_name(st));
Mike Isely40381cb2008-04-22 14:45:42 -03004727 pvr2_led_ctrl(hdw,st == PVR2_STATE_RUN);
Mike Isely681c7392007-11-26 01:48:52 -03004728 hdw->master_state = st;
4729 state_updated = !0;
4730 callback_flag = !0;
4731 }
4732 if (state_updated) {
4733 /* Trigger anyone waiting on any state changes here. */
4734 wake_up(&hdw->state_wait_data);
4735 }
4736
4737 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4738 pvr2_hdw_state_log_state(hdw);
4739 }
4740 pvr2_trace(PVR2_TRACE_STBITS,
4741 "Drive state check DONE callback=%d",callback_flag);
4742
4743 return callback_flag;
4744}
4745
4746
4747/* Cause kernel thread to check / update driver state */
4748static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
4749{
4750 if (hdw->state_stale) return;
4751 hdw->state_stale = !0;
4752 trace_stbit("state_stale",hdw->state_stale);
4753 queue_work(hdw->workqueue,&hdw->workpoll);
4754}
4755
4756
Mike Iselyd8554972006-06-26 20:58:46 -03004757int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
4758{
4759 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
4760}
4761
4762
4763int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
4764{
4765 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
4766}
4767
4768
4769int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
4770{
4771 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
4772}
4773
4774
4775int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
4776{
4777 u32 cval,nval;
4778 int ret;
4779 if (~msk) {
4780 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
4781 if (ret) return ret;
4782 nval = (cval & ~msk) | (val & msk);
4783 pvr2_trace(PVR2_TRACE_GPIO,
4784 "GPIO direction changing 0x%x:0x%x"
4785 " from 0x%x to 0x%x",
4786 msk,val,cval,nval);
4787 } else {
4788 nval = val;
4789 pvr2_trace(PVR2_TRACE_GPIO,
4790 "GPIO direction changing to 0x%x",nval);
4791 }
4792 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
4793}
4794
4795
4796int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
4797{
4798 u32 cval,nval;
4799 int ret;
4800 if (~msk) {
4801 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
4802 if (ret) return ret;
4803 nval = (cval & ~msk) | (val & msk);
4804 pvr2_trace(PVR2_TRACE_GPIO,
4805 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
4806 msk,val,cval,nval);
4807 } else {
4808 nval = val;
4809 pvr2_trace(PVR2_TRACE_GPIO,
4810 "GPIO output changing to 0x%x",nval);
4811 }
4812 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
4813}
4814
4815
Mike Iselya51f5002009-03-06 23:30:37 -03004816void pvr2_hdw_status_poll(struct pvr2_hdw *hdw)
4817{
4818 pvr2_i2c_core_status_poll(hdw);
4819}
4820
4821
Mike Isely7fb20fa2008-04-22 14:45:37 -03004822unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
4823{
4824 return hdw->input_avail_mask;
4825}
4826
4827
Mike Isely1cb03b72008-04-21 03:47:43 -03004828unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw *hdw)
4829{
4830 return hdw->input_allowed_mask;
4831}
4832
4833
4834static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v)
4835{
4836 if (hdw->input_val != v) {
4837 hdw->input_val = v;
4838 hdw->input_dirty = !0;
4839 }
4840
4841 /* Handle side effects - if we switch to a mode that needs the RF
4842 tuner, then select the right frequency choice as well and mark
4843 it dirty. */
4844 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
4845 hdw->freqSelector = 0;
4846 hdw->freqDirty = !0;
4847 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
4848 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
4849 hdw->freqSelector = 1;
4850 hdw->freqDirty = !0;
4851 }
4852 return 0;
4853}
4854
4855
4856int pvr2_hdw_set_input_allowed(struct pvr2_hdw *hdw,
4857 unsigned int change_mask,
4858 unsigned int change_val)
4859{
4860 int ret = 0;
4861 unsigned int nv,m,idx;
4862 LOCK_TAKE(hdw->big_lock);
4863 do {
4864 nv = hdw->input_allowed_mask & ~change_mask;
4865 nv |= (change_val & change_mask);
4866 nv &= hdw->input_avail_mask;
4867 if (!nv) {
4868 /* No legal modes left; return error instead. */
4869 ret = -EPERM;
4870 break;
4871 }
4872 hdw->input_allowed_mask = nv;
4873 if ((1 << hdw->input_val) & hdw->input_allowed_mask) {
4874 /* Current mode is still in the allowed mask, so
4875 we're done. */
4876 break;
4877 }
4878 /* Select and switch to a mode that is still in the allowed
4879 mask */
4880 if (!hdw->input_allowed_mask) {
4881 /* Nothing legal; give up */
4882 break;
4883 }
4884 m = hdw->input_allowed_mask;
4885 for (idx = 0; idx < (sizeof(m) << 3); idx++) {
4886 if (!((1 << idx) & m)) continue;
4887 pvr2_hdw_set_input(hdw,idx);
4888 break;
4889 }
4890 } while (0);
4891 LOCK_GIVE(hdw->big_lock);
4892 return ret;
4893}
4894
4895
Mike Iselye61b6fc2006-07-18 22:42:18 -03004896/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004897static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03004898{
4899 int result;
4900 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03004901 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03004902 result = pvr2_send_request(hdw,
4903 hdw->cmd_buffer,1,
4904 hdw->cmd_buffer,1);
4905 if (result < 0) break;
4906 result = hdw->cmd_buffer[0];
4907 } while(0); LOCK_GIVE(hdw->ctl_lock);
4908 return result;
4909}
4910
4911
Mike Isely32ffa9a2006-09-23 22:26:52 -03004912int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004913 struct v4l2_dbg_match *match, u64 reg_id,
4914 int setFl, u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03004915{
4916#ifdef CONFIG_VIDEO_ADV_DEBUG
Mike Isely32ffa9a2006-09-23 22:26:52 -03004917 struct pvr2_i2c_client *cp;
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004918 struct v4l2_dbg_register req;
Mike Isely6d988162006-09-28 17:53:49 -03004919 int stat = 0;
4920 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004921
Mike Isely201f5c92007-01-28 16:08:36 -03004922 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
4923
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004924 req.match = *match;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004925 req.reg = reg_id;
4926 if (setFl) req.val = *val_ptr;
4927 mutex_lock(&hdw->i2c_list_lock); do {
Trent Piephoe77e2c22007-10-10 05:37:42 -03004928 list_for_each_entry(cp, &hdw->i2c_clients, list) {
Mike Isely8481a752007-04-27 12:31:31 -03004929 if (!v4l2_chip_match_i2c_client(
4930 cp->client,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004931 &req.match)) {
Hans Verkuilf3d092b2007-02-23 20:55:14 -03004932 continue;
4933 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03004934 stat = pvr2_i2c_client_cmd(
Trent Piepho52ebc762007-01-23 22:38:13 -03004935 cp,(setFl ? VIDIOC_DBG_S_REGISTER :
4936 VIDIOC_DBG_G_REGISTER),&req);
Mike Isely32ffa9a2006-09-23 22:26:52 -03004937 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03004938 okFl = !0;
4939 break;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004940 }
4941 } while (0); mutex_unlock(&hdw->i2c_list_lock);
Mike Isely6d988162006-09-28 17:53:49 -03004942 if (okFl) {
4943 return stat;
4944 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03004945 return -EINVAL;
4946#else
4947 return -ENOSYS;
4948#endif
4949}
4950
4951
Mike Iselyd8554972006-06-26 20:58:46 -03004952/*
4953 Stuff for Emacs to see, in order to encourage consistent editing style:
4954 *** Local Variables: ***
4955 *** mode: c ***
4956 *** fill-column: 75 ***
4957 *** tab-width: 8 ***
4958 *** c-basic-offset: 8 ***
4959 *** End: ***
4960 */