blob: bbdd8f2d152bcbb5a65932b54baa43fb83a41848 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
37#include <linux/compiler.h>
38#include <linux/slab.h>
39#include <linux/delay.h>
40#include <linux/init.h>
41#include <linux/ioport.h>
42#include <linux/pci.h>
43#include <linux/netdevice.h>
44#include <linux/etherdevice.h>
45#include <linux/ip.h>
46#include <linux/in.h>
47#include <linux/tcp.h>
48#include <linux/skbuff.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049
50#include <linux/ethtool.h>
51#include <linux/mii.h>
52#include <linux/interrupt.h>
53#include <linux/timer.h>
54
55#include <linux/mm.h>
56#include <linux/mman.h>
David S. Miller42555892008-07-22 18:29:10 -070057#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040058
59#include <asm/system.h>
60#include <asm/io.h>
61#include <asm/byteorder.h>
62#include <asm/uaccess.h>
63#include <asm/pgtable.h>
64
65#include "netxen_nic_hw.h"
66
Dhananjay Phadke58735562008-07-21 19:44:10 -070067#define _NETXEN_NIC_LINUX_MAJOR 4
68#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadke11d89d62008-08-08 00:08:45 -070069#define _NETXEN_NIC_LINUX_SUBVERSION 11
70#define NETXEN_NIC_LINUX_VERSIONID "4.0.11"
Dhananjay Phadke58735562008-07-21 19:44:10 -070071
72#define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080073
Mithlesh Thukral0d047612007-06-07 04:36:36 -070074#define NETXEN_NUM_FLASH_SECTORS (64)
75#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
76#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
77 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040078
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080079#define PHAN_VENDOR_ID 0x4040
80
Amit S. Kale3d396eb2006-10-21 15:33:03 -040081#define RCV_DESC_RINGSIZE \
82 (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
83#define STATUS_DESC_RINGSIZE \
84 (sizeof(struct status_desc)* adapter->max_rx_desc_count)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080085#define LRO_DESC_RINGSIZE \
86 (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040087#define TX_RINGSIZE \
88 (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
89#define RCV_BUFFSIZE \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -070090 (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070091#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040092
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080093#define NETXEN_NETDEV_STATUS 0x1
94#define NETXEN_RCV_PRODUCER_OFFSET 0
95#define NETXEN_RCV_PEG_DB_ID 2
96#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080097#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -040098
99#define ADDR_IN_WINDOW1(off) \
100 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
101
Jeff Garzik47906542007-11-23 21:23:36 -0500102/*
103 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400104 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
105 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800106#define NETXEN_CRB_NORMAL(reg) \
107 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800108
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400109#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
111
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800112#define DB_NORMALIZE(adapter, off) \
113 (adapter->ahw.db_base + (off))
114
115#define NX_P2_C0 0x24
116#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700117#define NX_P3_A0 0x30
118#define NX_P3_A2 0x30
119#define NX_P3_B0 0x40
120#define NX_P3_B1 0x41
121
122#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
123#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800124
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800125#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800126#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800127
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700128#define SECOND_PAGE_GROUP_START 0x6000000
129#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
131#define THIRD_PAGE_GROUP_START 0x70E4000
132#define THIRD_PAGE_GROUP_END 0x8000000
133
134#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
135#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
136#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400137
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700138#define P2_MAX_MTU (8000)
139#define P3_MAX_MTU (9600)
140#define NX_ETHERMTU 1500
141#define NX_MAX_ETHERHDR 32 /* This contains some padding */
142
143#define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
144#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
145#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700146#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700147
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800148#define MAX_RX_BUFFER_LENGTH 1760
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800149#define MAX_RX_JUMBO_BUFFER_LENGTH 8062
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800150#define MAX_RX_LRO_BUFFER_LENGTH (8062)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800151#define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400152#define RX_JUMBO_DMA_MAP_LEN \
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800153 (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
154#define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400155
156/*
157 * Maximum number of ring contexts
158 */
159#define MAX_RING_CTX 1
160
161/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700162#define TX_ETHER_PKT 0x01
163#define TX_TCP_PKT 0x02
164#define TX_UDP_PKT 0x03
165#define TX_IP_PKT 0x04
166#define TX_TCP_LSO 0x05
167#define TX_TCP_LSO6 0x06
168#define TX_IPSEC 0x07
169#define TX_IPSEC_CMD 0x0a
170#define TX_TCPV6_PKT 0x0b
171#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400172
173/* The following opcodes are for internal consumption. */
174#define NETXEN_CONTROL_OP 0x10
175#define PEGNET_REQUEST 0x11
176
177#define MAX_NUM_CARDS 4
178
179#define MAX_BUFFERS_PER_CMD 32
180
181/*
182 * Following are the states of the Phantom. Phantom will set them and
183 * Host will read to check if the fields are correct.
184 */
185#define PHAN_INITIALIZE_START 0xff00
186#define PHAN_INITIALIZE_FAILED 0xffff
187#define PHAN_INITIALIZE_COMPLETE 0xff01
188
189/* Host writes the following to notify that it has done the init-handshake */
190#define PHAN_INITIALIZE_ACK 0xf00f
191
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800192#define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400193
194/* descriptor types */
195#define RCV_DESC_NORMAL 0x01
196#define RCV_DESC_JUMBO 0x02
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800197#define RCV_DESC_LRO 0x04
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400198#define RCV_DESC_NORMAL_CTXID 0
199#define RCV_DESC_JUMBO_CTXID 1
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800200#define RCV_DESC_LRO_CTXID 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400201
202#define RCV_DESC_TYPE(ID) \
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800203 ((ID == RCV_DESC_JUMBO_CTXID) \
204 ? RCV_DESC_JUMBO \
205 : ((ID == RCV_DESC_LRO_CTXID) \
206 ? RCV_DESC_LRO : \
207 (RCV_DESC_NORMAL)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400208
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -0700209#define MAX_CMD_DESCRIPTORS 4096
Amit S. Kalebd56c6b2006-12-18 05:54:36 -0800210#define MAX_RCV_DESCRIPTORS 16384
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800211#define MAX_CMD_DESCRIPTORS_HOST 1024
212#define MAX_RCV_DESCRIPTORS_1G 2048
213#define MAX_RCV_DESCRIPTORS_10G 4096
Dhananjay Phadkee1256462009-01-29 16:05:19 -0800214#define MAX_JUMBO_RCV_DESCRIPTORS 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800215#define MAX_LRO_RCV_DESCRIPTORS 8
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400216#define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
217#define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
218#define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
219#define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400220#define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800221#define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
222 MAX_LRO_RCV_DESCRIPTORS)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400223#define MIN_TX_COUNT 4096
224#define MIN_RX_COUNT 4096
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800225#define NETXEN_CTX_SIGNATURE 0xdee0
226#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400227#define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
228
229#define PHAN_PEG_RCV_INITIALIZED 0xff01
230#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
231
232#define get_next_index(index, length) \
233 (((index) + 1) & ((length) - 1))
234
235#define get_index_range(index,length,count) \
236 (((index) + (count)) & ((length) - 1))
237
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800238#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700239#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800240
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700241#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800242
243/*
244 * NetXen host-peg signal message structure
245 *
246 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
247 * Bit 2 : priv_id => must be 1
248 * Bit 3-17 : count => for doorbell
249 * Bit 18-27 : ctx_id => Context id
250 * Bit 28-31 : opcode
251 */
252
253typedef u32 netxen_ctx_msg;
254
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800255#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000256 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800257#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000258 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800259#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000260 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800261#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000262 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800263#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800264 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800265
266struct netxen_rcv_context {
Al Viroa608ab9c2007-01-02 10:39:10 +0000267 __le64 rcv_ring_addr;
268 __le32 rcv_ring_size;
269 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800270};
271
272struct netxen_ring_ctx {
273
274 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000275 __le64 cmd_consumer_offset;
276 __le64 cmd_ring_addr;
277 __le32 cmd_ring_size;
278 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800279
280 /* three receive rings */
281 struct netxen_rcv_context rcv_ctx[3];
282
283 /* one status ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000284 __le64 sts_ring_addr;
285 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800286
Al Viroa608ab9c2007-01-02 10:39:10 +0000287 __le32 ctx_id;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800288} __attribute__ ((aligned(64)));
289
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400290/*
291 * Following data structures describe the descriptors that will be used.
292 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
293 * we are doing LSO (above the 1500 size packet) only.
294 */
295
296/*
297 * The size of reference handle been changed to 16 bits to pass the MSS fields
298 * for the LSO packet
299 */
300
301#define FLAGS_CHECKSUM_ENABLED 0x01
302#define FLAGS_LSO_ENABLED 0x02
303#define FLAGS_IPSEC_SA_ADD 0x04
304#define FLAGS_IPSEC_SA_DELETE 0x08
305#define FLAGS_VLAN_TAGGED 0x10
306
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800307#define netxen_set_cmd_desc_port(cmd_desc, var) \
308 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700309#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700310 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400311
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800312#define netxen_set_tx_port(_desc, _port) \
313 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800314
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800315#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
316 (_desc)->flags_opcode = \
317 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800318
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800319#define netxen_set_tx_frags_len(_desc, _frags, _len) \
320 (_desc)->num_of_buffers_total_length = \
321 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400322
323struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800324 u8 tcp_hdr_offset; /* For LSO only */
325 u8 ip_hdr_offset; /* For LSO only */
326 /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
Al Viroa608ab9c2007-01-02 10:39:10 +0000327 __le16 flags_opcode;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800328 /* Bit pattern: 0-7 total number of segments,
329 8-31 Total size of the packet */
Al Viroa608ab9c2007-01-02 10:39:10 +0000330 __le32 num_of_buffers_total_length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400331 union {
332 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000333 __le32 addr_low_part2;
334 __le32 addr_high_part2;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000336 __le64 addr_buffer2;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400337 };
338
Al Viroa608ab9c2007-01-02 10:39:10 +0000339 __le16 reference_handle; /* changed to u16 to add mss */
340 __le16 mss; /* passed by NDIS_PACKET for LSO */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341 /* Bit pattern 0-3 port, 0-3 ctx id */
342 u8 port_ctxid;
343 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000344 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400345
346 union {
347 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000348 __le32 addr_low_part3;
349 __le32 addr_high_part3;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400350 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000351 __le64 addr_buffer3;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400352 };
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400353 union {
354 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000355 __le32 addr_low_part1;
356 __le32 addr_high_part1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400357 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000358 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400359 };
360
Al Viroa608ab9c2007-01-02 10:39:10 +0000361 __le16 buffer1_length;
362 __le16 buffer2_length;
363 __le16 buffer3_length;
364 __le16 buffer4_length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400365
366 union {
367 struct {
Al Viroa608ab9c2007-01-02 10:39:10 +0000368 __le32 addr_low_part4;
369 __le32 addr_high_part4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400370 };
Al Viroa608ab9c2007-01-02 10:39:10 +0000371 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400372 };
373
Al Viroa608ab9c2007-01-02 10:39:10 +0000374 __le64 unused;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800375
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400376} __attribute__ ((aligned(64)));
377
378/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
379struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000380 __le16 reference_handle;
381 __le16 reserved;
382 __le32 buffer_length; /* allocated buffer length (usually 2K) */
383 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400384};
385
386/* opcode field in status_desc */
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700387#define NETXEN_NIC_RXPKT_DESC 0x04
388#define NETXEN_OLD_RXPKT_DESC 0x3f
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400389
390/* for status field in status_desc */
391#define STATUS_NEED_CKSUM (1)
392#define STATUS_CKSUM_OK (2)
393
394/* owner bits of status_desc */
395#define STATUS_OWNER_HOST (0x1)
396#define STATUS_OWNER_PHANTOM (0x2)
397
398#define NETXEN_PROT_IP (1)
399#define NETXEN_PROT_UNKNOWN (0)
400
401/* Note: sizeof(status_desc) should always be a mutliple of 2 */
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800402
403#define netxen_get_sts_desc_lro_cnt(status_desc) \
404 ((status_desc)->lro & 0x7F)
405#define netxen_get_sts_desc_lro_last_frag(status_desc) \
406 (((status_desc)->lro & 0x80) >> 7)
407
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800408#define netxen_get_sts_port(sts_data) \
409 ((sts_data) & 0x0F)
410#define netxen_get_sts_status(sts_data) \
411 (((sts_data) >> 4) & 0x0F)
412#define netxen_get_sts_type(sts_data) \
413 (((sts_data) >> 8) & 0x0F)
414#define netxen_get_sts_totallength(sts_data) \
415 (((sts_data) >> 12) & 0xFFFF)
416#define netxen_get_sts_refhandle(sts_data) \
417 (((sts_data) >> 28) & 0xFFFF)
418#define netxen_get_sts_prot(sts_data) \
419 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700420#define netxen_get_sts_pkt_offset(sts_data) \
421 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800422#define netxen_get_sts_opcode(sts_data) \
423 (((sts_data) >> 58) & 0x03F)
424
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800425#define netxen_get_sts_owner(status_desc) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000426 ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800427#define netxen_set_sts_owner(status_desc, val) { \
428 (status_desc)->status_desc_data = \
429 ((status_desc)->status_desc_data & \
430 ~cpu_to_le64(0x3ULL << 56)) | \
431 cpu_to_le64((u64)((val) & 0x3) << 56); \
432}
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400433
434struct status_desc {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800435 /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700436 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800437 53-55 desc_cnt, 56-57 owner, 58-63 opcode
438 */
Al Viroa608ab9c2007-01-02 10:39:10 +0000439 __le64 status_desc_data;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700440 union {
441 struct {
442 __le32 hash_value;
443 u8 hash_type;
444 u8 msg_type;
445 u8 unused;
446 union {
447 /* Bit pattern: 0-6 lro_count indicates frag
448 * sequence, 7 last_frag indicates last frag
449 */
450 u8 lro;
451
452 /* chained buffers */
453 u8 nr_frags;
454 };
455 };
456 struct {
457 __le16 frag_handles[4];
458 };
459 };
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700460} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400461
462enum {
463 NETXEN_RCV_PEG_0 = 0,
464 NETXEN_RCV_PEG_1
465};
466/* The version of the main data structure */
467#define NETXEN_BDINFO_VERSION 1
468
469/* Magic number to let user know flash is programmed */
470#define NETXEN_BDINFO_MAGIC 0x12345678
471
472/* Max number of Gig ports on a Phantom board */
473#define NETXEN_MAX_PORTS 4
474
475typedef enum {
476 NETXEN_BRDTYPE_P1_BD = 0x0000,
477 NETXEN_BRDTYPE_P1_SB = 0x0001,
478 NETXEN_BRDTYPE_P1_SMAX = 0x0002,
479 NETXEN_BRDTYPE_P1_SOCK = 0x0003,
480
481 NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
482 NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
483 NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
484 NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
485 NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
486
487 NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
488 NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700489 NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
490
491 NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
492 NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
493 NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
494 NETXEN_BRDTYPE_P3_4_GB = 0x0024,
495 NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
496 NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
497 NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
498 NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
499 NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
Dhananjay Phadkea70f9392008-08-01 03:14:56 -0700500 NETXEN_BRDTYPE_P3_10G_SFP_CT = 0x002a,
501 NETXEN_BRDTYPE_P3_10G_SFP_QT = 0x002b,
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700502 NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
Dhananjay Phadkec7860a22009-01-14 20:48:32 -0800503 NETXEN_BRDTYPE_P3_10G_XFP = 0x0032,
504 NETXEN_BRDTYPE_P3_10G_TP = 0x0080
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700505
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400506} netxen_brdtype_t;
507
508typedef enum {
509 NETXEN_BRDMFG_INVENTEC = 1
510} netxen_brdmfg;
511
512typedef enum {
513 MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
514 MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
515 MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
516 MEM_ORG_256Mbx4 = 0x3,
517 MEM_ORG_256Mbx8 = 0x4,
518 MEM_ORG_256Mbx16 = 0x5,
519 MEM_ORG_512Mbx4 = 0x6,
520 MEM_ORG_512Mbx8 = 0x7,
521 MEM_ORG_512Mbx16 = 0x8,
522 MEM_ORG_1Gbx4 = 0x9,
523 MEM_ORG_1Gbx8 = 0xa,
524 MEM_ORG_1Gbx16 = 0xb,
525 MEM_ORG_2Gbx4 = 0xc,
526 MEM_ORG_2Gbx8 = 0xd,
527 MEM_ORG_2Gbx16 = 0xe,
528 MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
529 MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
530} netxen_mn_mem_org_t;
531
532typedef enum {
533 MEM_ORG_512Kx36 = 0x0,
534 MEM_ORG_1Mx36 = 0x1,
535 MEM_ORG_2Mx36 = 0x2
536} netxen_sn_mem_org_t;
537
538typedef enum {
539 MEM_DEPTH_4MB = 0x1,
540 MEM_DEPTH_8MB = 0x2,
541 MEM_DEPTH_16MB = 0x3,
542 MEM_DEPTH_32MB = 0x4,
543 MEM_DEPTH_64MB = 0x5,
544 MEM_DEPTH_128MB = 0x6,
545 MEM_DEPTH_256MB = 0x7,
546 MEM_DEPTH_512MB = 0x8,
547 MEM_DEPTH_1GB = 0x9,
548 MEM_DEPTH_2GB = 0xa,
549 MEM_DEPTH_4GB = 0xb,
550 MEM_DEPTH_8GB = 0xc,
551 MEM_DEPTH_16GB = 0xd,
552 MEM_DEPTH_32GB = 0xe
553} netxen_mem_depth_t;
554
555struct netxen_board_info {
556 u32 header_version;
557
558 u32 board_mfg;
559 u32 board_type;
560 u32 board_num;
561 u32 chip_id;
562 u32 chip_minor;
563 u32 chip_major;
564 u32 chip_pkg;
565 u32 chip_lot;
566
567 u32 port_mask; /* available niu ports */
568 u32 peg_mask; /* available pegs */
569 u32 icache_ok; /* can we run with icache? */
570 u32 dcache_ok; /* can we run with dcache? */
571 u32 casper_ok;
572
573 u32 mac_addr_lo_0;
574 u32 mac_addr_lo_1;
575 u32 mac_addr_lo_2;
576 u32 mac_addr_lo_3;
577
578 /* MN-related config */
579 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
580 u32 mn_sync_shift_cclk;
581 u32 mn_sync_shift_mclk;
582 u32 mn_wb_en;
583 u32 mn_crystal_freq; /* in MHz */
584 u32 mn_speed; /* in MHz */
585 u32 mn_org;
586 u32 mn_depth;
587 u32 mn_ranks_0; /* ranks per slot */
588 u32 mn_ranks_1; /* ranks per slot */
589 u32 mn_rd_latency_0;
590 u32 mn_rd_latency_1;
591 u32 mn_rd_latency_2;
592 u32 mn_rd_latency_3;
593 u32 mn_rd_latency_4;
594 u32 mn_rd_latency_5;
595 u32 mn_rd_latency_6;
596 u32 mn_rd_latency_7;
597 u32 mn_rd_latency_8;
598 u32 mn_dll_val[18];
599 u32 mn_mode_reg; /* MIU DDR Mode Register */
600 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
601 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
602 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
603 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
604
605 /* SN-related config */
606 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
607 u32 sn_pt_mode; /* pass through mode */
608 u32 sn_ecc_en;
609 u32 sn_wb_en;
610 u32 sn_crystal_freq;
611 u32 sn_speed;
612 u32 sn_org;
613 u32 sn_depth;
614 u32 sn_dll_tap;
615 u32 sn_rd_latency;
616
617 u32 mac_addr_hi_0;
618 u32 mac_addr_hi_1;
619 u32 mac_addr_hi_2;
620 u32 mac_addr_hi_3;
621
622 u32 magic; /* indicates flash has been initialized */
623
624 u32 mn_rdimm;
625 u32 mn_dll_override;
626
627};
628
629#define FLASH_NUM_PORTS (4)
630
631struct netxen_flash_mac_addr {
632 u32 flash_addr[32];
633};
634
635struct netxen_user_old_info {
636 u8 flash_md5[16];
637 u8 crbinit_md5[16];
638 u8 brdcfg_md5[16];
639 /* bootloader */
640 u32 bootld_version;
641 u32 bootld_size;
642 u8 bootld_md5[16];
643 /* image */
644 u32 image_version;
645 u32 image_size;
646 u8 image_md5[16];
647 /* primary image status */
648 u32 primary_status;
649 u32 secondary_present;
650
651 /* MAC address , 4 ports */
652 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
653};
654#define FLASH_NUM_MAC_PER_PORT 32
655struct netxen_user_info {
656 u8 flash_md5[16 * 64];
657 /* bootloader */
658 u32 bootld_version;
659 u32 bootld_size;
660 /* image */
661 u32 image_version;
662 u32 image_size;
663 /* primary image status */
664 u32 primary_status;
665 u32 secondary_present;
666
667 /* MAC address , 4 ports, 32 address per port */
668 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
669 u32 sub_sys_id;
670 u8 serial_num[32];
671
672 /* Any user defined data */
673};
674
675/*
676 * Flash Layout - new format.
677 */
678struct netxen_new_user_info {
679 u8 flash_md5[16 * 64];
680 /* bootloader */
681 u32 bootld_version;
682 u32 bootld_size;
683 /* image */
684 u32 image_version;
685 u32 image_size;
686 /* primary image status */
687 u32 primary_status;
688 u32 secondary_present;
689
690 /* MAC address , 4 ports, 32 address per port */
691 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
692 u32 sub_sys_id;
693 u8 serial_num[32];
694
695 /* Any user defined data */
696};
697
698#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
699#define SECONDARY_IMAGE_ABSENT 0xffffffff
700#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
701#define PRIMARY_IMAGE_BAD 0xffffffff
702
703/* Flash memory map */
704typedef enum {
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700705 NETXEN_CRBINIT_START = 0, /* Crbinit section */
706 NETXEN_BRDCFG_START = 0x4000, /* board config */
707 NETXEN_INITCODE_START = 0x6000, /* pegtune code */
708 NETXEN_BOOTLD_START = 0x10000, /* bootld */
709 NETXEN_IMAGE_START = 0x43000, /* compressed image */
710 NETXEN_SECONDARY_START = 0x200000, /* backup images */
711 NETXEN_PXE_START = 0x3E0000, /* user defined region */
712 NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
713 NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400714} netxen_flash_map_t;
715
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800716#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
717#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
718#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
719#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
720#define NX_FW_MIN_SIZE (0x3fffff)
721#define NX_P2_MN_ROMIMAGE "nxromimg.bin"
722#define NX_P3_CT_ROMIMAGE "nx3fwct.bin"
723#define NX_P3_MN_ROMIMAGE "nx3fwmn.bin"
724
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700725#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400726
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700727#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
728#define NETXEN_INIT_SECTOR (0)
729#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
730#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
731#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
732#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
733#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
734#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
735#define NETXEN_NUM_CONFIG_SECTORS (1)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800736#define PFX "NetXen: "
737extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400738
739/* Note: Make sure to not call this before adapter->port is valid */
740#if !defined(NETXEN_DEBUG)
741#define DPRINTK(klevel, fmt, args...) do { \
742 } while (0)
743#else
744#define DPRINTK(klevel, fmt, args...) do { \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -0700745 printk(KERN_##klevel PFX "%s: %s: " fmt, __func__,\
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700746 (adapter != NULL && adapter->netdev != NULL) ? \
747 adapter->netdev->name : NULL, \
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400748 ## args); } while(0)
749#endif
750
751/* Number of status descriptors to handle per interrupt */
752#define MAX_STATUS_HANDLE (128)
753
754/*
755 * netxen_skb_frag{} is to contain mapping info for each SG list. This
756 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
757 */
758struct netxen_skb_frag {
759 u64 dma;
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800760 ulong length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400761};
762
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700763#define _netxen_set_bits(config_word, start, bits, val) {\
764 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
765 unsigned long long __tvalue = (val); \
766 (config_word) &= ~__tmask; \
767 (config_word) |= (((__tvalue) << (start)) & __tmask); \
768}
Jeff Garzik47906542007-11-23 21:23:36 -0500769
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700770#define _netxen_clear_bits(config_word, start, bits) {\
771 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
772 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500773}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700774
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400775/* Following defines are for the state of the buffers */
776#define NETXEN_BUFFER_FREE 0
777#define NETXEN_BUFFER_BUSY 1
778
779/*
780 * There will be one netxen_buffer per skb packet. These will be
781 * used to save the dma info for pci_unmap_page()
782 */
783struct netxen_cmd_buffer {
784 struct sk_buff *skb;
785 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800786 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400787};
788
789/* In rx_buffer, we do not need multiple fragments as is a single buffer */
790struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700791 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400792 struct sk_buff *skb;
793 u64 dma;
794 u16 ref_handle;
795 u16 state;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800796 u32 lro_expected_frags;
797 u32 lro_current_frags;
798 u32 lro_length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400799};
800
801/* Board types */
802#define NETXEN_NIC_GBE 0x01
803#define NETXEN_NIC_XGBE 0x02
804
805/*
806 * One hardware_context{} per adapter
807 * contains interrupt info as well shared hardware info.
808 */
809struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800810 void __iomem *pci_base0;
811 void __iomem *pci_base1;
812 void __iomem *pci_base2;
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700813 unsigned long first_page_group_end;
814 unsigned long first_page_group_start;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800815 void __iomem *db_base;
816 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700817 unsigned long pci_len0;
818
Dhananjay Phadke29566402008-07-21 19:44:04 -0700819 u8 cut_through;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700820 int qdr_sn_window;
821 int ddr_mn_window;
822 unsigned long mn_win_crb;
823 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800824
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400825 u8 revision_id;
826 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400827 struct netxen_board_info boardcfg;
Dhananjay Phadkea97342f2008-07-21 19:44:05 -0700828 u32 linkup;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400829 /* Address of cmd ring in Phantom */
830 struct cmd_desc_type0 *cmd_desc_head;
831 dma_addr_t cmd_desc_phys_addr;
832 struct netxen_adapter *adapter;
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -0700833 int pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400834};
835
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800836#define RCV_RING_LRO RCV_DESC_LRO
837
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400838#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
839#define ETHERNET_FCS_SIZE 4
840
841struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700842 u64 rcvdbadskb;
843 u64 xmitcalled;
844 u64 xmitedframes;
845 u64 xmitfinished;
846 u64 badskblen;
847 u64 nocmddescriptor;
848 u64 polled;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700849 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700850 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700851 u64 csummed;
852 u64 no_rcv;
853 u64 rxbytes;
854 u64 txbytes;
855 u64 ints;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400856};
857
858/*
859 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
860 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
861 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700862struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400863 u32 flags;
864 u32 producer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400865 dma_addr_t phys_addr;
Dhananjay Phadke7830b222008-07-21 19:44:00 -0700866 u32 crb_rcv_producer; /* reg offset */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400867 struct rcv_desc *desc_head; /* address of rx ring in Phantom */
868 u32 max_rx_desc_count;
869 u32 dma_size;
870 u32 skb_size;
871 struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700872 struct list_head free_list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400873};
874
875/*
876 * Receive context. There is one such structure per instance of the
877 * receive processing. Any state information that is relevant to
878 * the receive, and is must be in this structure. The global data may be
879 * present elsewhere.
880 */
881struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700882 u32 state;
883 u16 context_id;
884 u16 virt_port;
885
886 struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400887 u32 status_rx_consumer;
Dhananjay Phadke7830b222008-07-21 19:44:00 -0700888 u32 crb_sts_consumer; /* reg offset */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400889 dma_addr_t rcv_status_desc_phys_addr;
890 struct status_desc *rcv_status_desc_head;
891};
892
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700893/* New HW context creation */
894
895#define NX_OS_CRB_RETRY_COUNT 4000
896#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
897 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
898
899#define NX_CDRP_CLEAR 0x00000000
900#define NX_CDRP_CMD_BIT 0x80000000
901
902/*
903 * All responses must have the NX_CDRP_CMD_BIT cleared
904 * in the crb NX_CDRP_CRB_OFFSET.
905 */
906#define NX_CDRP_FORM_RSP(rsp) (rsp)
907#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
908
909#define NX_CDRP_RSP_OK 0x00000001
910#define NX_CDRP_RSP_FAIL 0x00000002
911#define NX_CDRP_RSP_TIMEOUT 0x00000003
912
913/*
914 * All commands must have the NX_CDRP_CMD_BIT set in
915 * the crb NX_CDRP_CRB_OFFSET.
916 */
917#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
918#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
919
920#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
921#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
922#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
923#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
924#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
925#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
926#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
927#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
928#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
929#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
930#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
931#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
932#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
933#define NX_CDRP_CMD_SET_MTU 0x00000012
934#define NX_CDRP_CMD_MAX 0x00000013
935
936#define NX_RCODE_SUCCESS 0
937#define NX_RCODE_NO_HOST_MEM 1
938#define NX_RCODE_NO_HOST_RESOURCE 2
939#define NX_RCODE_NO_CARD_CRB 3
940#define NX_RCODE_NO_CARD_MEM 4
941#define NX_RCODE_NO_CARD_RESOURCE 5
942#define NX_RCODE_INVALID_ARGS 6
943#define NX_RCODE_INVALID_ACTION 7
944#define NX_RCODE_INVALID_STATE 8
945#define NX_RCODE_NOT_SUPPORTED 9
946#define NX_RCODE_NOT_PERMITTED 10
947#define NX_RCODE_NOT_READY 11
948#define NX_RCODE_DOES_NOT_EXIST 12
949#define NX_RCODE_ALREADY_EXISTS 13
950#define NX_RCODE_BAD_SIGNATURE 14
951#define NX_RCODE_CMD_NOT_IMPL 15
952#define NX_RCODE_CMD_INVALID 16
953#define NX_RCODE_TIMEOUT 17
954#define NX_RCODE_CMD_FAILED 18
955#define NX_RCODE_MAX_EXCEEDED 19
956#define NX_RCODE_MAX 20
957
958#define NX_DESTROY_CTX_RESET 0
959#define NX_DESTROY_CTX_D3_RESET 1
960#define NX_DESTROY_CTX_MAX 2
961
962/*
963 * Capabilities
964 */
965#define NX_CAP_BIT(class, bit) (1 << bit)
966#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
967#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
968#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
969#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
970#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
971#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
972#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
973#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
974#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
975
976/*
977 * Context state
978 */
979#define NX_HOST_CTX_STATE_FREED 0
980#define NX_HOST_CTX_STATE_ALLOCATED 1
981#define NX_HOST_CTX_STATE_ACTIVE 2
982#define NX_HOST_CTX_STATE_DISABLED 3
983#define NX_HOST_CTX_STATE_QUIESCED 4
984#define NX_HOST_CTX_STATE_MAX 5
985
986/*
987 * Rx context
988 */
989
990typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800991 __le64 host_phys_addr; /* Ring base addr */
992 __le32 ring_size; /* Ring entries */
993 __le16 msi_index;
994 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700995} nx_hostrq_sds_ring_t;
996
997typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800998 __le64 host_phys_addr; /* Ring base addr */
999 __le64 buff_size; /* Packet buffer size */
1000 __le32 ring_size; /* Ring entries */
1001 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001002} nx_hostrq_rds_ring_t;
1003
1004typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001005 __le64 host_rsp_dma_addr; /* Response dma'd here */
1006 __le32 capabilities[4]; /* Flag bit vector */
1007 __le32 host_int_crb_mode; /* Interrupt crb usage */
1008 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001009 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001010 __le32 rds_ring_offset; /* Offset to RDS config */
1011 __le32 sds_ring_offset; /* Offset to SDS config */
1012 __le16 num_rds_rings; /* Count of RDS rings */
1013 __le16 num_sds_rings; /* Count of SDS rings */
1014 __le16 rsvd1; /* Padding */
1015 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001016 u8 reserved[128]; /* reserve space for future expansion*/
1017 /* MUST BE 64-bit aligned.
1018 The following is packed:
1019 - N hostrq_rds_rings
1020 - N hostrq_sds_rings */
1021 char data[0];
1022} nx_hostrq_rx_ctx_t;
1023
1024typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001025 __le32 host_producer_crb; /* Crb to use */
1026 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001027} nx_cardrsp_rds_ring_t;
1028
1029typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001030 __le32 host_consumer_crb; /* Crb to use */
1031 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001032} nx_cardrsp_sds_ring_t;
1033
1034typedef struct {
1035 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001036 __le32 rds_ring_offset; /* Offset to RDS config */
1037 __le32 sds_ring_offset; /* Offset to SDS config */
1038 __le32 host_ctx_state; /* Starting State */
1039 __le32 num_fn_per_port; /* How many PCI fn share the port */
1040 __le16 num_rds_rings; /* Count of RDS rings */
1041 __le16 num_sds_rings; /* Count of SDS rings */
1042 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001043 u8 phys_port; /* Physical id of port */
1044 u8 virt_port; /* Virtual/Logical id of port */
1045 u8 reserved[128]; /* save space for future expansion */
1046 /* MUST BE 64-bit aligned.
1047 The following is packed:
1048 - N cardrsp_rds_rings
1049 - N cardrs_sds_rings */
1050 char data[0];
1051} nx_cardrsp_rx_ctx_t;
1052
1053#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
1054 (sizeof(HOSTRQ_RX) + \
1055 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
1056 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
1057
1058#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
1059 (sizeof(CARDRSP_RX) + \
1060 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
1061 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
1062
1063/*
1064 * Tx context
1065 */
1066
1067typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001068 __le64 host_phys_addr; /* Ring base addr */
1069 __le32 ring_size; /* Ring entries */
1070 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001071} nx_hostrq_cds_ring_t;
1072
1073typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001074 __le64 host_rsp_dma_addr; /* Response dma'd here */
1075 __le64 cmd_cons_dma_addr; /* */
1076 __le64 dummy_dma_addr; /* */
1077 __le32 capabilities[4]; /* Flag bit vector */
1078 __le32 host_int_crb_mode; /* Interrupt crb usage */
1079 __le32 rsvd1; /* Padding */
1080 __le16 rsvd2; /* Padding */
1081 __le16 interrupt_ctl;
1082 __le16 msi_index;
1083 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001084 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
1085 u8 reserved[128]; /* future expansion */
1086} nx_hostrq_tx_ctx_t;
1087
1088typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001089 __le32 host_producer_crb; /* Crb to use */
1090 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001091} nx_cardrsp_cds_ring_t;
1092
1093typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001094 __le32 host_ctx_state; /* Starting state */
1095 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001096 u8 phys_port; /* Physical id of port */
1097 u8 virt_port; /* Virtual/Logical id of port */
1098 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
1099 u8 reserved[128]; /* future expansion */
1100} nx_cardrsp_tx_ctx_t;
1101
1102#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
1103#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
1104
1105/* CRB */
1106
1107#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
1108#define NX_HOST_RDS_CRB_MODE_SHARED 1
1109#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
1110#define NX_HOST_RDS_CRB_MODE_MAX 3
1111
1112#define NX_HOST_INT_CRB_MODE_UNIQUE 0
1113#define NX_HOST_INT_CRB_MODE_SHARED 1
1114#define NX_HOST_INT_CRB_MODE_NORX 2
1115#define NX_HOST_INT_CRB_MODE_NOTX 3
1116#define NX_HOST_INT_CRB_MODE_NORXTX 4
1117
1118
1119/* MAC */
1120
1121#define MC_COUNT_P2 16
1122#define MC_COUNT_P3 38
1123
1124#define NETXEN_MAC_NOOP 0
1125#define NETXEN_MAC_ADD 1
1126#define NETXEN_MAC_DEL 2
1127
1128typedef struct nx_mac_list_s {
1129 struct nx_mac_list_s *next;
1130 uint8_t mac_addr[MAX_ADDR_LEN];
1131} nx_mac_list_t;
1132
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001133/*
1134 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1135 * adjusted based on configured MTU.
1136 */
1137#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1138#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1139#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1140#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1141
1142#define NETXEN_NIC_INTR_DEFAULT 0x04
1143
1144typedef union {
1145 struct {
1146 uint16_t rx_packets;
1147 uint16_t rx_time_us;
1148 uint16_t tx_packets;
1149 uint16_t tx_time_us;
1150 } data;
1151 uint64_t word;
1152} nx_nic_intr_coalesce_data_t;
1153
1154typedef struct {
1155 uint16_t stats_time_us;
1156 uint16_t rate_sample_time;
1157 uint16_t flags;
1158 uint16_t rsvd_1;
1159 uint32_t low_threshold;
1160 uint32_t high_threshold;
1161 nx_nic_intr_coalesce_data_t normal;
1162 nx_nic_intr_coalesce_data_t low;
1163 nx_nic_intr_coalesce_data_t high;
1164 nx_nic_intr_coalesce_data_t irq;
1165} nx_nic_intr_coalesce_t;
1166
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001167#define NX_HOST_REQUEST 0x13
1168#define NX_NIC_REQUEST 0x14
1169
1170#define NX_MAC_EVENT 0x1
1171
1172enum {
1173 NX_NIC_H2C_OPCODE_START = 0,
1174 NX_NIC_H2C_OPCODE_CONFIG_RSS,
1175 NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL,
1176 NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE,
1177 NX_NIC_H2C_OPCODE_CONFIG_LED,
1178 NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS,
1179 NX_NIC_H2C_OPCODE_CONFIG_L2_MAC,
1180 NX_NIC_H2C_OPCODE_LRO_REQUEST,
1181 NX_NIC_H2C_OPCODE_GET_SNMP_STATS,
1182 NX_NIC_H2C_OPCODE_PROXY_START_REQUEST,
1183 NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST,
1184 NX_NIC_H2C_OPCODE_PROXY_SET_MTU,
1185 NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE,
1186 NX_H2P_OPCODE_GET_FINGER_PRINT_REQUEST,
1187 NX_H2P_OPCODE_INSTALL_LICENSE_REQUEST,
1188 NX_H2P_OPCODE_GET_LICENSE_CAPABILITY_REQUEST,
1189 NX_NIC_H2C_OPCODE_GET_NET_STATS,
1190 NX_NIC_H2C_OPCODE_LAST
1191};
1192
1193#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1194#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1195#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1196
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001197typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001198 __le64 qhdr;
1199 __le64 req_hdr;
1200 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001201} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001202
1203typedef struct {
1204 u8 op;
1205 u8 tag;
1206 u8 mac_addr[6];
1207} nx_mac_req_t;
1208
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001209#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001210
Dhananjay Phadke29566402008-07-21 19:44:04 -07001211#define NETXEN_NIC_MSI_ENABLED 0x02
1212#define NETXEN_NIC_MSIX_ENABLED 0x04
1213#define NETXEN_IS_MSI_FAMILY(adapter) \
1214 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1215
Dhananjay Phadkeb3df68f2009-02-08 19:20:19 -08001216#define MSIX_ENTRIES_PER_ADAPTER 1
Dhananjay Phadke29566402008-07-21 19:44:04 -07001217#define NETXEN_MSIX_TBL_SPACE 8192
1218#define NETXEN_PCI_REG_MSIX_TBL 0x44
1219
1220#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001221
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001222#define NETXEN_NETDEV_WEIGHT 120
1223#define NETXEN_ADAPTER_UP_MAGIC 777
1224#define NETXEN_NIC_PEG_TUNE 0
1225
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001226struct netxen_dummy_dma {
1227 void *addr;
1228 dma_addr_t phys_addr;
1229};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001230
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001231struct netxen_adapter {
1232 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001233
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001234 struct net_device *netdev;
1235 struct pci_dev *pdev;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001236 int pci_using_dac;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001237 struct napi_struct napi;
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001238 struct net_device_stats net_stats;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001239 int mtu;
1240 int portnum;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001241 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001242 u16 tx_context_id;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001243
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001244 uint8_t mc_enabled;
1245 uint8_t max_mc_count;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001246 nx_mac_list_t *mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001247
Dhananjay Phadke29566402008-07-21 19:44:04 -07001248 struct netxen_legacy_intr_set legacy_intr;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001249 u32 crb_intr_mask;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001250
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001251 struct work_struct watchdog_task;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001252 struct timer_list watchdog_timer;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001253 struct work_struct tx_timeout_task;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001254
1255 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001256 u32 crb_win;
1257 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001258
Dhananjay Phadke29566402008-07-21 19:44:04 -07001259 uint64_t dma_mask;
1260
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001261 u32 cmd_producer;
Al Virof305f782007-12-22 19:44:00 +00001262 __le32 *cmd_consumer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001263 u32 last_cmd_consumer;
Dhananjay Phadke7830b222008-07-21 19:44:00 -07001264 u32 crb_addr_cmd_producer;
1265 u32 crb_addr_cmd_consumer;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001266
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001267 u32 max_tx_desc_count;
1268 u32 max_rx_desc_count;
1269 u32 max_jumbo_rx_desc_count;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001270 u32 max_lro_rx_desc_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001271
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001272 int max_rds_rings;
1273
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001274 u32 flags;
1275 u32 irq;
1276 int driver_mismatch;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001277 u32 temp;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001278
Dhananjay Phadke29566402008-07-21 19:44:04 -07001279 u32 fw_major;
1280
1281 u8 msix_supported;
1282 u8 max_possible_rss_rings;
1283 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1284
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001285 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001286
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001287 u16 link_speed;
1288 u16 link_duplex;
1289 u16 state;
1290 u16 link_autoneg;
Dhananjay Phadke200eef22007-09-03 10:33:35 +05301291 int rx_csum;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001292 int status;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001293
1294 struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
1295
1296 /*
1297 * Receive instances. These can be either one per port,
1298 * or one per peg, etc.
1299 */
1300 struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
1301
1302 int is_up;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001303 struct netxen_dummy_dma dummy_dma;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001304 nx_nic_intr_coalesce_t coal;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001305
1306 /* Context interface shared between card and host */
1307 struct netxen_ring_ctx *ctx_desc;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001308 dma_addr_t ctx_desc_phys_addr;
dhananjay.phadke@gmail.com2d1a3bb2007-07-02 00:26:00 +05301309 int intr_scheme;
Dhananjay Phadke443be792008-03-17 19:59:48 -07001310 int msi_mode;
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001311 int (*enable_phy_interrupts) (struct netxen_adapter *);
1312 int (*disable_phy_interrupts) (struct netxen_adapter *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001313 int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
1314 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001315 int (*set_promisc) (struct netxen_adapter *, u32);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001316 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1317 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001318 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001319 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001320
1321 int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
1322 int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
1323 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1324 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1325 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1326 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
1327 void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
1328 u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
1329 unsigned long (*pci_set_window)(struct netxen_adapter *,
1330 unsigned long long);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001331}; /* netxen_adapter structure */
1332
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301333/*
1334 * NetXen dma watchdog control structure
1335 *
1336 * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
1337 * Bit 1 : disable_request => 1 req disable dma watchdog
1338 * Bit 2 : enable_request => 1 req enable dma watchdog
1339 * Bit 3-31 : unused
1340 */
1341
1342#define netxen_set_dma_watchdog_disable_req(config_word) \
1343 _netxen_set_bits(config_word, 1, 1, 1)
1344#define netxen_set_dma_watchdog_enable_req(config_word) \
1345 _netxen_set_bits(config_word, 2, 1, 1)
1346#define netxen_get_dma_watchdog_enabled(config_word) \
1347 ((config_word) & 0x1)
1348#define netxen_get_dma_watchdog_disabled(config_word) \
1349 (((config_word) >> 1) & 0x1)
1350
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001351/* Max number of xmit producer threads that can run simultaneously */
1352#define MAX_XMIT_PRODUCERS 16
1353
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001354#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
1355 ((adapter)->ahw.pci_base0 + (off))
1356#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
1357 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
1358#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
1359 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
1360
1361static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
1362 unsigned long off)
1363{
1364 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
1365 return (adapter->ahw.pci_base0 + off);
1366 } else if ((off < SECOND_PAGE_GROUP_END) &&
1367 (off >= SECOND_PAGE_GROUP_START)) {
1368 return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
1369 } else if ((off < THIRD_PAGE_GROUP_END) &&
1370 (off >= THIRD_PAGE_GROUP_START)) {
1371 return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
1372 }
1373 return NULL;
1374}
1375
1376static inline void __iomem *pci_base(struct netxen_adapter *adapter,
1377 unsigned long off)
1378{
1379 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
1380 return adapter->ahw.pci_base0;
1381 } else if ((off < SECOND_PAGE_GROUP_END) &&
1382 (off >= SECOND_PAGE_GROUP_START)) {
1383 return adapter->ahw.pci_base1;
1384 } else if ((off < THIRD_PAGE_GROUP_END) &&
1385 (off >= THIRD_PAGE_GROUP_START)) {
1386 return adapter->ahw.pci_base2;
1387 }
1388 return NULL;
1389}
1390
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001391int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1392int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1393int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1394int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001395int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab9c2007-01-02 10:39:10 +00001396 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001397int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab9c2007-01-02 10:39:10 +00001398 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001399
1400/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001401int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1402int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001403void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
1404int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
1405void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001406void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
1407void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
1408void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001409
1410int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001411
1412int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
1413 ulong off, void *data, int len);
1414int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
1415 ulong off, void *data, int len);
1416int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1417 u64 off, void *data, int size);
1418int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1419 u64 off, void *data, int size);
1420int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1421 u64 off, u32 data);
1422u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1423void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1424 u64 off, u32 data);
1425u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1426unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1427 unsigned long long addr);
1428void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1429 u32 wndw);
1430
1431int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
1432 ulong off, void *data, int len);
1433int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
1434 ulong off, void *data, int len);
1435int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1436 u64 off, void *data, int size);
1437int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1438 u64 off, void *data, int size);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001439void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
1440 unsigned long off, int data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001441int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1442 u64 off, u32 data);
1443u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1444void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1445 u64 off, u32 data);
1446u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1447unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1448 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001449
1450/* Functions from netxen_nic_init.c */
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001451void netxen_free_adapter_offload(struct netxen_adapter *adapter);
1452int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301453int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001454int netxen_receive_peg_ready(struct netxen_adapter *adapter);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301455int netxen_load_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001456int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001457
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001458int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001459int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001460 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001461int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001462 u8 *bytes, size_t size);
1463int netxen_flash_unlock(struct netxen_adapter *adapter);
1464int netxen_backup_crbinit(struct netxen_adapter *adapter);
1465int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1466int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001467void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001468
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001469int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001470
Dhananjay Phadke29566402008-07-21 19:44:04 -07001471int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1472void netxen_free_sw_resources(struct netxen_adapter *adapter);
1473
1474int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1475void netxen_free_hw_resources(struct netxen_adapter *adapter);
1476
1477void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1478void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1479
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001480void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1481int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001482void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001483void netxen_watchdog_task(struct work_struct *work);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001484void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
1485 u32 ringid);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001486int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001487u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001488void netxen_p2_nic_set_multi(struct net_device *netdev);
1489void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001490void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001491int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001492int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001493
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001494int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001495int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001496
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001497int netxen_nic_set_mac(struct net_device *netdev, void *p);
1498struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1499
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001500void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
1501 uint32_t crb_producer);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001502
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001503/*
1504 * NetXen Board information
1505 */
1506
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001507#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001508struct netxen_brdinfo {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001509 netxen_brdtype_t brdtype; /* type of board */
1510 long ports; /* max no of physical ports */
1511 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001512};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001513
Amit S. Kale71bd7872006-12-01 05:36:22 -08001514static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001515 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1516 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1517 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1518 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1519 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1520 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001521 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1522 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1523 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1524 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1525 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1526 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1527 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1528 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001529 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1530 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1531 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001532 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1533 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001534};
1535
Denis Chengff8ac602007-09-02 18:30:18 +08001536#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001537
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001538static inline void get_brd_name_by_type(u32 type, char *name)
1539{
1540 int i, found = 0;
1541 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1542 if (netxen_boards[i].brdtype == type) {
1543 strcpy(name, netxen_boards[i].short_name);
1544 found = 1;
1545 break;
1546 }
1547
1548 }
1549 if (!found)
1550 name = "Unknown";
1551}
1552
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301553static inline int
1554dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
1555{
1556 u32 ctrl;
1557
1558 /* check if already inactive */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001559 if (adapter->hw_read_wx(adapter,
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301560 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1561 printk(KERN_ERR "failed to read dma watchdog status\n");
1562
1563 if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
1564 return 1;
1565
1566 /* Send the disable request */
1567 netxen_set_dma_watchdog_disable_req(ctrl);
1568 netxen_crb_writelit_adapter(adapter,
1569 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
1570
1571 return 0;
1572}
1573
1574static inline int
1575dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
1576{
1577 u32 ctrl;
1578
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001579 if (adapter->hw_read_wx(adapter,
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301580 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1581 printk(KERN_ERR "failed to read dma watchdog status\n");
1582
dhananjay@netxen.comceded322007-07-19 14:41:09 +05301583 return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301584}
1585
1586static inline int
1587dma_watchdog_wakeup(struct netxen_adapter *adapter)
1588{
1589 u32 ctrl;
1590
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001591 if (adapter->hw_read_wx(adapter,
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301592 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1593 printk(KERN_ERR "failed to read dma watchdog status\n");
1594
1595 if (netxen_get_dma_watchdog_enabled(ctrl))
1596 return 1;
1597
1598 /* send the wakeup request */
1599 netxen_set_dma_watchdog_enable_req(ctrl);
1600
1601 netxen_crb_writelit_adapter(adapter,
1602 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
1603
1604 return 0;
1605}
1606
1607
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001608int netxen_is_flash_supported(struct netxen_adapter *adapter);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001609int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1610int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001611extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1612extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1613 int *valp);
1614
1615extern struct ethtool_ops netxen_nic_ethtool_ops;
1616
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001617#endif /* __NETXEN_NIC_H_ */