blob: d52a7163b97a4deeaf0f98c075b485d049b66486 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02004 * Header file for Host Controller registers and I/O accessors.
5 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01006 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08007 *
8 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07009 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080012 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013#ifndef __SDHCI_HW_H
14#define __SDHCI_HW_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080015
Andrew Morton0c7ad102008-07-25 19:44:35 -070016#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030017#include <linux/compiler.h>
18#include <linux/types.h>
19#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070020
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020021#include <linux/mmc/sdhci.h>
22
Pierre Ossmand129bce2006-03-24 03:18:17 -080023/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080024 * Controller registers
25 */
26
27#define SDHCI_DMA_ADDRESS 0x00
28
29#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010030#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080031
32#define SDHCI_BLOCK_COUNT 0x06
33
34#define SDHCI_ARGUMENT 0x08
35
36#define SDHCI_TRANSFER_MODE 0x0C
37#define SDHCI_TRNS_DMA 0x01
38#define SDHCI_TRNS_BLK_CNT_EN 0x02
39#define SDHCI_TRNS_ACMD12 0x04
40#define SDHCI_TRNS_READ 0x10
41#define SDHCI_TRNS_MULTI 0x20
42
43#define SDHCI_COMMAND 0x0E
44#define SDHCI_CMD_RESP_MASK 0x03
45#define SDHCI_CMD_CRC 0x08
46#define SDHCI_CMD_INDEX 0x10
47#define SDHCI_CMD_DATA 0x20
48
49#define SDHCI_CMD_RESP_NONE 0x00
50#define SDHCI_CMD_RESP_LONG 0x01
51#define SDHCI_CMD_RESP_SHORT 0x02
52#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
53
54#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
55
56#define SDHCI_RESPONSE 0x10
57
58#define SDHCI_BUFFER 0x20
59
60#define SDHCI_PRESENT_STATE 0x24
61#define SDHCI_CMD_INHIBIT 0x00000001
62#define SDHCI_DATA_INHIBIT 0x00000002
63#define SDHCI_DOING_WRITE 0x00000100
64#define SDHCI_DOING_READ 0x00000200
65#define SDHCI_SPACE_AVAILABLE 0x00000400
66#define SDHCI_DATA_AVAILABLE 0x00000800
67#define SDHCI_CARD_PRESENT 0x00010000
68#define SDHCI_WRITE_PROTECT 0x00080000
69
70#define SDHCI_HOST_CONTROL 0x28
71#define SDHCI_CTRL_LED 0x01
72#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010073#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020074#define SDHCI_CTRL_DMA_MASK 0x18
75#define SDHCI_CTRL_SDMA 0x00
76#define SDHCI_CTRL_ADMA1 0x08
77#define SDHCI_CTRL_ADMA32 0x10
78#define SDHCI_CTRL_ADMA64 0x18
Kyungmin Parkae6d6c92010-08-10 18:01:43 -070079#define SDHCI_CTRL_8BITBUS 0x20
Pierre Ossmand129bce2006-03-24 03:18:17 -080080
81#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070082#define SDHCI_POWER_ON 0x01
83#define SDHCI_POWER_180 0x0A
84#define SDHCI_POWER_300 0x0C
85#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080086
87#define SDHCI_BLOCK_GAP_CONTROL 0x2A
88
Nicolas Pitre2df3b712007-09-29 10:46:20 -040089#define SDHCI_WAKE_UP_CONTROL 0x2B
Daniel Drake5f619702010-11-04 22:20:39 +000090#define SDHCI_WAKE_ON_INT 0x01
91#define SDHCI_WAKE_ON_INSERT 0x02
92#define SDHCI_WAKE_ON_REMOVE 0x04
Pierre Ossmand129bce2006-03-24 03:18:17 -080093
94#define SDHCI_CLOCK_CONTROL 0x2C
95#define SDHCI_DIVIDER_SHIFT 8
Zhangfei Gao85105c52010-08-06 07:10:01 +080096#define SDHCI_DIVIDER_HI_SHIFT 6
97#define SDHCI_DIV_MASK 0xFF
98#define SDHCI_DIV_MASK_LEN 8
99#define SDHCI_DIV_HI_MASK 0x300
Pierre Ossmand129bce2006-03-24 03:18:17 -0800100#define SDHCI_CLOCK_CARD_EN 0x0004
101#define SDHCI_CLOCK_INT_STABLE 0x0002
102#define SDHCI_CLOCK_INT_EN 0x0001
103
104#define SDHCI_TIMEOUT_CONTROL 0x2E
105
106#define SDHCI_SOFTWARE_RESET 0x2F
107#define SDHCI_RESET_ALL 0x01
108#define SDHCI_RESET_CMD 0x02
109#define SDHCI_RESET_DATA 0x04
110
111#define SDHCI_INT_STATUS 0x30
112#define SDHCI_INT_ENABLE 0x34
113#define SDHCI_SIGNAL_ENABLE 0x38
114#define SDHCI_INT_RESPONSE 0x00000001
115#define SDHCI_INT_DATA_END 0x00000002
116#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100117#define SDHCI_INT_SPACE_AVAIL 0x00000010
118#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800119#define SDHCI_INT_CARD_INSERT 0x00000040
120#define SDHCI_INT_CARD_REMOVE 0x00000080
121#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200122#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800123#define SDHCI_INT_TIMEOUT 0x00010000
124#define SDHCI_INT_CRC 0x00020000
125#define SDHCI_INT_END_BIT 0x00040000
126#define SDHCI_INT_INDEX 0x00080000
127#define SDHCI_INT_DATA_TIMEOUT 0x00100000
128#define SDHCI_INT_DATA_CRC 0x00200000
129#define SDHCI_INT_DATA_END_BIT 0x00400000
130#define SDHCI_INT_BUS_POWER 0x00800000
131#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200132#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800133
134#define SDHCI_INT_NORMAL_MASK 0x00007FFF
135#define SDHCI_INT_ERROR_MASK 0xFFFF8000
136
137#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
138 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
139#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100140 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800141 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Zhangfei Gaoa751a7d692010-05-26 14:42:02 -0700142 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300143#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800144
145#define SDHCI_ACMD12_ERR 0x3C
146
147/* 3E-3F reserved */
148
149#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700150#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
151#define SDHCI_TIMEOUT_CLK_SHIFT 0
152#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800153#define SDHCI_CLOCK_BASE_MASK 0x00003F00
Zhangfei Gaoc4687d52010-08-20 14:02:36 -0400154#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
Pierre Ossmand129bce2006-03-24 03:18:17 -0800155#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100156#define SDHCI_MAX_BLOCK_MASK 0x00030000
157#define SDHCI_MAX_BLOCK_SHIFT 16
Pierre Ossman2134a922008-06-28 18:28:51 +0200158#define SDHCI_CAN_DO_ADMA2 0x00080000
159#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100160#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700161#define SDHCI_CAN_DO_SDMA 0x00400000
Pierre Ossman146ad662006-06-30 02:22:23 -0700162#define SDHCI_CAN_VDD_330 0x01000000
163#define SDHCI_CAN_VDD_300 0x02000000
164#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200165#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800166
167/* 44-47 reserved for more caps */
168
169#define SDHCI_MAX_CURRENT 0x48
170
171/* 4C-4F reserved for more max current */
172
Pierre Ossman2134a922008-06-28 18:28:51 +0200173#define SDHCI_SET_ACMD12_ERROR 0x50
174#define SDHCI_SET_INT_ERROR 0x52
175
176#define SDHCI_ADMA_ERROR 0x54
177
178/* 55-57 reserved */
179
180#define SDHCI_ADMA_ADDRESS 0x58
181
182/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183
184#define SDHCI_SLOT_INT_STATUS 0xFC
185
186#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700187#define SDHCI_VENDOR_VER_MASK 0xFF00
188#define SDHCI_VENDOR_VER_SHIFT 8
189#define SDHCI_SPEC_VER_MASK 0x00FF
190#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200191#define SDHCI_SPEC_100 0
192#define SDHCI_SPEC_200 1
Zhangfei Gao85105c52010-08-06 07:10:01 +0800193#define SDHCI_SPEC_300 2
Pierre Ossmand129bce2006-03-24 03:18:17 -0800194
Zhangfei Gao03975262010-09-20 15:15:18 -0400195/*
196 * End of controller registers.
197 */
198
199#define SDHCI_MAX_DIV_SPEC_200 256
200#define SDHCI_MAX_DIV_SPEC_300 2046
201
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100202struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300203#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700204 u32 (*read_l)(struct sdhci_host *host, int reg);
205 u16 (*read_w)(struct sdhci_host *host, int reg);
206 u8 (*read_b)(struct sdhci_host *host, int reg);
207 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
208 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
209 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300210#endif
211
Anton Vorontsov81146342009-03-17 00:13:59 +0300212 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
213
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100214 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300215 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700216 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300217 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Philip Rakity643a81f2010-09-23 08:24:32 -0700218 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
219 u8 power_mode);
Wolfram Sang2dfb5792010-10-15 12:21:01 +0200220 unsigned int (*get_ro)(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800221};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100222
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300223#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
224
225static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
226{
Matt Flemingdc297c92010-05-26 14:42:03 -0700227 if (unlikely(host->ops->write_l))
228 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300229 else
230 writel(val, host->ioaddr + reg);
231}
232
233static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
234{
Matt Flemingdc297c92010-05-26 14:42:03 -0700235 if (unlikely(host->ops->write_w))
236 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300237 else
238 writew(val, host->ioaddr + reg);
239}
240
241static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
242{
Matt Flemingdc297c92010-05-26 14:42:03 -0700243 if (unlikely(host->ops->write_b))
244 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300245 else
246 writeb(val, host->ioaddr + reg);
247}
248
249static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
250{
Matt Flemingdc297c92010-05-26 14:42:03 -0700251 if (unlikely(host->ops->read_l))
252 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300253 else
254 return readl(host->ioaddr + reg);
255}
256
257static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
258{
Matt Flemingdc297c92010-05-26 14:42:03 -0700259 if (unlikely(host->ops->read_w))
260 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300261 else
262 return readw(host->ioaddr + reg);
263}
264
265static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
266{
Matt Flemingdc297c92010-05-26 14:42:03 -0700267 if (unlikely(host->ops->read_b))
268 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300269 else
270 return readb(host->ioaddr + reg);
271}
272
273#else
274
275static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
276{
277 writel(val, host->ioaddr + reg);
278}
279
280static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
281{
282 writew(val, host->ioaddr + reg);
283}
284
285static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
286{
287 writeb(val, host->ioaddr + reg);
288}
289
290static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
291{
292 return readl(host->ioaddr + reg);
293}
294
295static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
296{
297 return readw(host->ioaddr + reg);
298}
299
300static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
301{
302 return readb(host->ioaddr + reg);
303}
304
305#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100306
307extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
308 size_t priv_size);
309extern void sdhci_free_host(struct sdhci_host *host);
310
311static inline void *sdhci_priv(struct sdhci_host *host)
312{
313 return (void *)host->private;
314}
315
Marek Szyprowski17866e142010-08-10 18:01:58 -0700316extern void sdhci_card_detect(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100317extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200318extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100319
320#ifdef CONFIG_PM
321extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
322extern int sdhci_resume_host(struct sdhci_host *host);
Daniel Drake5f619702010-11-04 22:20:39 +0000323extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100324#endif
Albert Herranzc0bba0d2009-12-17 15:27:19 -0800325
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200326#endif /* __SDHCI_HW_H */