blob: 18514ed261047b057104b6bc4384d0ab18908cfd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010027static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010028{
29 if (cpuid_eax(0x80000000) >= 0x80000007) {
30 c->x86_power = cpuid_edx(0x80000007);
31 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010032 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010033 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +020034
35 /* Set MTRR capability flag if appropriate */
36 if (c->x86_model == 13 || c->x86_model == 9 ||
37 (c->x86_model == 8 && c->x86_mask >= 8))
38 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Andi Kleen2b16a232008-01-30 13:32:40 +010039}
40
Magnus Dammb4af3f72006-09-26 10:52:36 +020041static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
43 u32 l, h;
44 int mbytes = num_physpages >> (20-PAGE_SHIFT);
45 int r;
46
Andi Kleen7d318d72005-09-29 22:05:55 +020047#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020048 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020049
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010050 /*
51 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020052 * bit 6 of msr C001_0015
53 *
54 * Errata 63 for SH-B3 steppings
55 * Errata 122 for all steppings (F+ have it disabled by default)
56 */
57 if (c->x86 == 15) {
58 rdmsrl(MSR_K7_HWCR, value);
59 value |= 1 << 6;
60 wrmsrl(MSR_K7_HWCR, value);
61 }
62#endif
63
Andi Kleen2b16a232008-01-30 13:32:40 +010064 early_init_amd(c);
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 /*
67 * FIXME: We should handle the K5 here. Set up the write
68 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
69 * no bus pipeline)
70 */
71
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010072 /*
73 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +010074 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010075 */
Ingo Molnar16282a82008-02-26 08:49:57 +010076 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 r = get_model_name(c);
79
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010080 switch (c->x86) {
81 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 /*
83 * General Systems BIOSen alias the cpu frequency registers
84 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
85 * drivers subsequently pokes it, and changes the CPU speed.
86 * Workaround : Remove the unneeded alias.
87 */
88#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
89#define CBAR_ENB (0x80000000)
90#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010091 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 if (inl (CBAR) & CBAR_ENB)
93 outl (0 | CBAR_KEY, CBAR);
94 }
95 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010096 case 5:
97 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010099 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +0100100 clear_cpu_cap(c, X86_FEATURE_APIC);
101 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 }
103 break;
104 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100105
106 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 const int K6_BUG_LOOP = 1000000;
108 int n;
109 void (*f_vide)(void);
110 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100115 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * calls at the same time.
117 */
118
119 n = K6_BUG_LOOP;
120 f_vide = vide;
121 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100122 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 f_vide();
124 rdtscl(d2);
125 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100126
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100127 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100129 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 printk("probably OK (after B9730xxxx).\n");
131 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
132 }
133
134 /* K6 with old style WHCR */
135 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100136 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100138 if (mbytes > 508)
139 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100142 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100144 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 local_irq_save(flags);
146 wbinvd();
147 wrmsr(MSR_K6_WHCR, l, h);
148 local_irq_restore(flags);
149 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
150 mbytes);
151 }
152 break;
153 }
154
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100155 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 c->x86_model == 9 || c->x86_model == 13) {
157 /* The more serious chips .. */
158
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100159 if (mbytes > 4092)
160 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100163 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100165 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 local_irq_save(flags);
167 wbinvd();
168 wrmsr(MSR_K6_WHCR, l, h);
169 local_irq_restore(flags);
170 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
171 mbytes);
172 }
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 break;
175 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Jordan Crousef90b8112006-01-06 00:12:14 -0800177 if (c->x86_model == 10) {
178 /* AMD Geode LX is model 10 */
179 /* placeholder for any needed mods */
180 break;
181 }
182 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100183 case 6: /* An Athlon/Duron */
184
185 /*
186 * Bit 15 of Athlon specific MSR 15, needs to be 0
187 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 * If the BIOS didn't enable it already, enable it here.
189 */
190 if (c->x86_model >= 6 && c->x86_model <= 10) {
191 if (!cpu_has(c, X86_FEATURE_XMM)) {
192 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
193 rdmsr(MSR_K7_HWCR, l, h);
194 l &= ~0x00008000;
195 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100196 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 }
198 }
199
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100200 /*
201 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
203 * As per AMD technical note 27212 0.2
204 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100205 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 rdmsr(MSR_K7_CLK_CTL, l, h);
207 if ((l & 0xfff00000) != 0x20000000) {
208 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
209 ((l & 0x000fffff)|0x20000000));
210 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
211 }
212 }
213 break;
214 }
215
216 switch (c->x86) {
217 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200218 /* Use K8 tuning for Fam10h and Fam11h */
219 case 0x10:
220 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100221 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 break;
223 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100224 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 break;
226 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200227 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100228 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700231
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100232 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100233 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700234
Andi Kleenb41e2932005-05-20 14:27:55 -0700235#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700236 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200237 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200238 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700239 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100240 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700241 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200242 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
243
244 if (bits == 0) {
245 while ((1 << bits) < c->x86_max_cores)
246 bits++;
247 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700248 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
249 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700250 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700251 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100254
Andi Kleen67cddd92007-07-21 17:10:03 +0200255 if (cpuid_eax(0x80000000) >= 0x80000006) {
256 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
257 num_cache_leaves = 4;
258 else
259 num_cache_leaves = 3;
260 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200261
Andi Kleenc12ceb72007-05-21 14:31:47 +0200262 /* K6s reports MCEs but don't actually have all the MSRs */
263 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100264 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100265
Ingo Molnaraa629992008-02-01 23:45:18 +0100266 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100267 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100270static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 /* AMD errata T13 (order #21922) */
273 if ((c->x86 == 6)) {
274 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
275 size = 64;
276 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100277 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 size = 256;
279 }
280 return size;
281}
282
Magnus Damm95414932006-09-26 10:52:36 +0200283static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100285 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .c_models = {
287 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
288 {
289 [3] = "486 DX/2",
290 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100291 [8] = "486 DX/4",
292 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100294 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 }
296 },
297 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100298 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .c_size_cache = amd_size_cache,
301};
302
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100303cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);