blob: 2fdd767f8fe890defe831c958d1d723af4b060ae [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/delay.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/io.h>
47#include <linux/list.h>
48#include <linux/dma-mapping.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020057/**
58 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
59 * @dwc: pointer to our context structure
60 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
61 *
62 * Caller should take care of locking. This function will
63 * return 0 on success or -EINVAL if wrong Test Selector
64 * is passed
65 */
66int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
67{
68 u32 reg;
69
70 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
71 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
72
73 switch (mode) {
74 case TEST_J:
75 case TEST_K:
76 case TEST_SE0_NAK:
77 case TEST_PACKET:
78 case TEST_FORCE_EN:
79 reg |= mode << 1;
80 break;
81 default:
82 return -EINVAL;
83 }
84
85 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
86
87 return 0;
88}
89
Felipe Balbi8598bde2012-01-02 18:55:57 +020090/**
91 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
92 * @dwc: pointer to our context structure
93 * @state: the state to put link into
94 *
95 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080096 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020097 */
98int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
99{
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800100 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200101 u32 reg;
102
Paul Zimmerman802fde92012-04-27 13:10:52 +0300103 /*
104 * Wait until device controller is ready. Only applies to 1.94a and
105 * later RTL.
106 */
107 if (dwc->revision >= DWC3_REVISION_194A) {
108 while (--retries) {
109 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
110 if (reg & DWC3_DSTS_DCNRD)
111 udelay(5);
112 else
113 break;
114 }
115
116 if (retries <= 0)
117 return -ETIMEDOUT;
118 }
119
Felipe Balbi8598bde2012-01-02 18:55:57 +0200120 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
121 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
122
123 /* set requested state */
124 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
125 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
126
Paul Zimmerman802fde92012-04-27 13:10:52 +0300127 /*
128 * The following code is racy when called from dwc3_gadget_wakeup,
129 * and is not needed, at least on newer versions
130 */
131 if (dwc->revision >= DWC3_REVISION_194A)
132 return 0;
133
Felipe Balbi8598bde2012-01-02 18:55:57 +0200134 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300135 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 while (--retries) {
137 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 if (DWC3_DSTS_USBLNKST(reg) == state)
140 return 0;
141
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800142 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200143 }
144
145 dev_vdbg(dwc->dev, "link state change request timed out\n");
146
147 return -ETIMEDOUT;
148}
149
Felipe Balbi457e84b2012-01-18 18:04:09 +0200150/**
151 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
152 * @dwc: pointer to our context structure
153 *
154 * This function will a best effort FIFO allocation in order
155 * to improve FIFO usage and throughput, while still allowing
156 * us to enable as many endpoints as possible.
157 *
158 * Keep in mind that this operation will be highly dependent
159 * on the configured size for RAM1 - which contains TxFifo -,
160 * the amount of endpoints enabled on coreConsultant tool, and
161 * the width of the Master Bus.
162 *
163 * In the ideal world, we would always be able to satisfy the
164 * following equation:
165 *
166 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
167 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
168 *
169 * Unfortunately, due to many variables that's not always the case.
170 */
171int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
172{
173 int last_fifo_depth = 0;
174 int ram1_depth;
175 int fifo_size;
176 int mdwidth;
177 int num;
178
179 if (!dwc->needs_fifo_resize)
180 return 0;
181
182 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
183 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
184
185 /* MDWIDTH is represented in bits, we need it in bytes */
186 mdwidth >>= 3;
187
188 /*
189 * FIXME For now we will only allocate 1 wMaxPacketSize space
190 * for each enabled endpoint, later patches will come to
191 * improve this algorithm so that we better use the internal
192 * FIFO space
193 */
194 for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
195 struct dwc3_ep *dep = dwc->eps[num];
196 int fifo_number = dep->number >> 1;
Felipe Balbi2e81c362012-02-02 13:01:12 +0200197 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200198 int tmp;
199
200 if (!(dep->number & 1))
201 continue;
202
203 if (!(dep->flags & DWC3_EP_ENABLED))
204 continue;
205
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200206 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
207 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200208 mult = 3;
209
210 /*
211 * REVISIT: the following assumes we will always have enough
212 * space available on the FIFO RAM for all possible use cases.
213 * Make sure that's true somehow and change FIFO allocation
214 * accordingly.
215 *
216 * If we have Bulk or Isochronous endpoints, we want
217 * them to be able to be very, very fast. So we're giving
218 * those endpoints a fifo_size which is enough for 3 full
219 * packets
220 */
221 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200222 tmp += mdwidth;
223
224 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200225
Felipe Balbi457e84b2012-01-18 18:04:09 +0200226 fifo_size |= (last_fifo_depth << 16);
227
228 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
229 dep->name, last_fifo_depth, fifo_size & 0xffff);
230
231 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
232 fifo_size);
233
234 last_fifo_depth += (fifo_size & 0xffff);
235 }
236
237 return 0;
238}
239
Felipe Balbi72246da2011-08-19 18:10:58 +0300240void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
241 int status)
242{
243 struct dwc3 *dwc = dep->dwc;
244
245 if (req->queued) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200246 if (req->request.num_mapped_sgs)
247 dep->busy_slot += req->request.num_mapped_sgs;
248 else
249 dep->busy_slot++;
250
Felipe Balbi72246da2011-08-19 18:10:58 +0300251 /*
252 * Skip LINK TRB. We can't use req->trb and check for
253 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
254 * completed (not the LINK TRB).
255 */
256 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200257 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi72246da2011-08-19 18:10:58 +0300258 dep->busy_slot++;
259 }
260 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200261 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300262
263 if (req->request.status == -EINPROGRESS)
264 req->request.status = status;
265
Pratyush Anand0416e492012-08-10 13:42:16 +0530266 if (dwc->ep0_bounced && dep->number == 0)
267 dwc->ep0_bounced = false;
268 else
269 usb_gadget_unmap_request(&dwc->gadget, &req->request,
270 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
273 req, dep->name, req->request.actual,
274 req->request.length, status);
275
276 spin_unlock(&dwc->lock);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200277 req->request.complete(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 spin_lock(&dwc->lock);
279}
280
281static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
282{
283 switch (cmd) {
284 case DWC3_DEPCMD_DEPSTARTCFG:
285 return "Start New Configuration";
286 case DWC3_DEPCMD_ENDTRANSFER:
287 return "End Transfer";
288 case DWC3_DEPCMD_UPDATETRANSFER:
289 return "Update Transfer";
290 case DWC3_DEPCMD_STARTTRANSFER:
291 return "Start Transfer";
292 case DWC3_DEPCMD_CLEARSTALL:
293 return "Clear Stall";
294 case DWC3_DEPCMD_SETSTALL:
295 return "Set Stall";
Paul Zimmerman802fde92012-04-27 13:10:52 +0300296 case DWC3_DEPCMD_GETEPSTATE:
297 return "Get Endpoint State";
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 case DWC3_DEPCMD_SETTRANSFRESOURCE:
299 return "Set Endpoint Transfer Resource";
300 case DWC3_DEPCMD_SETEPCONFIG:
301 return "Set Endpoint Configuration";
302 default:
303 return "UNKNOWN command";
304 }
305}
306
Felipe Balbib09bb642012-04-24 16:19:11 +0300307int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
308{
309 u32 timeout = 500;
310 u32 reg;
311
312 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
313 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
314
315 do {
316 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
317 if (!(reg & DWC3_DGCMD_CMDACT)) {
318 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
319 DWC3_DGCMD_STATUS(reg));
320 return 0;
321 }
322
323 /*
324 * We can't sleep here, because it's also called from
325 * interrupt context.
326 */
327 timeout--;
328 if (!timeout)
329 return -ETIMEDOUT;
330 udelay(1);
331 } while (1);
332}
333
Felipe Balbi72246da2011-08-19 18:10:58 +0300334int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
335 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
336{
337 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200338 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300339 u32 reg;
340
341 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
342 dep->name,
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300343 dwc3_gadget_ep_cmd_string(cmd), params->param0,
344 params->param1, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300345
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300346 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
347 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
348 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300349
350 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
351 do {
352 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
353 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300354 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
355 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300356 return 0;
357 }
358
359 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300360 * We can't sleep here, because it is also called from
361 * interrupt context.
362 */
363 timeout--;
364 if (!timeout)
365 return -ETIMEDOUT;
366
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200367 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300368 } while (1);
369}
370
371static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200372 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300373{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300374 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300375
376 return dep->trb_pool_dma + offset;
377}
378
379static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 if (dep->trb_pool)
384 return 0;
385
386 if (dep->number == 0 || dep->number == 1)
387 return 0;
388
389 dep->trb_pool = dma_alloc_coherent(dwc->dev,
390 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 &dep->trb_pool_dma, GFP_KERNEL);
392 if (!dep->trb_pool) {
393 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
394 dep->name);
395 return -ENOMEM;
396 }
397
398 return 0;
399}
400
401static void dwc3_free_trb_pool(struct dwc3_ep *dep)
402{
403 struct dwc3 *dwc = dep->dwc;
404
405 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
406 dep->trb_pool, dep->trb_pool_dma);
407
408 dep->trb_pool = NULL;
409 dep->trb_pool_dma = 0;
410}
411
412static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
413{
414 struct dwc3_gadget_ep_cmd_params params;
415 u32 cmd;
416
417 memset(&params, 0x00, sizeof(params));
418
419 if (dep->number != 1) {
420 cmd = DWC3_DEPCMD_DEPSTARTCFG;
421 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300422 if (dep->number > 1) {
423 if (dwc->start_config_issued)
424 return 0;
425 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300426 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300427 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300428
429 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
430 }
431
432 return 0;
433}
434
435static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200436 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300437 const struct usb_ss_ep_comp_descriptor *comp_desc,
438 bool ignore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300439{
440 struct dwc3_gadget_ep_cmd_params params;
441
442 memset(&params, 0x00, sizeof(params));
443
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300444 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900445 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
446
447 /* Burst size is only needed in SuperSpeed mode */
448 if (dwc->gadget.speed == USB_SPEED_SUPER) {
449 u32 burst = dep->endpoint.maxburst - 1;
450
451 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
452 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300453
Felipe Balbi4b345c92012-07-16 14:08:16 +0300454 if (ignore)
455 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
456
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300457 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
458 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200460 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300461 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
462 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300463 dep->stream_capable = true;
464 }
465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 if (usb_endpoint_xfer_isoc(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300467 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468
469 /*
470 * We are doing 1:1 mapping for endpoints, meaning
471 * Physical Endpoints 2 maps to Logical Endpoint 2 and
472 * so on. We consider the direction bit as part of the physical
473 * endpoint number. So USB endpoint 0x81 is 0x03.
474 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300475 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
477 /*
478 * We must use the lower 16 TX FIFOs even though
479 * HW might have more
480 */
481 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300482 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300483
484 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300485 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300486 dep->interval = 1 << (desc->bInterval - 1);
487 }
488
489 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
490 DWC3_DEPCMD_SETEPCONFIG, &params);
491}
492
493static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
494{
495 struct dwc3_gadget_ep_cmd_params params;
496
497 memset(&params, 0x00, sizeof(params));
498
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
502 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
503}
504
505/**
506 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
507 * @dep: endpoint to be initialized
508 * @desc: USB Endpoint Descriptor
509 *
510 * Caller should take care of locking
511 */
512static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200513 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300514 const struct usb_ss_ep_comp_descriptor *comp_desc,
515 bool ignore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300516{
517 struct dwc3 *dwc = dep->dwc;
518 u32 reg;
519 int ret = -ENOMEM;
520
521 if (!(dep->flags & DWC3_EP_ENABLED)) {
522 ret = dwc3_gadget_start_config(dwc, dep);
523 if (ret)
524 return ret;
525 }
526
Felipe Balbi4b345c92012-07-16 14:08:16 +0300527 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300528 if (ret)
529 return ret;
530
531 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200532 struct dwc3_trb *trb_st_hw;
533 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
535 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
536 if (ret)
537 return ret;
538
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200539 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200540 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->type = usb_endpoint_type(desc);
542 dep->flags |= DWC3_EP_ENABLED;
543
544 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
545 reg |= DWC3_DALEPENA_EP(dep->number);
546 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
547
548 if (!usb_endpoint_xfer_isoc(desc))
549 return 0;
550
551 memset(&trb_link, 0, sizeof(trb_link));
552
Paul Zimmerman1d046792012-02-15 18:56:56 -0800553 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 trb_st_hw = &dep->trb_pool[0];
555
Felipe Balbif6bafc62012-02-06 11:04:53 +0200556 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbi72246da2011-08-19 18:10:58 +0300557
Felipe Balbif6bafc62012-02-06 11:04:53 +0200558 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
559 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
560 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
561 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 }
563
564 return 0;
565}
566
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200567static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
568static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300569{
570 struct dwc3_request *req;
571
Felipe Balbiea53b882012-02-17 12:10:04 +0200572 if (!list_empty(&dep->req_queued)) {
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200573 dwc3_stop_active_transfer(dwc, dep->number);
574
Pratyush Anand57911502012-07-06 15:19:10 +0530575 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530576 while (!list_empty(&dep->req_queued)) {
577 req = next_request(&dep->req_queued);
578
579 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
580 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200581 }
582
Felipe Balbi72246da2011-08-19 18:10:58 +0300583 while (!list_empty(&dep->request_list)) {
584 req = next_request(&dep->request_list);
585
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200586 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300588}
589
590/**
591 * __dwc3_gadget_ep_disable - Disables a HW endpoint
592 * @dep: the endpoint to disable
593 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200594 * This function also removes requests which are currently processed ny the
595 * hardware and those which are not yet scheduled.
596 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300598static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
599{
600 struct dwc3 *dwc = dep->dwc;
601 u32 reg;
602
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200603 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300604
605 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
606 reg &= ~DWC3_DALEPENA_EP(dep->number);
607 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
608
Felipe Balbi879631a2011-09-30 10:58:47 +0300609 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200610 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200611 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300612 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300613 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300614
615 return 0;
616}
617
618/* -------------------------------------------------------------------------- */
619
620static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
621 const struct usb_endpoint_descriptor *desc)
622{
623 return -EINVAL;
624}
625
626static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
627{
628 return -EINVAL;
629}
630
631/* -------------------------------------------------------------------------- */
632
633static int dwc3_gadget_ep_enable(struct usb_ep *ep,
634 const struct usb_endpoint_descriptor *desc)
635{
636 struct dwc3_ep *dep;
637 struct dwc3 *dwc;
638 unsigned long flags;
639 int ret;
640
641 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
642 pr_debug("dwc3: invalid parameters\n");
643 return -EINVAL;
644 }
645
646 if (!desc->wMaxPacketSize) {
647 pr_debug("dwc3: missing wMaxPacketSize\n");
648 return -EINVAL;
649 }
650
651 dep = to_dwc3_ep(ep);
652 dwc = dep->dwc;
653
Felipe Balbic6f83f32012-08-15 12:28:29 +0300654 if (dep->flags & DWC3_EP_ENABLED) {
655 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
656 dep->name);
657 return 0;
658 }
659
Felipe Balbi72246da2011-08-19 18:10:58 +0300660 switch (usb_endpoint_type(desc)) {
661 case USB_ENDPOINT_XFER_CONTROL:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900662 strlcat(dep->name, "-control", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 break;
664 case USB_ENDPOINT_XFER_ISOC:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900665 strlcat(dep->name, "-isoc", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 break;
667 case USB_ENDPOINT_XFER_BULK:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900668 strlcat(dep->name, "-bulk", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 break;
670 case USB_ENDPOINT_XFER_INT:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900671 strlcat(dep->name, "-int", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 break;
673 default:
674 dev_err(dwc->dev, "invalid endpoint transfer type\n");
675 }
676
Felipe Balbi72246da2011-08-19 18:10:58 +0300677 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
678
679 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi4b345c92012-07-16 14:08:16 +0300680 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300681 spin_unlock_irqrestore(&dwc->lock, flags);
682
683 return ret;
684}
685
686static int dwc3_gadget_ep_disable(struct usb_ep *ep)
687{
688 struct dwc3_ep *dep;
689 struct dwc3 *dwc;
690 unsigned long flags;
691 int ret;
692
693 if (!ep) {
694 pr_debug("dwc3: invalid parameters\n");
695 return -EINVAL;
696 }
697
698 dep = to_dwc3_ep(ep);
699 dwc = dep->dwc;
700
701 if (!(dep->flags & DWC3_EP_ENABLED)) {
702 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
703 dep->name);
704 return 0;
705 }
706
707 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
708 dep->number >> 1,
709 (dep->number & 1) ? "in" : "out");
710
711 spin_lock_irqsave(&dwc->lock, flags);
712 ret = __dwc3_gadget_ep_disable(dep);
713 spin_unlock_irqrestore(&dwc->lock, flags);
714
715 return ret;
716}
717
718static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
719 gfp_t gfp_flags)
720{
721 struct dwc3_request *req;
722 struct dwc3_ep *dep = to_dwc3_ep(ep);
723 struct dwc3 *dwc = dep->dwc;
724
725 req = kzalloc(sizeof(*req), gfp_flags);
726 if (!req) {
727 dev_err(dwc->dev, "not enough memory\n");
728 return NULL;
729 }
730
731 req->epnum = dep->number;
732 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300733
734 return &req->request;
735}
736
737static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
738 struct usb_request *request)
739{
740 struct dwc3_request *req = to_dwc3_request(request);
741
742 kfree(req);
743}
744
Felipe Balbic71fc372011-11-22 11:37:34 +0200745/**
746 * dwc3_prepare_one_trb - setup one TRB from one request
747 * @dep: endpoint for which this request is prepared
748 * @req: dwc3_request pointer
749 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200750static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200751 struct dwc3_request *req, dma_addr_t dma,
752 unsigned length, unsigned last, unsigned chain)
Felipe Balbic71fc372011-11-22 11:37:34 +0200753{
Felipe Balbieeb720f2011-11-28 12:46:59 +0200754 struct dwc3 *dwc = dep->dwc;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200755 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200756
757 unsigned int cur_slot;
758
Felipe Balbieeb720f2011-11-28 12:46:59 +0200759 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
760 dep->name, req, (unsigned long long) dma,
761 length, last ? " last" : "",
762 chain ? " chain" : "");
763
Felipe Balbif6bafc62012-02-06 11:04:53 +0200764 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200765 cur_slot = dep->free_slot;
766 dep->free_slot++;
767
768 /* Skip the LINK-TRB on ISOC */
769 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200770 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200771 return;
Felipe Balbic71fc372011-11-22 11:37:34 +0200772
Felipe Balbieeb720f2011-11-28 12:46:59 +0200773 if (!req->trb) {
774 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200775 req->trb = trb;
776 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200777 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200778
Felipe Balbif6bafc62012-02-06 11:04:53 +0200779 trb->size = DWC3_TRB_SIZE_LENGTH(length);
780 trb->bpl = lower_32_bits(dma);
781 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200782
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200783 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200784 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200785 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200786 break;
787
788 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200789 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbic71fc372011-11-22 11:37:34 +0200790
Pratyush Anand206dd692012-05-21 12:42:54 +0530791 if (!req->request.no_interrupt)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200792 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbic71fc372011-11-22 11:37:34 +0200793 break;
794
795 case USB_ENDPOINT_XFER_BULK:
796 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200797 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200798 break;
799 default:
800 /*
801 * This is only possible with faulty memory because we
802 * checked it already :)
803 */
804 BUG();
805 }
806
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200807 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200808 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
809 trb->ctrl |= DWC3_TRB_CTRL_CSP;
810 } else {
811 if (chain)
812 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Felipe Balbic71fc372011-11-22 11:37:34 +0200813
Felipe Balbif6bafc62012-02-06 11:04:53 +0200814 if (last)
815 trb->ctrl |= DWC3_TRB_CTRL_LST;
816 }
817
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200818 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200819 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
820
821 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbic71fc372011-11-22 11:37:34 +0200822}
823
Felipe Balbi72246da2011-08-19 18:10:58 +0300824/*
825 * dwc3_prepare_trbs - setup TRBs from requests
826 * @dep: endpoint for which requests are being prepared
827 * @starting: true if the endpoint is idle and no requests are queued.
828 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800829 * The function goes through the requests list and sets up TRBs for the
830 * transfers. The function returns once there are no more TRBs available or
831 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300832 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200833static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300834{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200835 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300836 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200837 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200838 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300839
840 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
841
842 /* the first request must not be queued */
843 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200844
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200845 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200846 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200847 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
848 if (trbs_left > max)
849 trbs_left = max;
850 }
851
Felipe Balbi72246da2011-08-19 18:10:58 +0300852 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800853 * If busy & slot are equal than it is either full or empty. If we are
854 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300855 * full and don't do anything
856 */
857 if (!trbs_left) {
858 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200859 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 trbs_left = DWC3_TRB_NUM;
861 /*
862 * In case we start from scratch, we queue the ISOC requests
863 * starting from slot 1. This is done because we use ring
864 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800865 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300866 * after the first request so we start at slot 1 and have
867 * 7 requests proceed before we hit the first IOC.
868 * Other transfer types don't use the ring buffer and are
869 * processed from the first TRB until the last one. Since we
870 * don't wrap around we have to start at the beginning.
871 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200872 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300873 dep->busy_slot = 1;
874 dep->free_slot = 1;
875 } else {
876 dep->busy_slot = 0;
877 dep->free_slot = 0;
878 }
879 }
880
881 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200882 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200883 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300884
885 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200886 unsigned length;
887 dma_addr_t dma;
Felipe Balbi72246da2011-08-19 18:10:58 +0300888
Felipe Balbieeb720f2011-11-28 12:46:59 +0200889 if (req->request.num_mapped_sgs > 0) {
890 struct usb_request *request = &req->request;
891 struct scatterlist *sg = request->sg;
892 struct scatterlist *s;
893 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300894
Felipe Balbieeb720f2011-11-28 12:46:59 +0200895 for_each_sg(sg, s, request->num_mapped_sgs, i) {
896 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300897
Felipe Balbieeb720f2011-11-28 12:46:59 +0200898 length = sg_dma_len(s);
899 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300900
Paul Zimmerman1d046792012-02-15 18:56:56 -0800901 if (i == (request->num_mapped_sgs - 1) ||
902 sg_is_last(s)) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200903 last_one = true;
904 chain = false;
905 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300906
Felipe Balbieeb720f2011-11-28 12:46:59 +0200907 trbs_left--;
908 if (!trbs_left)
909 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300910
Felipe Balbieeb720f2011-11-28 12:46:59 +0200911 if (last_one)
912 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300913
Felipe Balbieeb720f2011-11-28 12:46:59 +0200914 dwc3_prepare_one_trb(dep, req, dma, length,
915 last_one, chain);
Felipe Balbi72246da2011-08-19 18:10:58 +0300916
Felipe Balbieeb720f2011-11-28 12:46:59 +0200917 if (last_one)
918 break;
919 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300920 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200921 dma = req->request.dma;
922 length = req->request.length;
923 trbs_left--;
924
925 if (!trbs_left)
926 last_one = 1;
927
928 /* Is this the last request? */
929 if (list_is_last(&req->list, &dep->request_list))
930 last_one = 1;
931
932 dwc3_prepare_one_trb(dep, req, dma, length,
933 last_one, false);
934
935 if (last_one)
936 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300937 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300938 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300939}
940
941static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
942 int start_new)
943{
944 struct dwc3_gadget_ep_cmd_params params;
945 struct dwc3_request *req;
946 struct dwc3 *dwc = dep->dwc;
947 int ret;
948 u32 cmd;
949
950 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
951 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
952 return -EBUSY;
953 }
954 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
955
956 /*
957 * If we are getting here after a short-out-packet we don't enqueue any
958 * new requests as we try to set the IOC bit only on the last request.
959 */
960 if (start_new) {
961 if (list_empty(&dep->req_queued))
962 dwc3_prepare_trbs(dep, start_new);
963
964 /* req points to the first request which will be sent */
965 req = next_request(&dep->req_queued);
966 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200967 dwc3_prepare_trbs(dep, start_new);
968
Felipe Balbi72246da2011-08-19 18:10:58 +0300969 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800970 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300971 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200972 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300973 }
974 if (!req) {
975 dep->flags |= DWC3_EP_PENDING_REQUEST;
976 return 0;
977 }
978
979 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300980 params.param0 = upper_32_bits(req->trb_dma);
981 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300982
983 if (start_new)
984 cmd = DWC3_DEPCMD_STARTTRANSFER;
985 else
986 cmd = DWC3_DEPCMD_UPDATETRANSFER;
987
988 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
989 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
990 if (ret < 0) {
991 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
992
993 /*
994 * FIXME we need to iterate over the list of requests
995 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800996 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300997 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200998 usb_gadget_unmap_request(&dwc->gadget, &req->request,
999 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001000 list_del(&req->list);
1001 return ret;
1002 }
1003
1004 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001005
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001006 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001007 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001008 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +03001009 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001010 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001011
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 return 0;
1013}
1014
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301015static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1016 struct dwc3_ep *dep, u32 cur_uf)
1017{
1018 u32 uf;
1019
1020 if (list_empty(&dep->request_list)) {
1021 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1022 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301023 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301024 return;
1025 }
1026
1027 /* 4 micro frames in the future */
1028 uf = cur_uf + dep->interval * 4;
1029
1030 __dwc3_gadget_kick_transfer(dep, uf, 1);
1031}
1032
1033static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1034 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1035{
1036 u32 cur_uf, mask;
1037
1038 mask = ~(dep->interval - 1);
1039 cur_uf = event->parameters & mask;
1040
1041 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1042}
1043
Felipe Balbi72246da2011-08-19 18:10:58 +03001044static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1045{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001046 struct dwc3 *dwc = dep->dwc;
1047 int ret;
1048
Felipe Balbi72246da2011-08-19 18:10:58 +03001049 req->request.actual = 0;
1050 req->request.status = -EINPROGRESS;
1051 req->direction = dep->direction;
1052 req->epnum = dep->number;
1053
1054 /*
1055 * We only add to our list of requests now and
1056 * start consuming the list once we get XferNotReady
1057 * IRQ.
1058 *
1059 * That way, we avoid doing anything that we don't need
1060 * to do now and defer it until the point we receive a
1061 * particular token from the Host side.
1062 *
1063 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001064 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001065 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001066 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1067 dep->direction);
1068 if (ret)
1069 return ret;
1070
Felipe Balbi72246da2011-08-19 18:10:58 +03001071 list_add_tail(&req->list, &dep->request_list);
1072
1073 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001074 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001075 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001076 * 1. XferNotReady with empty list of requests. We need to kick the
1077 * transfer here in that situation, otherwise we will be NAKing
1078 * forever. If we get XferNotReady before gadget driver has a
1079 * chance to queue a request, we will ACK the IRQ but won't be
1080 * able to receive the data until the next request is queued.
1081 * The following code is handling exactly that.
1082 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001083 */
1084 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001085 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001086
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301087 /*
1088 * If xfernotready is already elapsed and it is a case
1089 * of isoc transfer, then issue END TRANSFER, so that
1090 * you can receive xfernotready again and can have
1091 * notion of current microframe.
1092 */
1093 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1094 dwc3_stop_active_transfer(dwc, dep->number);
1095 return 0;
1096 }
1097
Felipe Balbib511e5e2012-06-06 12:00:50 +03001098 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001099 if (ret && ret != -EBUSY)
Felipe Balbi72246da2011-08-19 18:10:58 +03001100 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1101 dep->name);
Felipe Balbia0925322012-05-22 10:24:11 +03001102 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001103
Felipe Balbib511e5e2012-06-06 12:00:50 +03001104 /*
1105 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1106 * kick the transfer here after queuing a request, otherwise the
1107 * core may not see the modified TRB(s).
1108 */
1109 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301110 (dep->flags & DWC3_EP_BUSY) &&
1111 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001112 WARN_ON_ONCE(!dep->resource_index);
1113 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001114 false);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001115 if (ret && ret != -EBUSY)
Felipe Balbib511e5e2012-06-06 12:00:50 +03001116 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1117 dep->name);
Felipe Balbib511e5e2012-06-06 12:00:50 +03001118 }
1119
1120 /*
1121 * 3. Missed ISOC Handling. We need to start isoc transfer on the saved
1122 * uframe number.
1123 */
1124 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1125 (dep->flags & DWC3_EP_MISSED_ISOC)) {
1126 __dwc3_gadget_start_isoc(dwc, dep, dep->current_uf);
1127 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1128 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001129
1130 return 0;
1131}
1132
1133static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1134 gfp_t gfp_flags)
1135{
1136 struct dwc3_request *req = to_dwc3_request(request);
1137 struct dwc3_ep *dep = to_dwc3_ep(ep);
1138 struct dwc3 *dwc = dep->dwc;
1139
1140 unsigned long flags;
1141
1142 int ret;
1143
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001144 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001145 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1146 request, ep->name);
1147 return -ESHUTDOWN;
1148 }
1149
1150 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1151 request, ep->name, request->length);
1152
1153 spin_lock_irqsave(&dwc->lock, flags);
1154 ret = __dwc3_gadget_ep_queue(dep, req);
1155 spin_unlock_irqrestore(&dwc->lock, flags);
1156
1157 return ret;
1158}
1159
1160static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1161 struct usb_request *request)
1162{
1163 struct dwc3_request *req = to_dwc3_request(request);
1164 struct dwc3_request *r = NULL;
1165
1166 struct dwc3_ep *dep = to_dwc3_ep(ep);
1167 struct dwc3 *dwc = dep->dwc;
1168
1169 unsigned long flags;
1170 int ret = 0;
1171
1172 spin_lock_irqsave(&dwc->lock, flags);
1173
1174 list_for_each_entry(r, &dep->request_list, list) {
1175 if (r == req)
1176 break;
1177 }
1178
1179 if (r != req) {
1180 list_for_each_entry(r, &dep->req_queued, list) {
1181 if (r == req)
1182 break;
1183 }
1184 if (r == req) {
1185 /* wait until it is processed */
1186 dwc3_stop_active_transfer(dwc, dep->number);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301187 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001188 }
1189 dev_err(dwc->dev, "request %p was not queued to %s\n",
1190 request, ep->name);
1191 ret = -EINVAL;
1192 goto out0;
1193 }
1194
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301195out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001196 /* giveback the request */
1197 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1198
1199out0:
1200 spin_unlock_irqrestore(&dwc->lock, flags);
1201
1202 return ret;
1203}
1204
1205int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
1206{
1207 struct dwc3_gadget_ep_cmd_params params;
1208 struct dwc3 *dwc = dep->dwc;
1209 int ret;
1210
1211 memset(&params, 0x00, sizeof(params));
1212
1213 if (value) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001214 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1215 DWC3_DEPCMD_SETSTALL, &params);
1216 if (ret)
1217 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1218 value ? "set" : "clear",
1219 dep->name);
1220 else
1221 dep->flags |= DWC3_EP_STALL;
1222 } else {
Paul Zimmerman52754552011-09-30 10:58:44 +03001223 if (dep->flags & DWC3_EP_WEDGE)
1224 return 0;
1225
Felipe Balbi72246da2011-08-19 18:10:58 +03001226 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1227 DWC3_DEPCMD_CLEARSTALL, &params);
1228 if (ret)
1229 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1230 value ? "set" : "clear",
1231 dep->name);
1232 else
1233 dep->flags &= ~DWC3_EP_STALL;
1234 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001235
Felipe Balbi72246da2011-08-19 18:10:58 +03001236 return ret;
1237}
1238
1239static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1240{
1241 struct dwc3_ep *dep = to_dwc3_ep(ep);
1242 struct dwc3 *dwc = dep->dwc;
1243
1244 unsigned long flags;
1245
1246 int ret;
1247
1248 spin_lock_irqsave(&dwc->lock, flags);
1249
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001250 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1252 ret = -EINVAL;
1253 goto out;
1254 }
1255
1256 ret = __dwc3_gadget_ep_set_halt(dep, value);
1257out:
1258 spin_unlock_irqrestore(&dwc->lock, flags);
1259
1260 return ret;
1261}
1262
1263static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1264{
1265 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001266 struct dwc3 *dwc = dep->dwc;
1267 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001268
Paul Zimmerman249a4562012-02-24 17:32:16 -08001269 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001270 dep->flags |= DWC3_EP_WEDGE;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001271 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001272
Pratyush Anand08f0d962012-06-25 22:40:43 +05301273 if (dep->number == 0 || dep->number == 1)
1274 return dwc3_gadget_ep0_set_halt(ep, 1);
1275 else
1276 return dwc3_gadget_ep_set_halt(ep, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001277}
1278
1279/* -------------------------------------------------------------------------- */
1280
1281static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1282 .bLength = USB_DT_ENDPOINT_SIZE,
1283 .bDescriptorType = USB_DT_ENDPOINT,
1284 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1285};
1286
1287static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1288 .enable = dwc3_gadget_ep0_enable,
1289 .disable = dwc3_gadget_ep0_disable,
1290 .alloc_request = dwc3_gadget_ep_alloc_request,
1291 .free_request = dwc3_gadget_ep_free_request,
1292 .queue = dwc3_gadget_ep0_queue,
1293 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301294 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001295 .set_wedge = dwc3_gadget_ep_set_wedge,
1296};
1297
1298static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1299 .enable = dwc3_gadget_ep_enable,
1300 .disable = dwc3_gadget_ep_disable,
1301 .alloc_request = dwc3_gadget_ep_alloc_request,
1302 .free_request = dwc3_gadget_ep_free_request,
1303 .queue = dwc3_gadget_ep_queue,
1304 .dequeue = dwc3_gadget_ep_dequeue,
1305 .set_halt = dwc3_gadget_ep_set_halt,
1306 .set_wedge = dwc3_gadget_ep_set_wedge,
1307};
1308
1309/* -------------------------------------------------------------------------- */
1310
1311static int dwc3_gadget_get_frame(struct usb_gadget *g)
1312{
1313 struct dwc3 *dwc = gadget_to_dwc(g);
1314 u32 reg;
1315
1316 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1317 return DWC3_DSTS_SOFFN(reg);
1318}
1319
1320static int dwc3_gadget_wakeup(struct usb_gadget *g)
1321{
1322 struct dwc3 *dwc = gadget_to_dwc(g);
1323
1324 unsigned long timeout;
1325 unsigned long flags;
1326
1327 u32 reg;
1328
1329 int ret = 0;
1330
1331 u8 link_state;
1332 u8 speed;
1333
1334 spin_lock_irqsave(&dwc->lock, flags);
1335
1336 /*
1337 * According to the Databook Remote wakeup request should
1338 * be issued only when the device is in early suspend state.
1339 *
1340 * We can check that via USB Link State bits in DSTS register.
1341 */
1342 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1343
1344 speed = reg & DWC3_DSTS_CONNECTSPD;
1345 if (speed == DWC3_DSTS_SUPERSPEED) {
1346 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1347 ret = -EINVAL;
1348 goto out;
1349 }
1350
1351 link_state = DWC3_DSTS_USBLNKST(reg);
1352
1353 switch (link_state) {
1354 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1355 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1356 break;
1357 default:
1358 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1359 link_state);
1360 ret = -EINVAL;
1361 goto out;
1362 }
1363
Felipe Balbi8598bde2012-01-02 18:55:57 +02001364 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1365 if (ret < 0) {
1366 dev_err(dwc->dev, "failed to put link in Recovery\n");
1367 goto out;
1368 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001369
Paul Zimmerman802fde92012-04-27 13:10:52 +03001370 /* Recent versions do this automatically */
1371 if (dwc->revision < DWC3_REVISION_194A) {
1372 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001373 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001374 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1375 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1376 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001377
Paul Zimmerman1d046792012-02-15 18:56:56 -08001378 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001379 timeout = jiffies + msecs_to_jiffies(100);
1380
Paul Zimmerman1d046792012-02-15 18:56:56 -08001381 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001382 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1383
1384 /* in HS, means ON */
1385 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1386 break;
1387 }
1388
1389 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1390 dev_err(dwc->dev, "failed to send remote wakeup\n");
1391 ret = -EINVAL;
1392 }
1393
1394out:
1395 spin_unlock_irqrestore(&dwc->lock, flags);
1396
1397 return ret;
1398}
1399
1400static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1401 int is_selfpowered)
1402{
1403 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001404 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001405
Paul Zimmerman249a4562012-02-24 17:32:16 -08001406 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001407 dwc->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001408 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001409
1410 return 0;
1411}
1412
Pratyush Anand6f17f742012-07-02 10:21:55 +05301413static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
Felipe Balbi72246da2011-08-19 18:10:58 +03001414{
1415 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001416 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001417
1418 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001419 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001420 if (dwc->revision <= DWC3_REVISION_187A) {
1421 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1422 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1423 }
1424
1425 if (dwc->revision >= DWC3_REVISION_194A)
1426 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1427 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001428 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001429 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001430 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001431
1432 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1433
1434 do {
1435 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1436 if (is_on) {
1437 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1438 break;
1439 } else {
1440 if (reg & DWC3_DSTS_DEVCTRLHLT)
1441 break;
1442 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001443 timeout--;
1444 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301445 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001446 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001447 } while (1);
1448
1449 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1450 dwc->gadget_driver
1451 ? dwc->gadget_driver->function : "no-function",
1452 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301453
1454 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001455}
1456
1457static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1458{
1459 struct dwc3 *dwc = gadget_to_dwc(g);
1460 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301461 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001462
1463 is_on = !!is_on;
1464
1465 spin_lock_irqsave(&dwc->lock, flags);
Pratyush Anand6f17f742012-07-02 10:21:55 +05301466 ret = dwc3_gadget_run_stop(dwc, is_on);
Felipe Balbi72246da2011-08-19 18:10:58 +03001467 spin_unlock_irqrestore(&dwc->lock, flags);
1468
Pratyush Anand6f17f742012-07-02 10:21:55 +05301469 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470}
1471
1472static int dwc3_gadget_start(struct usb_gadget *g,
1473 struct usb_gadget_driver *driver)
1474{
1475 struct dwc3 *dwc = gadget_to_dwc(g);
1476 struct dwc3_ep *dep;
1477 unsigned long flags;
1478 int ret = 0;
1479 u32 reg;
1480
1481 spin_lock_irqsave(&dwc->lock, flags);
1482
1483 if (dwc->gadget_driver) {
1484 dev_err(dwc->dev, "%s is already bound to %s\n",
1485 dwc->gadget.name,
1486 dwc->gadget_driver->driver.name);
1487 ret = -EBUSY;
1488 goto err0;
1489 }
1490
1491 dwc->gadget_driver = driver;
1492 dwc->gadget.dev.driver = &driver->driver;
1493
Felipe Balbi72246da2011-08-19 18:10:58 +03001494 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1495 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001496
1497 /**
1498 * WORKAROUND: DWC3 revision < 2.20a have an issue
1499 * which would cause metastability state on Run/Stop
1500 * bit if we try to force the IP to USB2-only mode.
1501 *
1502 * Because of that, we cannot configure the IP to any
1503 * speed other than the SuperSpeed
1504 *
1505 * Refers to:
1506 *
1507 * STAR#9000525659: Clock Domain Crossing on DCTL in
1508 * USB 2.0 Mode
1509 */
1510 if (dwc->revision < DWC3_REVISION_220A)
1511 reg |= DWC3_DCFG_SUPERSPEED;
1512 else
1513 reg |= dwc->maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +03001514 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1515
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001516 dwc->start_config_issued = false;
1517
Felipe Balbi72246da2011-08-19 18:10:58 +03001518 /* Start with SuperSpeed Default */
1519 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1520
1521 dep = dwc->eps[0];
Felipe Balbi4b345c92012-07-16 14:08:16 +03001522 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001523 if (ret) {
1524 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1525 goto err0;
1526 }
1527
1528 dep = dwc->eps[1];
Felipe Balbi4b345c92012-07-16 14:08:16 +03001529 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001530 if (ret) {
1531 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1532 goto err1;
1533 }
1534
1535 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001536 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001537 dwc3_ep0_out_start(dwc);
1538
1539 spin_unlock_irqrestore(&dwc->lock, flags);
1540
1541 return 0;
1542
1543err1:
1544 __dwc3_gadget_ep_disable(dwc->eps[0]);
1545
1546err0:
1547 spin_unlock_irqrestore(&dwc->lock, flags);
1548
1549 return ret;
1550}
1551
1552static int dwc3_gadget_stop(struct usb_gadget *g,
1553 struct usb_gadget_driver *driver)
1554{
1555 struct dwc3 *dwc = gadget_to_dwc(g);
1556 unsigned long flags;
1557
1558 spin_lock_irqsave(&dwc->lock, flags);
1559
1560 __dwc3_gadget_ep_disable(dwc->eps[0]);
1561 __dwc3_gadget_ep_disable(dwc->eps[1]);
1562
1563 dwc->gadget_driver = NULL;
1564 dwc->gadget.dev.driver = NULL;
1565
1566 spin_unlock_irqrestore(&dwc->lock, flags);
1567
1568 return 0;
1569}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001570
Felipe Balbi72246da2011-08-19 18:10:58 +03001571static const struct usb_gadget_ops dwc3_gadget_ops = {
1572 .get_frame = dwc3_gadget_get_frame,
1573 .wakeup = dwc3_gadget_wakeup,
1574 .set_selfpowered = dwc3_gadget_set_selfpowered,
1575 .pullup = dwc3_gadget_pullup,
1576 .udc_start = dwc3_gadget_start,
1577 .udc_stop = dwc3_gadget_stop,
1578};
1579
1580/* -------------------------------------------------------------------------- */
1581
Bill Pemberton41ac7b32012-11-19 13:21:48 -05001582static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001583{
1584 struct dwc3_ep *dep;
1585 u8 epnum;
1586
1587 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1588
1589 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1590 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1591 if (!dep) {
1592 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1593 epnum);
1594 return -ENOMEM;
1595 }
1596
1597 dep->dwc = dwc;
1598 dep->number = epnum;
1599 dwc->eps[epnum] = dep;
1600
1601 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1602 (epnum & 1) ? "in" : "out");
1603 dep->endpoint.name = dep->name;
1604 dep->direction = (epnum & 1);
1605
1606 if (epnum == 0 || epnum == 1) {
1607 dep->endpoint.maxpacket = 512;
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301608 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1610 if (!epnum)
1611 dwc->gadget.ep0 = &dep->endpoint;
1612 } else {
1613 int ret;
1614
1615 dep->endpoint.maxpacket = 1024;
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001616 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001617 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1618 list_add_tail(&dep->endpoint.ep_list,
1619 &dwc->gadget.ep_list);
1620
1621 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001622 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001623 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001625
Felipe Balbi72246da2011-08-19 18:10:58 +03001626 INIT_LIST_HEAD(&dep->request_list);
1627 INIT_LIST_HEAD(&dep->req_queued);
1628 }
1629
1630 return 0;
1631}
1632
1633static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1634{
1635 struct dwc3_ep *dep;
1636 u8 epnum;
1637
1638 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1639 dep = dwc->eps[epnum];
1640 dwc3_free_trb_pool(dep);
1641
1642 if (epnum != 0 && epnum != 1)
1643 list_del(&dep->endpoint.ep_list);
1644
1645 kfree(dep);
1646 }
1647}
1648
1649static void dwc3_gadget_release(struct device *dev)
1650{
1651 dev_dbg(dev, "%s\n", __func__);
1652}
1653
1654/* -------------------------------------------------------------------------- */
1655static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1656 const struct dwc3_event_depevt *event, int status)
1657{
1658 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001659 struct dwc3_trb *trb;
Felipe Balbi72246da2011-08-19 18:10:58 +03001660 unsigned int count;
1661 unsigned int s_pkt = 0;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301662 unsigned int trb_status;
Felipe Balbi72246da2011-08-19 18:10:58 +03001663
1664 do {
1665 req = next_request(&dep->req_queued);
Sebastian Andrzej Siewiord39ee7b2011-11-03 10:32:20 +01001666 if (!req) {
1667 WARN_ON_ONCE(1);
1668 return 1;
1669 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001670
Felipe Balbif6bafc62012-02-06 11:04:53 +02001671 trb = req->trb;
Felipe Balbi72246da2011-08-19 18:10:58 +03001672
Felipe Balbif6bafc62012-02-06 11:04:53 +02001673 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Sebastian Andrzej Siewior0d2f4752011-08-19 19:59:12 +02001674 /*
1675 * We continue despite the error. There is not much we
Paul Zimmerman1d046792012-02-15 18:56:56 -08001676 * can do. If we don't clean it up we loop forever. If
1677 * we skip the TRB then it gets overwritten after a
1678 * while since we use them in a ring buffer. A BUG()
1679 * would help. Lets hope that if this occurs, someone
Sebastian Andrzej Siewior0d2f4752011-08-19 19:59:12 +02001680 * fixes the root cause instead of looking away :)
1681 */
Felipe Balbi72246da2011-08-19 18:10:58 +03001682 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1683 dep->name, req->trb);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001684 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi72246da2011-08-19 18:10:58 +03001685
1686 if (dep->direction) {
1687 if (count) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301688 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1689 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1690 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1691 dep->name);
1692 dep->current_uf = event->parameters &
1693 ~(dep->interval - 1);
1694 dep->flags |= DWC3_EP_MISSED_ISOC;
1695 } else {
1696 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1697 dep->name);
1698 status = -ECONNRESET;
1699 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001700 }
1701 } else {
1702 if (count && (event->status & DEPEVT_STATUS_SHORT))
1703 s_pkt = 1;
1704 }
1705
1706 /*
1707 * We assume here we will always receive the entire data block
1708 * which we should receive. Meaning, if we program RX to
1709 * receive 4K but we receive only 2K, we assume that's all we
1710 * should receive and we simply bounce the request back to the
1711 * gadget driver for further processing.
1712 */
1713 req->request.actual += req->request.length - count;
1714 dwc3_gadget_giveback(dep, req, status);
1715 if (s_pkt)
1716 break;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001717 if ((event->status & DEPEVT_STATUS_LST) &&
Pratyush Anand70b674b2012-06-03 19:43:19 +05301718 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1719 DWC3_TRB_CTRL_HWO)))
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 break;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001721 if ((event->status & DEPEVT_STATUS_IOC) &&
1722 (trb->ctrl & DWC3_TRB_CTRL_IOC))
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 break;
1724 } while (1);
1725
Felipe Balbif6bafc62012-02-06 11:04:53 +02001726 if ((event->status & DEPEVT_STATUS_IOC) &&
1727 (trb->ctrl & DWC3_TRB_CTRL_IOC))
Felipe Balbi72246da2011-08-19 18:10:58 +03001728 return 0;
1729 return 1;
1730}
1731
1732static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1733 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1734 int start_new)
1735{
1736 unsigned status = 0;
1737 int clean_busy;
1738
1739 if (event->status & DEPEVT_STATUS_BUSERR)
1740 status = -ECONNRESET;
1741
Paul Zimmerman1d046792012-02-15 18:56:56 -08001742 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001743 if (clean_busy)
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001745
1746 /*
1747 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1748 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1749 */
1750 if (dwc->revision < DWC3_REVISION_183A) {
1751 u32 reg;
1752 int i;
1753
1754 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001755 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001756
1757 if (!(dep->flags & DWC3_EP_ENABLED))
1758 continue;
1759
1760 if (!list_empty(&dep->req_queued))
1761 return;
1762 }
1763
1764 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1765 reg |= dwc->u1u2;
1766 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1767
1768 dwc->u1u2 = 0;
1769 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001770}
1771
Felipe Balbi72246da2011-08-19 18:10:58 +03001772static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1773 const struct dwc3_event_depevt *event)
1774{
1775 struct dwc3_ep *dep;
1776 u8 epnum = event->endpoint_number;
1777
1778 dep = dwc->eps[epnum];
1779
Felipe Balbi3336abb2012-06-06 09:19:35 +03001780 if (!(dep->flags & DWC3_EP_ENABLED))
1781 return;
1782
Felipe Balbi72246da2011-08-19 18:10:58 +03001783 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1784 dwc3_ep_event_string(event->endpoint_event));
1785
1786 if (epnum == 0 || epnum == 1) {
1787 dwc3_ep0_interrupt(dwc, event);
1788 return;
1789 }
1790
1791 switch (event->endpoint_event) {
1792 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03001793 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001794
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001795 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001796 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1797 dep->name);
1798 return;
1799 }
1800
1801 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1802 break;
1803 case DWC3_DEPEVT_XFERINPROGRESS:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001804 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001805 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1806 dep->name);
1807 return;
1808 }
1809
1810 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1811 break;
1812 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001813 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001814 dwc3_gadget_start_isoc(dwc, dep, event);
1815 } else {
1816 int ret;
1817
1818 dev_vdbg(dwc->dev, "%s: reason %s\n",
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001819 dep->name, event->status &
1820 DEPEVT_STATUS_TRANSFER_ACTIVE
Felipe Balbi72246da2011-08-19 18:10:58 +03001821 ? "Transfer Active"
1822 : "Transfer Not Active");
1823
1824 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1825 if (!ret || ret == -EBUSY)
1826 return;
1827
1828 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1829 dep->name);
1830 }
1831
1832 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03001833 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001834 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03001835 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1836 dep->name);
1837 return;
1838 }
1839
1840 switch (event->status) {
1841 case DEPEVT_STREAMEVT_FOUND:
1842 dev_vdbg(dwc->dev, "Stream %d found and started\n",
1843 event->parameters);
1844
1845 break;
1846 case DEPEVT_STREAMEVT_NOTFOUND:
1847 /* FALLTHROUGH */
1848 default:
1849 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
1850 }
1851 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001852 case DWC3_DEPEVT_RXTXFIFOEVT:
1853 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1854 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001855 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbiea53b882012-02-17 12:10:04 +02001856 dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03001857 break;
1858 }
1859}
1860
1861static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1862{
1863 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1864 spin_unlock(&dwc->lock);
1865 dwc->gadget_driver->disconnect(&dwc->gadget);
1866 spin_lock(&dwc->lock);
1867 }
1868}
1869
1870static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1871{
1872 struct dwc3_ep *dep;
1873 struct dwc3_gadget_ep_cmd_params params;
1874 u32 cmd;
1875 int ret;
1876
1877 dep = dwc->eps[epnum];
1878
Felipe Balbib4996a82012-06-06 12:04:13 +03001879 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05301880 return;
1881
Pratyush Anand57911502012-07-06 15:19:10 +05301882 /*
1883 * NOTICE: We are violating what the Databook says about the
1884 * EndTransfer command. Ideally we would _always_ wait for the
1885 * EndTransfer Command Completion IRQ, but that's causing too
1886 * much trouble synchronizing between us and gadget driver.
1887 *
1888 * We have discussed this with the IP Provider and it was
1889 * suggested to giveback all requests here, but give HW some
1890 * extra time to synchronize with the interconnect. We're using
1891 * an arbitraty 100us delay for that.
1892 *
1893 * Note also that a similar handling was tested by Synopsys
1894 * (thanks a lot Paul) and nothing bad has come out of it.
1895 * In short, what we're doing is:
1896 *
1897 * - Issue EndTransfer WITH CMDIOC bit set
1898 * - Wait 100us
1899 */
1900
Pratyush Anand3daf74d2012-06-23 02:23:08 +05301901 cmd = DWC3_DEPCMD_ENDTRANSFER;
1902 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03001903 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05301904 memset(&params, 0, sizeof(params));
1905 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1906 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03001907 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03001908 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05301909 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03001910}
1911
1912static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1913{
1914 u32 epnum;
1915
1916 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1917 struct dwc3_ep *dep;
1918
1919 dep = dwc->eps[epnum];
1920 if (!(dep->flags & DWC3_EP_ENABLED))
1921 continue;
1922
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001923 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001924 }
1925}
1926
1927static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1928{
1929 u32 epnum;
1930
1931 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1932 struct dwc3_ep *dep;
1933 struct dwc3_gadget_ep_cmd_params params;
1934 int ret;
1935
1936 dep = dwc->eps[epnum];
1937
1938 if (!(dep->flags & DWC3_EP_STALL))
1939 continue;
1940
1941 dep->flags &= ~DWC3_EP_STALL;
1942
1943 memset(&params, 0, sizeof(params));
1944 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1945 DWC3_DEPCMD_CLEARSTALL, &params);
1946 WARN_ON_ONCE(ret);
1947 }
1948}
1949
1950static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1951{
Felipe Balbic4430a22012-05-24 10:30:01 +03001952 int reg;
1953
Felipe Balbi72246da2011-08-19 18:10:58 +03001954 dev_vdbg(dwc->dev, "%s\n", __func__);
Felipe Balbi72246da2011-08-19 18:10:58 +03001955
1956 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1957 reg &= ~DWC3_DCTL_INITU1ENA;
1958 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1959
1960 reg &= ~DWC3_DCTL_INITU2ENA;
1961 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03001962
Felipe Balbi72246da2011-08-19 18:10:58 +03001963 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001964 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001965
1966 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03001967 dwc->setup_packet_pending = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001968}
1969
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001970static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001971{
1972 u32 reg;
1973
1974 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1975
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001976 if (suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001977 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001978 else
1979 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
Felipe Balbi72246da2011-08-19 18:10:58 +03001980
1981 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1982}
1983
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001984static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001985{
1986 u32 reg;
1987
1988 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1989
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001990 if (suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001991 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
Paul Zimmermand7a46a82012-04-27 12:54:05 +03001992 else
1993 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbi72246da2011-08-19 18:10:58 +03001994
1995 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1996}
1997
1998static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1999{
2000 u32 reg;
2001
2002 dev_vdbg(dwc->dev, "%s\n", __func__);
2003
Felipe Balbidf62df52011-10-14 15:11:49 +03002004 /*
2005 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2006 * would cause a missing Disconnect Event if there's a
2007 * pending Setup Packet in the FIFO.
2008 *
2009 * There's no suggested workaround on the official Bug
2010 * report, which states that "unless the driver/application
2011 * is doing any special handling of a disconnect event,
2012 * there is no functional issue".
2013 *
2014 * Unfortunately, it turns out that we _do_ some special
2015 * handling of a disconnect event, namely complete all
2016 * pending transfers, notify gadget driver of the
2017 * disconnection, and so on.
2018 *
2019 * Our suggested workaround is to follow the Disconnect
2020 * Event steps here, instead, based on a setup_packet_pending
2021 * flag. Such flag gets set whenever we have a XferNotReady
2022 * event on EP0 and gets cleared on XferComplete for the
2023 * same endpoint.
2024 *
2025 * Refers to:
2026 *
2027 * STAR#9000466709: RTL: Device : Disconnect event not
2028 * generated if setup packet pending in FIFO
2029 */
2030 if (dwc->revision < DWC3_REVISION_188A) {
2031 if (dwc->setup_packet_pending)
2032 dwc3_gadget_disconnect_interrupt(dwc);
2033 }
2034
Felipe Balbi961906e2011-12-20 15:37:21 +02002035 /* after reset -> Default State */
2036 dwc->dev_state = DWC3_DEFAULT_STATE;
2037
Paul Zimmerman802fde92012-04-27 13:10:52 +03002038 /* Recent versions support automatic phy suspend and don't need this */
2039 if (dwc->revision < DWC3_REVISION_194A) {
2040 /* Resume PHYs */
2041 dwc3_gadget_usb2_phy_suspend(dwc, false);
2042 dwc3_gadget_usb3_phy_suspend(dwc, false);
2043 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002044
2045 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2046 dwc3_disconnect_gadget(dwc);
2047
2048 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2049 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2050 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002051 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002052
2053 dwc3_stop_active_transfers(dwc);
2054 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002055 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002056
2057 /* Reset device address to zero */
2058 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2059 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2060 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002061}
2062
2063static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2064{
2065 u32 reg;
2066 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2067
2068 /*
2069 * We change the clock only at SS but I dunno why I would want to do
2070 * this. Maybe it becomes part of the power saving plan.
2071 */
2072
2073 if (speed != DWC3_DSTS_SUPERSPEED)
2074 return;
2075
2076 /*
2077 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2078 * each time on Connect Done.
2079 */
2080 if (!usb30_clock)
2081 return;
2082
2083 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2084 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2085 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2086}
2087
Paul Zimmermand7a46a82012-04-27 12:54:05 +03002088static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed)
Felipe Balbi72246da2011-08-19 18:10:58 +03002089{
2090 switch (speed) {
2091 case USB_SPEED_SUPER:
Paul Zimmermand7a46a82012-04-27 12:54:05 +03002092 dwc3_gadget_usb2_phy_suspend(dwc, true);
Felipe Balbi72246da2011-08-19 18:10:58 +03002093 break;
2094 case USB_SPEED_HIGH:
2095 case USB_SPEED_FULL:
2096 case USB_SPEED_LOW:
Paul Zimmermand7a46a82012-04-27 12:54:05 +03002097 dwc3_gadget_usb3_phy_suspend(dwc, true);
Felipe Balbi72246da2011-08-19 18:10:58 +03002098 break;
2099 }
2100}
2101
2102static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2103{
2104 struct dwc3_gadget_ep_cmd_params params;
2105 struct dwc3_ep *dep;
2106 int ret;
2107 u32 reg;
2108 u8 speed;
2109
2110 dev_vdbg(dwc->dev, "%s\n", __func__);
2111
2112 memset(&params, 0x00, sizeof(params));
2113
Felipe Balbi72246da2011-08-19 18:10:58 +03002114 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2115 speed = reg & DWC3_DSTS_CONNECTSPD;
2116 dwc->speed = speed;
2117
2118 dwc3_update_ram_clk_sel(dwc, speed);
2119
2120 switch (speed) {
2121 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002122 /*
2123 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2124 * would cause a missing USB3 Reset event.
2125 *
2126 * In such situations, we should force a USB3 Reset
2127 * event by calling our dwc3_gadget_reset_interrupt()
2128 * routine.
2129 *
2130 * Refers to:
2131 *
2132 * STAR#9000483510: RTL: SS : USB3 reset event may
2133 * not be generated always when the link enters poll
2134 */
2135 if (dwc->revision < DWC3_REVISION_190A)
2136 dwc3_gadget_reset_interrupt(dwc);
2137
Felipe Balbi72246da2011-08-19 18:10:58 +03002138 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2139 dwc->gadget.ep0->maxpacket = 512;
2140 dwc->gadget.speed = USB_SPEED_SUPER;
2141 break;
2142 case DWC3_DCFG_HIGHSPEED:
2143 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2144 dwc->gadget.ep0->maxpacket = 64;
2145 dwc->gadget.speed = USB_SPEED_HIGH;
2146 break;
2147 case DWC3_DCFG_FULLSPEED2:
2148 case DWC3_DCFG_FULLSPEED1:
2149 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2150 dwc->gadget.ep0->maxpacket = 64;
2151 dwc->gadget.speed = USB_SPEED_FULL;
2152 break;
2153 case DWC3_DCFG_LOWSPEED:
2154 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2155 dwc->gadget.ep0->maxpacket = 8;
2156 dwc->gadget.speed = USB_SPEED_LOW;
2157 break;
2158 }
2159
Paul Zimmerman802fde92012-04-27 13:10:52 +03002160 /* Recent versions support automatic phy suspend and don't need this */
2161 if (dwc->revision < DWC3_REVISION_194A) {
2162 /* Suspend unneeded PHY */
2163 dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed);
2164 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002165
2166 dep = dwc->eps[0];
Felipe Balbi4b345c92012-07-16 14:08:16 +03002167 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true);
Felipe Balbi72246da2011-08-19 18:10:58 +03002168 if (ret) {
2169 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2170 return;
2171 }
2172
2173 dep = dwc->eps[1];
Felipe Balbi4b345c92012-07-16 14:08:16 +03002174 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true);
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 if (ret) {
2176 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2177 return;
2178 }
2179
2180 /*
2181 * Configure PHY via GUSB3PIPECTLn if required.
2182 *
2183 * Update GTXFIFOSIZn
2184 *
2185 * In both cases reset values should be sufficient.
2186 */
2187}
2188
2189static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2190{
2191 dev_vdbg(dwc->dev, "%s\n", __func__);
2192
2193 /*
2194 * TODO take core out of low power mode when that's
2195 * implemented.
2196 */
2197
2198 dwc->gadget_driver->resume(&dwc->gadget);
2199}
2200
2201static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2202 unsigned int evtinfo)
2203{
Felipe Balbifae2b902011-10-14 13:00:30 +03002204 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2205
2206 /*
2207 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2208 * on the link partner, the USB session might do multiple entry/exit
2209 * of low power states before a transfer takes place.
2210 *
2211 * Due to this problem, we might experience lower throughput. The
2212 * suggested workaround is to disable DCTL[12:9] bits if we're
2213 * transitioning from U1/U2 to U0 and enable those bits again
2214 * after a transfer completes and there are no pending transfers
2215 * on any of the enabled endpoints.
2216 *
2217 * This is the first half of that workaround.
2218 *
2219 * Refers to:
2220 *
2221 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2222 * core send LGO_Ux entering U0
2223 */
2224 if (dwc->revision < DWC3_REVISION_183A) {
2225 if (next == DWC3_LINK_STATE_U0) {
2226 u32 u1u2;
2227 u32 reg;
2228
2229 switch (dwc->link_state) {
2230 case DWC3_LINK_STATE_U1:
2231 case DWC3_LINK_STATE_U2:
2232 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2233 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2234 | DWC3_DCTL_ACCEPTU2ENA
2235 | DWC3_DCTL_INITU1ENA
2236 | DWC3_DCTL_ACCEPTU1ENA);
2237
2238 if (!dwc->u1u2)
2239 dwc->u1u2 = reg & u1u2;
2240
2241 reg &= ~u1u2;
2242
2243 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2244 break;
2245 default:
2246 /* do nothing */
2247 break;
2248 }
2249 }
2250 }
2251
2252 dwc->link_state = next;
Felipe Balbi019ac832011-09-08 21:18:47 +03002253
2254 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
Felipe Balbi72246da2011-08-19 18:10:58 +03002255}
2256
2257static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2258 const struct dwc3_event_devt *event)
2259{
2260 switch (event->type) {
2261 case DWC3_DEVICE_EVENT_DISCONNECT:
2262 dwc3_gadget_disconnect_interrupt(dwc);
2263 break;
2264 case DWC3_DEVICE_EVENT_RESET:
2265 dwc3_gadget_reset_interrupt(dwc);
2266 break;
2267 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2268 dwc3_gadget_conndone_interrupt(dwc);
2269 break;
2270 case DWC3_DEVICE_EVENT_WAKEUP:
2271 dwc3_gadget_wakeup_interrupt(dwc);
2272 break;
2273 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2274 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2275 break;
2276 case DWC3_DEVICE_EVENT_EOPF:
2277 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2278 break;
2279 case DWC3_DEVICE_EVENT_SOF:
2280 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2281 break;
2282 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2283 dev_vdbg(dwc->dev, "Erratic Error\n");
2284 break;
2285 case DWC3_DEVICE_EVENT_CMD_CMPL:
2286 dev_vdbg(dwc->dev, "Command Complete\n");
2287 break;
2288 case DWC3_DEVICE_EVENT_OVERFLOW:
2289 dev_vdbg(dwc->dev, "Overflow\n");
2290 break;
2291 default:
2292 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2293 }
2294}
2295
2296static void dwc3_process_event_entry(struct dwc3 *dwc,
2297 const union dwc3_event *event)
2298{
2299 /* Endpoint IRQ, handle it and return early */
2300 if (event->type.is_devspec == 0) {
2301 /* depevt */
2302 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2303 }
2304
2305 switch (event->type.type) {
2306 case DWC3_EVENT_TYPE_DEV:
2307 dwc3_gadget_interrupt(dwc, &event->devt);
2308 break;
2309 /* REVISIT what to do with Carkit and I2C events ? */
2310 default:
2311 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2312 }
2313}
2314
2315static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2316{
2317 struct dwc3_event_buffer *evt;
2318 int left;
2319 u32 count;
2320
2321 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2322 count &= DWC3_GEVNTCOUNT_MASK;
2323 if (!count)
2324 return IRQ_NONE;
2325
2326 evt = dwc->ev_buffs[buf];
2327 left = count;
2328
2329 while (left > 0) {
2330 union dwc3_event event;
2331
Felipe Balbid70d8442012-02-06 13:40:17 +02002332 event.raw = *(u32 *) (evt->buf + evt->lpos);
2333
Felipe Balbi72246da2011-08-19 18:10:58 +03002334 dwc3_process_event_entry(dwc, &event);
2335 /*
2336 * XXX we wrap around correctly to the next entry as almost all
2337 * entries are 4 bytes in size. There is one entry which has 12
2338 * bytes which is a regular entry followed by 8 bytes data. ATM
2339 * I don't know how things are organized if were get next to the
2340 * a boundary so I worry about that once we try to handle that.
2341 */
2342 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2343 left -= 4;
2344
2345 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2346 }
2347
2348 return IRQ_HANDLED;
2349}
2350
2351static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2352{
2353 struct dwc3 *dwc = _dwc;
2354 int i;
2355 irqreturn_t ret = IRQ_NONE;
2356
2357 spin_lock(&dwc->lock);
2358
Felipe Balbi9f622b22011-10-12 10:31:04 +03002359 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002360 irqreturn_t status;
2361
2362 status = dwc3_process_event_buf(dwc, i);
2363 if (status == IRQ_HANDLED)
2364 ret = status;
2365 }
2366
2367 spin_unlock(&dwc->lock);
2368
2369 return ret;
2370}
2371
2372/**
2373 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002374 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002375 *
2376 * Returns 0 on success otherwise negative errno.
2377 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002378int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002379{
2380 u32 reg;
2381 int ret;
2382 int irq;
2383
2384 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2385 &dwc->ctrl_req_addr, GFP_KERNEL);
2386 if (!dwc->ctrl_req) {
2387 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2388 ret = -ENOMEM;
2389 goto err0;
2390 }
2391
2392 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2393 &dwc->ep0_trb_addr, GFP_KERNEL);
2394 if (!dwc->ep0_trb) {
2395 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2396 ret = -ENOMEM;
2397 goto err1;
2398 }
2399
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002400 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002401 if (!dwc->setup_buf) {
2402 dev_err(dwc->dev, "failed to allocate setup buffer\n");
2403 ret = -ENOMEM;
2404 goto err2;
2405 }
2406
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002407 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002408 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2409 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002410 if (!dwc->ep0_bounce) {
2411 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2412 ret = -ENOMEM;
2413 goto err3;
2414 }
2415
Felipe Balbi72246da2011-08-19 18:10:58 +03002416 dev_set_name(&dwc->gadget.dev, "gadget");
2417
2418 dwc->gadget.ops = &dwc3_gadget_ops;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01002419 dwc->gadget.max_speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03002420 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2421 dwc->gadget.dev.parent = dwc->dev;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002422 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002423
2424 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
2425
2426 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
2427 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
2428 dwc->gadget.dev.release = dwc3_gadget_release;
2429 dwc->gadget.name = "dwc3-gadget";
2430
2431 /*
2432 * REVISIT: Here we should clear all pending IRQs to be
2433 * sure we're starting from a well known location.
2434 */
2435
2436 ret = dwc3_gadget_init_endpoints(dwc);
2437 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002438 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002439
2440 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2441
2442 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
2443 "dwc3", dwc);
2444 if (ret) {
2445 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2446 irq, ret);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002447 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002448 }
2449
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +02002450 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2451 reg |= DWC3_DCFG_LPM_CAP;
2452 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2453
Felipe Balbi72246da2011-08-19 18:10:58 +03002454 /* Enable all but Start and End of Frame IRQs */
2455 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2456 DWC3_DEVTEN_EVNTOVERFLOWEN |
2457 DWC3_DEVTEN_CMDCMPLTEN |
2458 DWC3_DEVTEN_ERRTICERREN |
2459 DWC3_DEVTEN_WKUPEVTEN |
2460 DWC3_DEVTEN_ULSTCNGEN |
2461 DWC3_DEVTEN_CONNECTDONEEN |
2462 DWC3_DEVTEN_USBRSTEN |
2463 DWC3_DEVTEN_DISCONNEVTEN);
2464 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2465
Paul Zimmerman802fde92012-04-27 13:10:52 +03002466 /* Enable USB2 LPM and automatic phy suspend only on recent versions */
2467 if (dwc->revision >= DWC3_REVISION_194A) {
2468 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2469 reg |= DWC3_DCFG_LPM_CAP;
2470 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2471
2472 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2473 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2474
2475 /* TODO: This should be configurable */
Pratyush Anandcbc725b2012-07-02 10:21:52 +05302476 reg |= DWC3_DCTL_HIRD_THRES(28);
Paul Zimmerman802fde92012-04-27 13:10:52 +03002477
2478 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2479
Pratyush Ananddcae3572012-06-06 19:36:17 +05302480 dwc3_gadget_usb2_phy_suspend(dwc, false);
2481 dwc3_gadget_usb3_phy_suspend(dwc, false);
Paul Zimmerman802fde92012-04-27 13:10:52 +03002482 }
2483
Felipe Balbi72246da2011-08-19 18:10:58 +03002484 ret = device_register(&dwc->gadget.dev);
2485 if (ret) {
2486 dev_err(dwc->dev, "failed to register gadget device\n");
2487 put_device(&dwc->gadget.dev);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002488 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03002489 }
2490
2491 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2492 if (ret) {
2493 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002494 goto err7;
Felipe Balbi72246da2011-08-19 18:10:58 +03002495 }
2496
2497 return 0;
2498
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002499err7:
Felipe Balbi72246da2011-08-19 18:10:58 +03002500 device_unregister(&dwc->gadget.dev);
2501
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002502err6:
Felipe Balbi72246da2011-08-19 18:10:58 +03002503 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2504 free_irq(irq, dwc);
2505
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002506err5:
Felipe Balbi72246da2011-08-19 18:10:58 +03002507 dwc3_gadget_free_endpoints(dwc);
2508
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002509err4:
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002510 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2511 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002512
Felipe Balbi72246da2011-08-19 18:10:58 +03002513err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002514 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002515
2516err2:
2517 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2518 dwc->ep0_trb, dwc->ep0_trb_addr);
2519
2520err1:
2521 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2522 dwc->ctrl_req, dwc->ctrl_req_addr);
2523
2524err0:
2525 return ret;
2526}
2527
2528void dwc3_gadget_exit(struct dwc3 *dwc)
2529{
2530 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002531
2532 usb_del_gadget_udc(&dwc->gadget);
2533 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2534
2535 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2536 free_irq(irq, dwc);
2537
Felipe Balbi72246da2011-08-19 18:10:58 +03002538 dwc3_gadget_free_endpoints(dwc);
2539
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002540 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2541 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002542
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002543 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002544
2545 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2546 dwc->ep0_trb, dwc->ep0_trb_addr);
2547
2548 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2549 dwc->ctrl_req, dwc->ctrl_req_addr);
2550
2551 device_unregister(&dwc->gadget.dev);
2552}