blob: 0c7e3ad7ba93fb8583b4ce16a1c71ea44f47a118 [file] [log] [blame]
Kukjin Kimcc511b82011-12-27 08:18:36 +01001/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Common Codes for EXYNOS
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/io.h>
Linus Torvalds7affca32012-01-07 12:03:30 -080016#include <linux/device.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010017#include <linux/gpio.h>
18#include <linux/sched.h>
19#include <linux/serial_core.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000020#include <linux/of.h>
Doug Anderson5b7897d2012-11-27 11:53:14 -080021#include <linux/of_fdt.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000022#include <linux/of_irq.h>
Thomas Abraham1e60bc02012-05-15 16:18:35 +090023#include <linux/export.h>
24#include <linux/irqdomain.h>
Thomas Abrahame873a472012-05-15 16:25:23 +090025#include <linux/of_address.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010026
27#include <asm/proc-fns.h>
Arnd Bergmann40ba95f2012-01-07 11:51:28 +000028#include <asm/exception.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include <asm/hardware/cache-l2x0.h>
30#include <asm/hardware/gic.h>
31#include <asm/mach/map.h>
32#include <asm/mach/irq.h>
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080033#include <asm/cacheflush.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010034
35#include <mach/regs-irq.h>
36#include <mach/regs-pmu.h>
37#include <mach/regs-gpio.h>
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080038#include <mach/pmu.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010039
40#include <plat/cpu.h>
41#include <plat/clock.h>
42#include <plat/devs.h>
43#include <plat/pm.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010044#include <plat/sdhci.h>
45#include <plat/gpio-cfg.h>
46#include <plat/adc-core.h>
47#include <plat/fb-core.h>
48#include <plat/fimc-core.h>
49#include <plat/iic-core.h>
50#include <plat/tv-core.h>
Heiko Stuebner308b3af2012-10-17 16:47:11 +090051#include <plat/spi-core.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010052#include <plat/regs-serial.h>
53
54#include "common.h"
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -080055#define L2_AUX_VAL 0x7C470001
56#define L2_AUX_MASK 0xC200ffff
Kukjin Kimcc511b82011-12-27 08:18:36 +010057
Kukjin Kimcc511b82011-12-27 08:18:36 +010058static const char name_exynos4210[] = "EXYNOS4210";
59static const char name_exynos4212[] = "EXYNOS4212";
60static const char name_exynos4412[] = "EXYNOS4412";
Kukjin Kim94c7ca72012-02-11 22:15:45 +090061static const char name_exynos5250[] = "EXYNOS5250";
Kukjin Kim2edb36c2012-11-15 15:48:56 +090062static const char name_exynos5440[] = "EXYNOS5440";
Kukjin Kimcc511b82011-12-27 08:18:36 +010063
Kukjin Kim906c7892012-02-11 21:27:08 +090064static void exynos4_map_io(void);
Kukjin Kim94c7ca72012-02-11 22:15:45 +090065static void exynos5_map_io(void);
Kukjin Kim2edb36c2012-11-15 15:48:56 +090066static void exynos5440_map_io(void);
Kukjin Kim906c7892012-02-11 21:27:08 +090067static void exynos4_init_clocks(int xtal);
Kukjin Kim94c7ca72012-02-11 22:15:45 +090068static void exynos5_init_clocks(int xtal);
Thomas Abraham55b6ef72012-10-29 19:46:49 +090069static void exynos4_init_uarts(struct s3c2410_uartcfg *cfg, int no);
Kukjin Kim906c7892012-02-11 21:27:08 +090070static int exynos_init(void);
Kukjin Kimcc511b82011-12-27 08:18:36 +010071
72static struct cpu_table cpu_ids[] __initdata = {
73 {
74 .idcode = EXYNOS4210_CPU_ID,
75 .idmask = EXYNOS4_CPU_MASK,
76 .map_io = exynos4_map_io,
77 .init_clocks = exynos4_init_clocks,
Thomas Abraham55b6ef72012-10-29 19:46:49 +090078 .init_uarts = exynos4_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010079 .init = exynos_init,
80 .name = name_exynos4210,
81 }, {
82 .idcode = EXYNOS4212_CPU_ID,
83 .idmask = EXYNOS4_CPU_MASK,
84 .map_io = exynos4_map_io,
85 .init_clocks = exynos4_init_clocks,
Thomas Abraham55b6ef72012-10-29 19:46:49 +090086 .init_uarts = exynos4_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010087 .init = exynos_init,
88 .name = name_exynos4212,
89 }, {
90 .idcode = EXYNOS4412_CPU_ID,
91 .idmask = EXYNOS4_CPU_MASK,
92 .map_io = exynos4_map_io,
93 .init_clocks = exynos4_init_clocks,
Thomas Abraham55b6ef72012-10-29 19:46:49 +090094 .init_uarts = exynos4_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010095 .init = exynos_init,
96 .name = name_exynos4412,
Kukjin Kim94c7ca72012-02-11 22:15:45 +090097 }, {
98 .idcode = EXYNOS5250_SOC_ID,
99 .idmask = EXYNOS5_SOC_MASK,
100 .map_io = exynos5_map_io,
101 .init_clocks = exynos5_init_clocks,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900102 .init = exynos_init,
103 .name = name_exynos5250,
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900104 }, {
105 .idcode = EXYNOS5440_SOC_ID,
106 .idmask = EXYNOS5_SOC_MASK,
107 .map_io = exynos5440_map_io,
108 .init = exynos_init,
109 .name = name_exynos5440,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100110 },
111};
112
113/* Initial IO mappings */
114
115static struct map_desc exynos_iodesc[] __initdata = {
116 {
117 .virtual = (unsigned long)S5P_VA_CHIPID,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900118 .pfn = __phys_to_pfn(EXYNOS_PA_CHIPID),
Kukjin Kimcc511b82011-12-27 08:18:36 +0100119 .length = SZ_4K,
120 .type = MT_DEVICE,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900121 },
122};
123
Doug Anderson5b7897d2012-11-27 11:53:14 -0800124#ifdef CONFIG_ARCH_EXYNOS5
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900125static struct map_desc exynos5440_iodesc[] __initdata = {
126 {
127 .virtual = (unsigned long)S5P_VA_CHIPID,
128 .pfn = __phys_to_pfn(EXYNOS5440_PA_CHIPID),
129 .length = SZ_4K,
130 .type = MT_DEVICE,
131 },
132};
Doug Anderson5b7897d2012-11-27 11:53:14 -0800133#endif
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900134
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900135static struct map_desc exynos4_iodesc[] __initdata = {
136 {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100137 .virtual = (unsigned long)S3C_VA_SYS,
138 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
139 .length = SZ_64K,
140 .type = MT_DEVICE,
141 }, {
142 .virtual = (unsigned long)S3C_VA_TIMER,
143 .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
144 .length = SZ_16K,
145 .type = MT_DEVICE,
146 }, {
147 .virtual = (unsigned long)S3C_VA_WATCHDOG,
148 .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
149 .length = SZ_4K,
150 .type = MT_DEVICE,
151 }, {
152 .virtual = (unsigned long)S5P_VA_SROMC,
153 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
154 .length = SZ_4K,
155 .type = MT_DEVICE,
156 }, {
157 .virtual = (unsigned long)S5P_VA_SYSTIMER,
158 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
159 .length = SZ_4K,
160 .type = MT_DEVICE,
161 }, {
162 .virtual = (unsigned long)S5P_VA_PMU,
163 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
164 .length = SZ_64K,
165 .type = MT_DEVICE,
166 }, {
167 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
168 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
169 .length = SZ_4K,
170 .type = MT_DEVICE,
171 }, {
172 .virtual = (unsigned long)S5P_VA_GIC_CPU,
173 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
174 .length = SZ_64K,
175 .type = MT_DEVICE,
176 }, {
177 .virtual = (unsigned long)S5P_VA_GIC_DIST,
178 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
179 .length = SZ_64K,
180 .type = MT_DEVICE,
181 }, {
182 .virtual = (unsigned long)S3C_VA_UART,
183 .pfn = __phys_to_pfn(EXYNOS4_PA_UART),
184 .length = SZ_512K,
185 .type = MT_DEVICE,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900186 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100187 .virtual = (unsigned long)S5P_VA_CMU,
188 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
189 .length = SZ_128K,
190 .type = MT_DEVICE,
191 }, {
192 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
193 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
194 .length = SZ_8K,
195 .type = MT_DEVICE,
196 }, {
197 .virtual = (unsigned long)S5P_VA_L2CC,
198 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
199 .length = SZ_4K,
200 .type = MT_DEVICE,
201 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100202 .virtual = (unsigned long)S5P_VA_DMC0,
203 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
MyungJoo Ham2bde0b02011-12-01 15:12:30 +0900204 .length = SZ_64K,
205 .type = MT_DEVICE,
206 }, {
207 .virtual = (unsigned long)S5P_VA_DMC1,
208 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
209 .length = SZ_64K,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100210 .type = MT_DEVICE,
211 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100212 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
213 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
214 .length = SZ_4K,
215 .type = MT_DEVICE,
216 },
217};
218
219static struct map_desc exynos4_iodesc0[] __initdata = {
220 {
221 .virtual = (unsigned long)S5P_VA_SYSRAM,
222 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
223 .length = SZ_4K,
224 .type = MT_DEVICE,
225 },
226};
227
228static struct map_desc exynos4_iodesc1[] __initdata = {
229 {
230 .virtual = (unsigned long)S5P_VA_SYSRAM,
231 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
232 .length = SZ_4K,
233 .type = MT_DEVICE,
234 },
235};
236
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900237static struct map_desc exynos5_iodesc[] __initdata = {
238 {
239 .virtual = (unsigned long)S3C_VA_SYS,
240 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSCON),
241 .length = SZ_64K,
242 .type = MT_DEVICE,
243 }, {
244 .virtual = (unsigned long)S3C_VA_TIMER,
245 .pfn = __phys_to_pfn(EXYNOS5_PA_TIMER),
246 .length = SZ_16K,
247 .type = MT_DEVICE,
248 }, {
249 .virtual = (unsigned long)S3C_VA_WATCHDOG,
250 .pfn = __phys_to_pfn(EXYNOS5_PA_WATCHDOG),
251 .length = SZ_4K,
252 .type = MT_DEVICE,
253 }, {
254 .virtual = (unsigned long)S5P_VA_SROMC,
255 .pfn = __phys_to_pfn(EXYNOS5_PA_SROMC),
256 .length = SZ_4K,
257 .type = MT_DEVICE,
258 }, {
259 .virtual = (unsigned long)S5P_VA_SYSTIMER,
260 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSTIMER),
261 .length = SZ_4K,
262 .type = MT_DEVICE,
263 }, {
264 .virtual = (unsigned long)S5P_VA_SYSRAM,
265 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSRAM),
266 .length = SZ_4K,
267 .type = MT_DEVICE,
268 }, {
269 .virtual = (unsigned long)S5P_VA_CMU,
270 .pfn = __phys_to_pfn(EXYNOS5_PA_CMU),
271 .length = 144 * SZ_1K,
272 .type = MT_DEVICE,
273 }, {
274 .virtual = (unsigned long)S5P_VA_PMU,
275 .pfn = __phys_to_pfn(EXYNOS5_PA_PMU),
276 .length = SZ_64K,
277 .type = MT_DEVICE,
278 }, {
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900279 .virtual = (unsigned long)S3C_VA_UART,
280 .pfn = __phys_to_pfn(EXYNOS5_PA_UART),
281 .length = SZ_512K,
282 .type = MT_DEVICE,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900283 },
284};
285
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900286static struct map_desc exynos5440_iodesc0[] __initdata = {
287 {
288 .virtual = (unsigned long)S3C_VA_UART,
289 .pfn = __phys_to_pfn(EXYNOS5440_PA_UART0),
290 .length = SZ_512K,
291 .type = MT_DEVICE,
292 },
293};
294
Russell King9eb48592012-01-03 11:56:53 +0100295void exynos4_restart(char mode, const char *cmd)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100296{
297 __raw_writel(0x1, S5P_SWRESET);
298}
299
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900300void exynos5_restart(char mode, const char *cmd)
301{
Thomas Abraham60db7e52013-01-24 10:09:13 -0800302 struct device_node *np;
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900303 u32 val;
304 void __iomem *addr;
305
306 if (of_machine_is_compatible("samsung,exynos5250")) {
307 val = 0x1;
308 addr = EXYNOS_SWRESET;
309 } else if (of_machine_is_compatible("samsung,exynos5440")) {
Thomas Abraham60db7e52013-01-24 10:09:13 -0800310 np = of_find_compatible_node(NULL, NULL, "samsung,exynos5440-clock");
311 addr = of_iomap(np, 0) + 0xcc;
312 val = (0xfff << 20) | (0x1 << 16);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900313 } else {
314 pr_err("%s: cannot support non-DT\n", __func__);
315 return;
316 }
317
318 __raw_writel(val, addr);
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900319}
320
Shawn Guobb13fab2012-04-26 10:35:40 +0800321void __init exynos_init_late(void)
322{
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900323 if (of_machine_is_compatible("samsung,exynos5440"))
324 /* to be supported later */
325 return;
326
Shawn Guobb13fab2012-04-26 10:35:40 +0800327 exynos_pm_late_initcall();
328}
329
Kukjin Kimcc511b82011-12-27 08:18:36 +0100330/*
331 * exynos_map_io
332 *
333 * register the standard cpu IO areas
334 */
335
336void __init exynos_init_io(struct map_desc *mach_desc, int size)
337{
Doug Anderson5b7897d2012-11-27 11:53:14 -0800338 struct map_desc *iodesc = exynos_iodesc;
339 int iodesc_sz = ARRAY_SIZE(exynos_iodesc);
340#if defined(CONFIG_OF) && defined(CONFIG_ARCH_EXYNOS5)
341 unsigned long root = of_get_flat_dt_root();
342
Kukjin Kimcc511b82011-12-27 08:18:36 +0100343 /* initialize the io descriptors we need for initialization */
Doug Anderson5b7897d2012-11-27 11:53:14 -0800344 if (of_flat_dt_is_compatible(root, "samsung,exynos5440")) {
345 iodesc = exynos5440_iodesc;
346 iodesc_sz = ARRAY_SIZE(exynos5440_iodesc);
347 }
348#endif
349
350 iotable_init(iodesc, iodesc_sz);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900351
Kukjin Kimcc511b82011-12-27 08:18:36 +0100352 if (mach_desc)
353 iotable_init(mach_desc, size);
354
355 /* detect cpu id and rev. */
356 s5p_init_cpu(S5P_VA_CHIPID);
357
358 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
359}
360
Kukjin Kim906c7892012-02-11 21:27:08 +0900361static void __init exynos4_map_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100362{
363 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
364
365 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
366 iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
367 else
368 iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
369
370 /* initialize device information early */
371 exynos4_default_sdhci0();
372 exynos4_default_sdhci1();
373 exynos4_default_sdhci2();
374 exynos4_default_sdhci3();
375
376 s3c_adc_setname("samsung-adc-v3");
377
378 s3c_fimc_setname(0, "exynos4-fimc");
379 s3c_fimc_setname(1, "exynos4-fimc");
380 s3c_fimc_setname(2, "exynos4-fimc");
381 s3c_fimc_setname(3, "exynos4-fimc");
382
Thomas Abraham8482c812012-04-14 08:04:46 -0700383 s3c_sdhci_setname(0, "exynos4-sdhci");
384 s3c_sdhci_setname(1, "exynos4-sdhci");
385 s3c_sdhci_setname(2, "exynos4-sdhci");
386 s3c_sdhci_setname(3, "exynos4-sdhci");
387
Kukjin Kimcc511b82011-12-27 08:18:36 +0100388 /* The I2C bus controllers are directly compatible with s3c2440 */
389 s3c_i2c0_setname("s3c2440-i2c");
390 s3c_i2c1_setname("s3c2440-i2c");
391 s3c_i2c2_setname("s3c2440-i2c");
392
393 s5p_fb_setname(0, "exynos4-fb");
394 s5p_hdmi_setname("exynos4-hdmi");
Heiko Stuebner308b3af2012-10-17 16:47:11 +0900395
396 s3c64xx_spi_setname("exynos4210-spi");
Kukjin Kimcc511b82011-12-27 08:18:36 +0100397}
398
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900399static void __init exynos5_map_io(void)
400{
401 iotable_init(exynos5_iodesc, ARRAY_SIZE(exynos5_iodesc));
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900402}
403
Kukjin Kim906c7892012-02-11 21:27:08 +0900404static void __init exynos4_init_clocks(int xtal)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100405{
406 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
407
408 s3c24xx_register_baseclocks(xtal);
409 s5p_register_clocks(xtal);
410
411 if (soc_is_exynos4210())
412 exynos4210_register_clocks();
413 else if (soc_is_exynos4212() || soc_is_exynos4412())
414 exynos4212_register_clocks();
415
416 exynos4_register_clocks();
417 exynos4_setup_clocks();
418}
419
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900420static void __init exynos5440_map_io(void)
421{
422 iotable_init(exynos5440_iodesc0, ARRAY_SIZE(exynos5440_iodesc0));
423}
424
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900425static void __init exynos5_init_clocks(int xtal)
426{
427 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
428
Kukjin Kim61bcbc22013-01-05 08:32:55 -0800429 /* EXYNOS5440 can support only common clock framework */
430
431 if (soc_is_exynos5440())
432 return;
433
434#ifdef CONFIG_SOC_EXYNOS5250
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900435 s3c24xx_register_baseclocks(xtal);
436 s5p_register_clocks(xtal);
437
438 exynos5_register_clocks();
439 exynos5_setup_clocks();
Kukjin Kim61bcbc22013-01-05 08:32:55 -0800440#endif
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900441}
442
Kukjin Kimcc511b82011-12-27 08:18:36 +0100443#define COMBINER_ENABLE_SET 0x0
444#define COMBINER_ENABLE_CLEAR 0x4
445#define COMBINER_INT_STATUS 0xC
446
447static DEFINE_SPINLOCK(irq_controller_lock);
448
449struct combiner_chip_data {
450 unsigned int irq_offset;
451 unsigned int irq_mask;
452 void __iomem *base;
453};
454
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900455static struct irq_domain *combiner_irq_domain;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100456static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
457
458static inline void __iomem *combiner_base(struct irq_data *data)
459{
460 struct combiner_chip_data *combiner_data =
461 irq_data_get_irq_chip_data(data);
462
463 return combiner_data->base;
464}
465
466static void combiner_mask_irq(struct irq_data *data)
467{
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900468 u32 mask = 1 << (data->hwirq % 32);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100469
470 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
471}
472
473static void combiner_unmask_irq(struct irq_data *data)
474{
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900475 u32 mask = 1 << (data->hwirq % 32);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100476
477 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
478}
479
480static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
481{
482 struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
483 struct irq_chip *chip = irq_get_chip(irq);
484 unsigned int cascade_irq, combiner_irq;
485 unsigned long status;
486
487 chained_irq_enter(chip, desc);
488
489 spin_lock(&irq_controller_lock);
490 status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
491 spin_unlock(&irq_controller_lock);
492 status &= chip_data->irq_mask;
493
494 if (status == 0)
495 goto out;
496
497 combiner_irq = __ffs(status);
498
499 cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
500 if (unlikely(cascade_irq >= NR_IRQS))
501 do_bad_IRQ(cascade_irq, desc);
502 else
503 generic_handle_irq(cascade_irq);
504
505 out:
506 chained_irq_exit(chip, desc);
507}
508
509static struct irq_chip combiner_chip = {
510 .name = "COMBINER",
511 .irq_mask = combiner_mask_irq,
512 .irq_unmask = combiner_unmask_irq,
513};
514
515static void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
516{
Kukjin Kimbb19a752012-01-25 13:48:11 +0900517 unsigned int max_nr;
518
519 if (soc_is_exynos5250())
520 max_nr = EXYNOS5_MAX_COMBINER_NR;
521 else
522 max_nr = EXYNOS4_MAX_COMBINER_NR;
523
524 if (combiner_nr >= max_nr)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100525 BUG();
526 if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
527 BUG();
528 irq_set_chained_handler(irq, combiner_handle_cascade_irq);
529}
530
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900531static void __init combiner_init_one(unsigned int combiner_nr,
532 void __iomem *base)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100533{
Kukjin Kimcc511b82011-12-27 08:18:36 +0100534 combiner_data[combiner_nr].base = base;
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900535 combiner_data[combiner_nr].irq_offset = irq_find_mapping(
536 combiner_irq_domain, combiner_nr * MAX_IRQ_IN_COMBINER);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100537 combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
538
539 /* Disable all interrupts */
Kukjin Kimcc511b82011-12-27 08:18:36 +0100540 __raw_writel(combiner_data[combiner_nr].irq_mask,
541 base + COMBINER_ENABLE_CLEAR);
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900542}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100543
Thomas Abrahame873a472012-05-15 16:25:23 +0900544#ifdef CONFIG_OF
545static int combiner_irq_domain_xlate(struct irq_domain *d,
546 struct device_node *controller,
547 const u32 *intspec, unsigned int intsize,
548 unsigned long *out_hwirq,
549 unsigned int *out_type)
550{
551 if (d->of_node != controller)
552 return -EINVAL;
553
554 if (intsize < 2)
555 return -EINVAL;
556
557 *out_hwirq = intspec[0] * MAX_IRQ_IN_COMBINER + intspec[1];
558 *out_type = 0;
559
560 return 0;
561}
562#else
563static int combiner_irq_domain_xlate(struct irq_domain *d,
564 struct device_node *controller,
565 const u32 *intspec, unsigned int intsize,
566 unsigned long *out_hwirq,
567 unsigned int *out_type)
568{
569 return -EINVAL;
570}
571#endif
572
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900573static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
574 irq_hw_number_t hw)
575{
576 irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
577 irq_set_chip_data(irq, &combiner_data[hw >> 3]);
578 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100579
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900580 return 0;
581}
582
583static struct irq_domain_ops combiner_irq_domain_ops = {
Thomas Abrahame873a472012-05-15 16:25:23 +0900584 .xlate = combiner_irq_domain_xlate,
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900585 .map = combiner_irq_domain_map,
586};
587
Sachin Kamat2a2b0e22012-07-12 16:34:51 +0900588static void __init combiner_init(void __iomem *combiner_base,
589 struct device_node *np)
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900590{
Thomas Abrahame873a472012-05-15 16:25:23 +0900591 int i, irq, irq_base;
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900592 unsigned int max_nr, nr_irq;
593
Thomas Abrahame873a472012-05-15 16:25:23 +0900594 if (np) {
595 if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
596 pr_warning("%s: number of combiners not specified, "
597 "setting default as %d.\n",
598 __func__, EXYNOS4_MAX_COMBINER_NR);
599 max_nr = EXYNOS4_MAX_COMBINER_NR;
600 }
601 } else {
602 max_nr = soc_is_exynos5250() ? EXYNOS5_MAX_COMBINER_NR :
603 EXYNOS4_MAX_COMBINER_NR;
604 }
Thomas Abraham1e60bc02012-05-15 16:18:35 +0900605 nr_irq = max_nr * MAX_IRQ_IN_COMBINER;
606
607 irq_base = irq_alloc_descs(COMBINER_IRQ(0, 0), 1, nr_irq, 0);
608 if (IS_ERR_VALUE(irq_base)) {
609 irq_base = COMBINER_IRQ(0, 0);
610 pr_warning("%s: irq desc alloc failed. Continuing with %d as linux irq base\n", __func__, irq_base);
611 }
612
613 combiner_irq_domain = irq_domain_add_legacy(np, nr_irq, irq_base, 0,
614 &combiner_irq_domain_ops, &combiner_data);
615 if (WARN_ON(!combiner_irq_domain)) {
616 pr_warning("%s: irq domain init failed\n", __func__);
617 return;
618 }
619
620 for (i = 0; i < max_nr; i++) {
621 combiner_init_one(i, combiner_base + (i >> 2) * 0x10);
Arnd Bergmann820f3dd2012-05-16 22:10:14 +0200622 irq = IRQ_SPI(i);
623#ifdef CONFIG_OF
624 if (np)
625 irq = irq_of_parse_and_map(np, i);
626#endif
Thomas Abrahame873a472012-05-15 16:25:23 +0900627 combiner_cascade_irq(i, irq);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100628 }
629}
630
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000631#ifdef CONFIG_OF
Sachin Kamat96046ea2012-11-08 09:22:08 +0900632static int __init combiner_of_init(struct device_node *np,
633 struct device_node *parent)
Thomas Abrahame873a472012-05-15 16:25:23 +0900634{
635 void __iomem *combiner_base;
636
637 combiner_base = of_iomap(np, 0);
638 if (!combiner_base) {
639 pr_err("%s: failed to map combiner registers\n", __func__);
640 return -ENXIO;
641 }
642
643 combiner_init(combiner_base, np);
644
645 return 0;
646}
647
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900648static const struct of_device_id exynos_dt_irq_match[] = {
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000649 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900650 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
Thomas Abrahame873a472012-05-15 16:25:23 +0900651 { .compatible = "samsung,exynos4210-combiner",
652 .data = combiner_of_init, },
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000653 {},
654};
655#endif
Kukjin Kimcc511b82011-12-27 08:18:36 +0100656
657void __init exynos4_init_irq(void)
658{
Arnd Bergmann40ba95f2012-01-07 11:51:28 +0000659 unsigned int gic_bank_offset;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100660
661 gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;
662
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000663 if (!of_have_populated_dt())
Grant Likely75294952012-02-14 14:06:57 -0700664 gic_init_bases(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU, gic_bank_offset, NULL);
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000665#ifdef CONFIG_OF
666 else
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900667 of_irq_init(exynos_dt_irq_match);
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000668#endif
Kukjin Kimcc511b82011-12-27 08:18:36 +0100669
Thomas Abrahame873a472012-05-15 16:25:23 +0900670 if (!of_have_populated_dt())
671 combiner_init(S5P_VA_COMBINER_BASE, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100672
673 /*
674 * The parameters of s5p_init_irq() are for VIC init.
675 * Theses parameters should be NULL and 0 because EXYNOS4
676 * uses GIC instead of VIC.
677 */
678 s5p_init_irq(NULL, 0);
679}
680
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900681void __init exynos5_init_irq(void)
682{
Tushar Behera6fff5a12012-04-24 13:25:01 -0700683#ifdef CONFIG_OF
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900684 of_irq_init(exynos_dt_irq_match);
Tushar Behera6fff5a12012-04-24 13:25:01 -0700685#endif
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900686 /*
687 * The parameters of s5p_init_irq() are for VIC init.
688 * Theses parameters should be NULL and 0 because EXYNOS4
689 * uses GIC instead of VIC.
690 */
Kukjin Kim12fee192012-12-06 15:31:10 +0900691 if (!of_machine_is_compatible("samsung,exynos5440"))
692 s5p_init_irq(NULL, 0);
Inderpal Singh34455132012-11-22 14:46:21 +0900693
694 gic_arch_extn.irq_set_wake = s3c_irq_wake;
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900695}
696
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900697struct bus_type exynos_subsys = {
698 .name = "exynos-core",
699 .dev_name = "exynos-core",
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900700};
701
Linus Torvalds7affca32012-01-07 12:03:30 -0800702static struct device exynos4_dev = {
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900703 .bus = &exynos_subsys,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900704};
705
706static int __init exynos_core_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100707{
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900708 return subsys_system_register(&exynos_subsys, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100709}
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900710core_initcall(exynos_core_init);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100711
712#ifdef CONFIG_CACHE_L2X0
713static int __init exynos4_l2x0_cache_init(void)
714{
Il Hane1b19942012-04-05 07:59:36 -0700715 int ret;
716
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900717 if (soc_is_exynos5250() || soc_is_exynos5440())
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900718 return 0;
719
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -0800720 ret = l2x0_of_init(L2_AUX_VAL, L2_AUX_MASK);
721 if (!ret) {
722 l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
723 clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
724 return 0;
725 }
Kukjin Kimcc511b82011-12-27 08:18:36 +0100726
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800727 if (!(__raw_readl(S5P_VA_L2CC + L2X0_CTRL) & 0x1)) {
728 l2x0_saved_regs.phy_base = EXYNOS4_PA_L2CC;
729 /* TAG, Data Latency Control: 2 cycles */
730 l2x0_saved_regs.tag_latency = 0x110;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100731
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800732 if (soc_is_exynos4212() || soc_is_exynos4412())
733 l2x0_saved_regs.data_latency = 0x120;
734 else
735 l2x0_saved_regs.data_latency = 0x110;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100736
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800737 l2x0_saved_regs.prefetch_ctrl = 0x30000007;
738 l2x0_saved_regs.pwr_ctrl =
739 (L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100740
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800741 l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100742
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800743 __raw_writel(l2x0_saved_regs.tag_latency,
744 S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
745 __raw_writel(l2x0_saved_regs.data_latency,
746 S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
747
748 /* L2X0 Prefetch Control */
749 __raw_writel(l2x0_saved_regs.prefetch_ctrl,
750 S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
751
752 /* L2X0 Power Control */
753 __raw_writel(l2x0_saved_regs.pwr_ctrl,
754 S5P_VA_L2CC + L2X0_POWER_CTRL);
755
756 clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
757 clean_dcache_area(&l2x0_saved_regs, sizeof(struct l2x0_regs));
758 }
Kukjin Kimcc511b82011-12-27 08:18:36 +0100759
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -0800760 l2x0_init(S5P_VA_L2CC, L2_AUX_VAL, L2_AUX_MASK);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100761 return 0;
762}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100763early_initcall(exynos4_l2x0_cache_init);
764#endif
765
Kukjin Kim906c7892012-02-11 21:27:08 +0900766static int __init exynos_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100767{
768 printk(KERN_INFO "EXYNOS: Initializing architecture\n");
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900769
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900770 return device_register(&exynos4_dev);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100771}
772
Kukjin Kimcc511b82011-12-27 08:18:36 +0100773/* uart registration process */
774
Thomas Abraham55b6ef72012-10-29 19:46:49 +0900775static void __init exynos4_init_uarts(struct s3c2410_uartcfg *cfg, int no)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100776{
777 struct s3c2410_uartcfg *tcfg = cfg;
778 u32 ucnt;
779
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000780 for (ucnt = 0; ucnt < no; ucnt++, tcfg++)
781 tcfg->has_fracval = 1;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100782
Thomas Abraham55b6ef72012-10-29 19:46:49 +0900783 s3c24xx_init_uartdevs("exynos4210-uart", exynos4_uart_resources, cfg, no);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100784}
785
Eunki Kim330c90a2012-03-14 01:43:31 -0700786static void __iomem *exynos_eint_base;
787
Kukjin Kimcc511b82011-12-27 08:18:36 +0100788static DEFINE_SPINLOCK(eint_lock);
789
790static unsigned int eint0_15_data[16];
791
Eunki Kim330c90a2012-03-14 01:43:31 -0700792static inline int exynos4_irq_to_gpio(unsigned int irq)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100793{
Eunki Kim330c90a2012-03-14 01:43:31 -0700794 if (irq < IRQ_EINT(0))
795 return -EINVAL;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100796
Eunki Kim330c90a2012-03-14 01:43:31 -0700797 irq -= IRQ_EINT(0);
798 if (irq < 8)
799 return EXYNOS4_GPX0(irq);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100800
Eunki Kim330c90a2012-03-14 01:43:31 -0700801 irq -= 8;
802 if (irq < 8)
803 return EXYNOS4_GPX1(irq);
804
805 irq -= 8;
806 if (irq < 8)
807 return EXYNOS4_GPX2(irq);
808
809 irq -= 8;
810 if (irq < 8)
811 return EXYNOS4_GPX3(irq);
812
813 return -EINVAL;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100814}
815
Eunki Kim330c90a2012-03-14 01:43:31 -0700816static inline int exynos5_irq_to_gpio(unsigned int irq)
817{
818 if (irq < IRQ_EINT(0))
819 return -EINVAL;
820
821 irq -= IRQ_EINT(0);
822 if (irq < 8)
823 return EXYNOS5_GPX0(irq);
824
825 irq -= 8;
826 if (irq < 8)
827 return EXYNOS5_GPX1(irq);
828
829 irq -= 8;
830 if (irq < 8)
831 return EXYNOS5_GPX2(irq);
832
833 irq -= 8;
834 if (irq < 8)
835 return EXYNOS5_GPX3(irq);
836
837 return -EINVAL;
838}
839
Kukjin Kimbb19a752012-01-25 13:48:11 +0900840static unsigned int exynos4_eint0_15_src_int[16] = {
841 EXYNOS4_IRQ_EINT0,
842 EXYNOS4_IRQ_EINT1,
843 EXYNOS4_IRQ_EINT2,
844 EXYNOS4_IRQ_EINT3,
845 EXYNOS4_IRQ_EINT4,
846 EXYNOS4_IRQ_EINT5,
847 EXYNOS4_IRQ_EINT6,
848 EXYNOS4_IRQ_EINT7,
849 EXYNOS4_IRQ_EINT8,
850 EXYNOS4_IRQ_EINT9,
851 EXYNOS4_IRQ_EINT10,
852 EXYNOS4_IRQ_EINT11,
853 EXYNOS4_IRQ_EINT12,
854 EXYNOS4_IRQ_EINT13,
855 EXYNOS4_IRQ_EINT14,
856 EXYNOS4_IRQ_EINT15,
857};
Kukjin Kimcc511b82011-12-27 08:18:36 +0100858
Kukjin Kimbb19a752012-01-25 13:48:11 +0900859static unsigned int exynos5_eint0_15_src_int[16] = {
860 EXYNOS5_IRQ_EINT0,
861 EXYNOS5_IRQ_EINT1,
862 EXYNOS5_IRQ_EINT2,
863 EXYNOS5_IRQ_EINT3,
864 EXYNOS5_IRQ_EINT4,
865 EXYNOS5_IRQ_EINT5,
866 EXYNOS5_IRQ_EINT6,
867 EXYNOS5_IRQ_EINT7,
868 EXYNOS5_IRQ_EINT8,
869 EXYNOS5_IRQ_EINT9,
870 EXYNOS5_IRQ_EINT10,
871 EXYNOS5_IRQ_EINT11,
872 EXYNOS5_IRQ_EINT12,
873 EXYNOS5_IRQ_EINT13,
874 EXYNOS5_IRQ_EINT14,
875 EXYNOS5_IRQ_EINT15,
876};
Eunki Kim330c90a2012-03-14 01:43:31 -0700877static inline void exynos_irq_eint_mask(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100878{
879 u32 mask;
880
881 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700882 mask = __raw_readl(EINT_MASK(exynos_eint_base, data->irq));
883 mask |= EINT_OFFSET_BIT(data->irq);
884 __raw_writel(mask, EINT_MASK(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100885 spin_unlock(&eint_lock);
886}
887
Eunki Kim330c90a2012-03-14 01:43:31 -0700888static void exynos_irq_eint_unmask(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100889{
890 u32 mask;
891
892 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700893 mask = __raw_readl(EINT_MASK(exynos_eint_base, data->irq));
894 mask &= ~(EINT_OFFSET_BIT(data->irq));
895 __raw_writel(mask, EINT_MASK(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100896 spin_unlock(&eint_lock);
897}
898
Eunki Kim330c90a2012-03-14 01:43:31 -0700899static inline void exynos_irq_eint_ack(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100900{
Eunki Kim330c90a2012-03-14 01:43:31 -0700901 __raw_writel(EINT_OFFSET_BIT(data->irq),
902 EINT_PEND(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100903}
904
Eunki Kim330c90a2012-03-14 01:43:31 -0700905static void exynos_irq_eint_maskack(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100906{
Eunki Kim330c90a2012-03-14 01:43:31 -0700907 exynos_irq_eint_mask(data);
908 exynos_irq_eint_ack(data);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100909}
910
Eunki Kim330c90a2012-03-14 01:43:31 -0700911static int exynos_irq_eint_set_type(struct irq_data *data, unsigned int type)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100912{
913 int offs = EINT_OFFSET(data->irq);
914 int shift;
915 u32 ctrl, mask;
916 u32 newvalue = 0;
917
918 switch (type) {
919 case IRQ_TYPE_EDGE_RISING:
920 newvalue = S5P_IRQ_TYPE_EDGE_RISING;
921 break;
922
923 case IRQ_TYPE_EDGE_FALLING:
924 newvalue = S5P_IRQ_TYPE_EDGE_FALLING;
925 break;
926
927 case IRQ_TYPE_EDGE_BOTH:
928 newvalue = S5P_IRQ_TYPE_EDGE_BOTH;
929 break;
930
931 case IRQ_TYPE_LEVEL_LOW:
932 newvalue = S5P_IRQ_TYPE_LEVEL_LOW;
933 break;
934
935 case IRQ_TYPE_LEVEL_HIGH:
936 newvalue = S5P_IRQ_TYPE_LEVEL_HIGH;
937 break;
938
939 default:
940 printk(KERN_ERR "No such irq type %d", type);
941 return -EINVAL;
942 }
943
944 shift = (offs & 0x7) * 4;
945 mask = 0x7 << shift;
946
947 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700948 ctrl = __raw_readl(EINT_CON(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100949 ctrl &= ~mask;
950 ctrl |= newvalue << shift;
Eunki Kim330c90a2012-03-14 01:43:31 -0700951 __raw_writel(ctrl, EINT_CON(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100952 spin_unlock(&eint_lock);
953
Eunki Kim330c90a2012-03-14 01:43:31 -0700954 if (soc_is_exynos5250())
955 s3c_gpio_cfgpin(exynos5_irq_to_gpio(data->irq), S3C_GPIO_SFN(0xf));
956 else
957 s3c_gpio_cfgpin(exynos4_irq_to_gpio(data->irq), S3C_GPIO_SFN(0xf));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100958
959 return 0;
960}
961
Eunki Kim330c90a2012-03-14 01:43:31 -0700962static struct irq_chip exynos_irq_eint = {
963 .name = "exynos-eint",
964 .irq_mask = exynos_irq_eint_mask,
965 .irq_unmask = exynos_irq_eint_unmask,
966 .irq_mask_ack = exynos_irq_eint_maskack,
967 .irq_ack = exynos_irq_eint_ack,
968 .irq_set_type = exynos_irq_eint_set_type,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100969#ifdef CONFIG_PM
970 .irq_set_wake = s3c_irqext_wake,
971#endif
972};
973
974/*
975 * exynos4_irq_demux_eint
976 *
977 * This function demuxes the IRQ from from EINTs 16 to 31.
978 * It is designed to be inlined into the specific handler
979 * s5p_irq_demux_eintX_Y.
980 *
981 * Each EINT pend/mask registers handle eight of them.
982 */
Eunki Kim330c90a2012-03-14 01:43:31 -0700983static inline void exynos_irq_demux_eint(unsigned int start)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100984{
985 unsigned int irq;
986
Eunki Kim330c90a2012-03-14 01:43:31 -0700987 u32 status = __raw_readl(EINT_PEND(exynos_eint_base, start));
988 u32 mask = __raw_readl(EINT_MASK(exynos_eint_base, start));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100989
990 status &= ~mask;
991 status &= 0xff;
992
993 while (status) {
994 irq = fls(status) - 1;
995 generic_handle_irq(irq + start);
996 status &= ~(1 << irq);
997 }
998}
999
Eunki Kim330c90a2012-03-14 01:43:31 -07001000static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
Kukjin Kimcc511b82011-12-27 08:18:36 +01001001{
1002 struct irq_chip *chip = irq_get_chip(irq);
1003 chained_irq_enter(chip, desc);
Eunki Kim330c90a2012-03-14 01:43:31 -07001004 exynos_irq_demux_eint(IRQ_EINT(16));
1005 exynos_irq_demux_eint(IRQ_EINT(24));
Kukjin Kimcc511b82011-12-27 08:18:36 +01001006 chained_irq_exit(chip, desc);
1007}
1008
Kukjin Kimbb19a752012-01-25 13:48:11 +09001009static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
Kukjin Kimcc511b82011-12-27 08:18:36 +01001010{
1011 u32 *irq_data = irq_get_handler_data(irq);
1012 struct irq_chip *chip = irq_get_chip(irq);
1013
1014 chained_irq_enter(chip, desc);
Kukjin Kimcc511b82011-12-27 08:18:36 +01001015 generic_handle_irq(*irq_data);
Kukjin Kimcc511b82011-12-27 08:18:36 +01001016 chained_irq_exit(chip, desc);
1017}
1018
Eunki Kim330c90a2012-03-14 01:43:31 -07001019static int __init exynos_init_irq_eint(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +01001020{
1021 int irq;
1022
Thomas Abrahamfef05c22012-09-07 06:07:40 +09001023#ifdef CONFIG_PINCTRL_SAMSUNG
1024 /*
1025 * The Samsung pinctrl driver provides an integrated gpio/pinmux/pinconf
1026 * functionality along with support for external gpio and wakeup
1027 * interrupts. If the samsung pinctrl driver is enabled and includes
1028 * the wakeup interrupt support, then the setting up external wakeup
1029 * interrupts here can be skipped. This check here is temporary to
1030 * allow exynos4 platforms that do not use Samsung pinctrl driver to
1031 * co-exist with platforms that do. When all of the Samsung Exynos4
1032 * platforms switch over to using the pinctrl driver, the wakeup
1033 * interrupt support code here can be completely removed.
1034 */
Tomasz Figaab7b51f2012-11-07 08:44:51 +09001035 static const struct of_device_id exynos_pinctrl_ids[] = {
Kukjin Kimb533c862013-01-02 16:05:42 -08001036 { .compatible = "samsung,exynos4210-pinctrl", },
1037 { .compatible = "samsung,exynos4x12-pinctrl", },
Tomasz Figaab7b51f2012-11-07 08:44:51 +09001038 };
Thomas Abrahamfef05c22012-09-07 06:07:40 +09001039 struct device_node *pctrl_np, *wkup_np;
Thomas Abrahamfef05c22012-09-07 06:07:40 +09001040 const char *wkup_compat = "samsung,exynos4210-wakeup-eint";
1041
Tomasz Figaab7b51f2012-11-07 08:44:51 +09001042 for_each_matching_node(pctrl_np, exynos_pinctrl_ids) {
Thomas Abrahamfef05c22012-09-07 06:07:40 +09001043 if (of_device_is_available(pctrl_np)) {
1044 wkup_np = of_find_compatible_node(pctrl_np, NULL,
1045 wkup_compat);
1046 if (wkup_np)
1047 return -ENODEV;
1048 }
1049 }
1050#endif
Kukjin Kim2edb36c2012-11-15 15:48:56 +09001051 if (soc_is_exynos5440())
1052 return 0;
Thomas Abrahamfef05c22012-09-07 06:07:40 +09001053
Kukjin Kim94c7ca72012-02-11 22:15:45 +09001054 if (soc_is_exynos5250())
Eunki Kim330c90a2012-03-14 01:43:31 -07001055 exynos_eint_base = ioremap(EXYNOS5_PA_GPIO1, SZ_4K);
1056 else
1057 exynos_eint_base = ioremap(EXYNOS4_PA_GPIO2, SZ_4K);
1058
1059 if (exynos_eint_base == NULL) {
1060 pr_err("unable to ioremap for EINT base address\n");
1061 return -ENOMEM;
1062 }
Kukjin Kim94c7ca72012-02-11 22:15:45 +09001063
Kukjin Kimcc511b82011-12-27 08:18:36 +01001064 for (irq = 0 ; irq <= 31 ; irq++) {
Eunki Kim330c90a2012-03-14 01:43:31 -07001065 irq_set_chip_and_handler(IRQ_EINT(irq), &exynos_irq_eint,
Kukjin Kimcc511b82011-12-27 08:18:36 +01001066 handle_level_irq);
1067 set_irq_flags(IRQ_EINT(irq), IRQF_VALID);
1068 }
1069
Eunki Kim330c90a2012-03-14 01:43:31 -07001070 irq_set_chained_handler(EXYNOS_IRQ_EINT16_31, exynos_irq_demux_eint16_31);
Kukjin Kimcc511b82011-12-27 08:18:36 +01001071
1072 for (irq = 0 ; irq <= 15 ; irq++) {
1073 eint0_15_data[irq] = IRQ_EINT(irq);
1074
Kukjin Kimbb19a752012-01-25 13:48:11 +09001075 if (soc_is_exynos5250()) {
1076 irq_set_handler_data(exynos5_eint0_15_src_int[irq],
1077 &eint0_15_data[irq]);
1078 irq_set_chained_handler(exynos5_eint0_15_src_int[irq],
1079 exynos_irq_eint0_15);
1080 } else {
1081 irq_set_handler_data(exynos4_eint0_15_src_int[irq],
1082 &eint0_15_data[irq]);
1083 irq_set_chained_handler(exynos4_eint0_15_src_int[irq],
1084 exynos_irq_eint0_15);
1085 }
Kukjin Kimcc511b82011-12-27 08:18:36 +01001086 }
1087
1088 return 0;
1089}
Eunki Kim330c90a2012-03-14 01:43:31 -07001090arch_initcall(exynos_init_irq_eint);