blob: 98c0d6bafdf23b63d0c2bff4589286b7980749a7 [file] [log] [blame]
Chris Zankel5a0015d2005-06-23 22:01:16 -07001/*
2 * linux/arch/xtensa/kernel/irq.c
3 *
4 * Xtensa built-in interrupt controller and some generic functions copied
5 * from i386.
6 *
Chris Zankelfd43fe12006-12-10 02:18:47 -08007 * Copyright (C) 2002 - 2006 Tensilica, Inc.
Chris Zankel5a0015d2005-06-23 22:01:16 -07008 * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
9 *
10 *
11 * Chris Zankel <chris@zankel.net>
12 * Kevin Chea
13 *
14 */
15
16#include <linux/module.h>
17#include <linux/seq_file.h>
18#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/kernel_stat.h>
21
22#include <asm/uaccess.h>
23#include <asm/platform.h>
24
Chris Zankel5a0015d2005-06-23 22:01:16 -070025static unsigned int cached_irq_mask;
26
27atomic_t irq_err_count;
28
29/*
Chris Zankel5a0015d2005-06-23 22:01:16 -070030 * do_IRQ handles all normal device IRQ's (the special
31 * SMP cross-CPU interrupts have their own specific
32 * handlers).
33 */
34
Chris Zankelfd43fe12006-12-10 02:18:47 -080035asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
Chris Zankel5a0015d2005-06-23 22:01:16 -070036{
Chris Zankelfd43fe12006-12-10 02:18:47 -080037 struct pt_regs *old_regs = set_irq_regs(regs);
Chris Zankelfd43fe12006-12-10 02:18:47 -080038
39 if (irq >= NR_IRQS) {
40 printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
Harvey Harrison1b532c62008-07-30 12:48:54 -070041 __func__, irq);
Chris Zankelfd43fe12006-12-10 02:18:47 -080042 }
43
Chris Zankel5a0015d2005-06-23 22:01:16 -070044 irq_enter();
45
46#ifdef CONFIG_DEBUG_STACKOVERFLOW
47 /* Debugging check for stack overflow: is there less than 1KB free? */
48 {
49 unsigned long sp;
50
51 __asm__ __volatile__ ("mov %0, a1\n" : "=a" (sp));
52 sp &= THREAD_SIZE - 1;
53
54 if (unlikely(sp < (sizeof(thread_info) + 1024)))
55 printk("Stack overflow in do_IRQ: %ld\n",
56 sp - sizeof(struct thread_info));
57 }
58#endif
Thomas Gleixner495e0c72011-02-06 22:10:52 +010059 generic_handle_irq(irq);
Chris Zankel5a0015d2005-06-23 22:01:16 -070060
61 irq_exit();
Chris Zankelfd43fe12006-12-10 02:18:47 -080062 set_irq_regs(old_regs);
Chris Zankel5a0015d2005-06-23 22:01:16 -070063}
64
65/*
66 * Generic, controller-independent functions:
67 */
68
69int show_interrupts(struct seq_file *p, void *v)
70{
71 int i = *(loff_t *) v, j;
72 struct irqaction * action;
73 unsigned long flags;
74
75 if (i == 0) {
76 seq_printf(p, " ");
Andrew Morton394e3902006-03-23 03:01:05 -080077 for_each_online_cpu(j)
78 seq_printf(p, "CPU%d ",j);
Chris Zankel5a0015d2005-06-23 22:01:16 -070079 seq_putc(p, '\n');
80 }
81
82 if (i < NR_IRQS) {
Thomas Gleixner239007b2009-11-17 16:46:45 +010083 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
Chris Zankel5a0015d2005-06-23 22:01:16 -070084 action = irq_desc[i].action;
85 if (!action)
86 goto skip;
87 seq_printf(p, "%3d: ",i);
88#ifndef CONFIG_SMP
89 seq_printf(p, "%10u ", kstat_irqs(i));
90#else
Andrew Morton394e3902006-03-23 03:01:05 -080091 for_each_online_cpu(j)
Yinghai Ludee41022009-01-11 00:29:15 -080092 seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
Chris Zankel5a0015d2005-06-23 22:01:16 -070093#endif
Thomas Gleixnerd1ea13c2010-09-23 18:40:07 +020094 seq_printf(p, " %14s", irq_desc[i].chip->name);
Chris Zankel5a0015d2005-06-23 22:01:16 -070095 seq_printf(p, " %s", action->name);
96
97 for (action=action->next; action; action = action->next)
98 seq_printf(p, ", %s", action->name);
99
100 seq_putc(p, '\n');
101skip:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100102 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
Chris Zankel5a0015d2005-06-23 22:01:16 -0700103 } else if (i == NR_IRQS) {
104 seq_printf(p, "NMI: ");
Andrew Morton394e3902006-03-23 03:01:05 -0800105 for_each_online_cpu(j)
106 seq_printf(p, "%10u ", nmi_count(j));
Chris Zankel5a0015d2005-06-23 22:01:16 -0700107 seq_putc(p, '\n');
108 seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
109 }
110 return 0;
111}
Chris Zankel5a0015d2005-06-23 22:01:16 -0700112
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100113static void xtensa_irq_mask(struct irq_chip *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700114{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100115 cached_irq_mask &= ~(1 << d->irq);
Chris Zankel5a0015d2005-06-23 22:01:16 -0700116 set_sr (cached_irq_mask, INTENABLE);
117}
118
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100119static void xtensa_irq_unmask(struct irq_chip *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700120{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100121 cached_irq_mask |= 1 << d->irq;
Chris Zankel5a0015d2005-06-23 22:01:16 -0700122 set_sr (cached_irq_mask, INTENABLE);
123}
124
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100125static void xtensa_irq_enable(struct irq_chip *d)
Johannes Weiner4c0d2142009-03-04 16:21:31 +0100126{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100127 variant_irq_enable(d->irq);
128 xtensa_irq_unmask(d->irq);
Johannes Weiner4c0d2142009-03-04 16:21:31 +0100129}
130
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100131static void xtensa_irq_disable(struct irq_chip *d)
Johannes Weiner4c0d2142009-03-04 16:21:31 +0100132{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100133 xtensa_irq_mask(d->irq);
134 variant_irq_disable(d->irq);
Johannes Weiner4c0d2142009-03-04 16:21:31 +0100135}
136
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100137static void xtensa_irq_ack(struct irq_chip *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700138{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100139 set_sr(1 << d->irq, INTCLEAR);
Chris Zankel5a0015d2005-06-23 22:01:16 -0700140}
141
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100142static int xtensa_irq_retrigger(struct irq_chip *d)
Chris Zankel5a0015d2005-06-23 22:01:16 -0700143{
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100144 set_sr (1 << d->irq, INTSET);
Chris Zankelfd43fe12006-12-10 02:18:47 -0800145 return 1;
Chris Zankel5a0015d2005-06-23 22:01:16 -0700146}
147
Chris Zankel5a0015d2005-06-23 22:01:16 -0700148
Chris Zankelfd43fe12006-12-10 02:18:47 -0800149static struct irq_chip xtensa_irq_chip = {
150 .name = "xtensa",
Thomas Gleixner495e0c72011-02-06 22:10:52 +0100151 .irq_enable = xtensa_irq_enable,
152 .irq_disable = xtensa_irq_disable,
153 .irq_mask = xtensa_irq_mask,
154 .irq_unmask = xtensa_irq_unmask,
155 .irq_ack = xtensa_irq_ack,
156 .irq_retrigger = xtensa_irq_retrigger,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800157};
Chris Zankel5a0015d2005-06-23 22:01:16 -0700158
159void __init init_IRQ(void)
160{
Chris Zankelfd43fe12006-12-10 02:18:47 -0800161 int index;
Chris Zankel5a0015d2005-06-23 22:01:16 -0700162
Chris Zankelfd43fe12006-12-10 02:18:47 -0800163 for (index = 0; index < XTENSA_NR_IRQS; index++) {
164 int mask = 1 << index;
165
166 if (mask & XCHAL_INTTYPE_MASK_SOFTWARE)
Thomas Gleixner610e1752011-03-24 14:58:43 +0100167 irq_set_chip_and_handler(index, &xtensa_irq_chip,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800168 handle_simple_irq);
169
170 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE)
Thomas Gleixner610e1752011-03-24 14:58:43 +0100171 irq_set_chip_and_handler(index, &xtensa_irq_chip,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800172 handle_edge_irq);
173
174 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL)
Thomas Gleixner610e1752011-03-24 14:58:43 +0100175 irq_set_chip_and_handler(index, &xtensa_irq_chip,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800176 handle_level_irq);
177
178 else if (mask & XCHAL_INTTYPE_MASK_TIMER)
Thomas Gleixner610e1752011-03-24 14:58:43 +0100179 irq_set_chip_and_handler(index, &xtensa_irq_chip,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800180 handle_edge_irq);
181
182 else /* XCHAL_INTTYPE_MASK_WRITE_ERROR */
183 /* XCHAL_INTTYPE_MASK_NMI */
184
Thomas Gleixner610e1752011-03-24 14:58:43 +0100185 irq_set_chip_and_handler(index, &xtensa_irq_chip,
Chris Zankelfd43fe12006-12-10 02:18:47 -0800186 handle_level_irq);
187 }
Chris Zankel5a0015d2005-06-23 22:01:16 -0700188
189 cached_irq_mask = 0;
Daniel Glöckner1beee212009-05-05 15:03:21 +0000190
191 variant_init_irq();
Chris Zankel5a0015d2005-06-23 22:01:16 -0700192}