Grant Likely | c103de2 | 2011-06-04 18:38:28 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Moorestown platform Langwell chip GPIO driver |
| 3 | * |
Andy Shevchenko | 611a485 | 2013-05-22 13:20:14 +0300 | [diff] [blame^] | 4 | * Copyright (c) 2008, 2009, 2013, Intel Corporation. |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 18 | */ |
| 19 | |
| 20 | /* Supports: |
| 21 | * Moorestown platform Langwell chip. |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 22 | * Medfield platform Penwell chip. |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 23 | * Whitney point. |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 24 | */ |
| 25 | |
| 26 | #include <linux/module.h> |
| 27 | #include <linux/pci.h> |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 28 | #include <linux/platform_device.h> |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 29 | #include <linux/kernel.h> |
| 30 | #include <linux/delay.h> |
| 31 | #include <linux/stddef.h> |
| 32 | #include <linux/interrupt.h> |
| 33 | #include <linux/init.h> |
| 34 | #include <linux/irq.h> |
| 35 | #include <linux/io.h> |
| 36 | #include <linux/gpio.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 37 | #include <linux/slab.h> |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 38 | #include <linux/pm_runtime.h> |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 39 | #include <linux/irqdomain.h> |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 40 | |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 41 | /* |
| 42 | * Langwell chip has 64 pins and thus there are 2 32bit registers to control |
| 43 | * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit |
| 44 | * registers to control them, so we only define the order here instead of a |
| 45 | * structure, to get a bit offset for a pin (use GPDR as an example): |
| 46 | * |
| 47 | * nreg = ngpio / 32; |
| 48 | * reg = offset / 32; |
| 49 | * bit = offset % 32; |
| 50 | * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4; |
| 51 | * |
| 52 | * so the bit of reg_addr is to control pin offset's GPDR feature |
| 53 | */ |
| 54 | |
| 55 | enum GPIO_REG { |
| 56 | GPLR = 0, /* pin level read-only */ |
| 57 | GPDR, /* pin direction */ |
| 58 | GPSR, /* pin set */ |
| 59 | GPCR, /* pin clear */ |
| 60 | GRER, /* rising edge detect */ |
| 61 | GFER, /* falling edge detect */ |
| 62 | GEDR, /* edge detect result */ |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 63 | GAFR, /* alt function */ |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 64 | }; |
| 65 | |
| 66 | struct lnw_gpio { |
| 67 | struct gpio_chip chip; |
Andy Shevchenko | 64c8cbc | 2013-05-22 13:20:11 +0300 | [diff] [blame] | 68 | void __iomem *reg_base; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 69 | spinlock_t lock; |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 70 | struct pci_dev *pdev; |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 71 | struct irq_domain *domain; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 72 | }; |
| 73 | |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 74 | #define to_lnw_priv(chip) container_of(chip, struct lnw_gpio, chip) |
| 75 | |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 76 | static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned offset, |
Andy Shevchenko | 611a485 | 2013-05-22 13:20:14 +0300 | [diff] [blame^] | 77 | enum GPIO_REG reg_type) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 78 | { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 79 | struct lnw_gpio *lnw = to_lnw_priv(chip); |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 80 | unsigned nreg = chip->ngpio / 32; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 81 | u8 reg = offset / 32; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 82 | |
Andy Shevchenko | 611a485 | 2013-05-22 13:20:14 +0300 | [diff] [blame^] | 83 | return lnw->reg_base + reg_type * nreg * 4 + reg * 4; |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 84 | } |
| 85 | |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 86 | static void __iomem *gpio_reg_2bit(struct gpio_chip *chip, unsigned offset, |
| 87 | enum GPIO_REG reg_type) |
| 88 | { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 89 | struct lnw_gpio *lnw = to_lnw_priv(chip); |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 90 | unsigned nreg = chip->ngpio / 32; |
| 91 | u8 reg = offset / 16; |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 92 | |
Andy Shevchenko | 611a485 | 2013-05-22 13:20:14 +0300 | [diff] [blame^] | 93 | return lnw->reg_base + reg_type * nreg * 4 + reg * 4; |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 94 | } |
| 95 | |
| 96 | static int lnw_gpio_request(struct gpio_chip *chip, unsigned offset) |
| 97 | { |
| 98 | void __iomem *gafr = gpio_reg_2bit(chip, offset, GAFR); |
| 99 | u32 value = readl(gafr); |
| 100 | int shift = (offset % 16) << 1, af = (value >> shift) & 3; |
| 101 | |
| 102 | if (af) { |
| 103 | value &= ~(3 << shift); |
| 104 | writel(value, gafr); |
| 105 | } |
| 106 | return 0; |
| 107 | } |
| 108 | |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 109 | static int lnw_gpio_get(struct gpio_chip *chip, unsigned offset) |
| 110 | { |
| 111 | void __iomem *gplr = gpio_reg(chip, offset, GPLR); |
| 112 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 113 | return readl(gplr) & BIT(offset % 32); |
| 114 | } |
| 115 | |
| 116 | static void lnw_gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 117 | { |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 118 | void __iomem *gpsr, *gpcr; |
| 119 | |
| 120 | if (value) { |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 121 | gpsr = gpio_reg(chip, offset, GPSR); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 122 | writel(BIT(offset % 32), gpsr); |
| 123 | } else { |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 124 | gpcr = gpio_reg(chip, offset, GPCR); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 125 | writel(BIT(offset % 32), gpcr); |
| 126 | } |
| 127 | } |
| 128 | |
| 129 | static int lnw_gpio_direction_input(struct gpio_chip *chip, unsigned offset) |
| 130 | { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 131 | struct lnw_gpio *lnw = to_lnw_priv(chip); |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 132 | void __iomem *gpdr = gpio_reg(chip, offset, GPDR); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 133 | u32 value; |
| 134 | unsigned long flags; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 135 | |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 136 | if (lnw->pdev) |
| 137 | pm_runtime_get(&lnw->pdev->dev); |
| 138 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 139 | spin_lock_irqsave(&lnw->lock, flags); |
| 140 | value = readl(gpdr); |
| 141 | value &= ~BIT(offset % 32); |
| 142 | writel(value, gpdr); |
| 143 | spin_unlock_irqrestore(&lnw->lock, flags); |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 144 | |
| 145 | if (lnw->pdev) |
| 146 | pm_runtime_put(&lnw->pdev->dev); |
| 147 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 148 | return 0; |
| 149 | } |
| 150 | |
| 151 | static int lnw_gpio_direction_output(struct gpio_chip *chip, |
| 152 | unsigned offset, int value) |
| 153 | { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 154 | struct lnw_gpio *lnw = to_lnw_priv(chip); |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 155 | void __iomem *gpdr = gpio_reg(chip, offset, GPDR); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 156 | unsigned long flags; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 157 | |
| 158 | lnw_gpio_set(chip, offset, value); |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 159 | |
| 160 | if (lnw->pdev) |
| 161 | pm_runtime_get(&lnw->pdev->dev); |
| 162 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 163 | spin_lock_irqsave(&lnw->lock, flags); |
| 164 | value = readl(gpdr); |
Justin P. Mattock | 6eab04a | 2011-04-08 19:49:08 -0700 | [diff] [blame] | 165 | value |= BIT(offset % 32); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 166 | writel(value, gpdr); |
| 167 | spin_unlock_irqrestore(&lnw->lock, flags); |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 168 | |
| 169 | if (lnw->pdev) |
| 170 | pm_runtime_put(&lnw->pdev->dev); |
| 171 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | static int lnw_gpio_to_irq(struct gpio_chip *chip, unsigned offset) |
| 176 | { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 177 | struct lnw_gpio *lnw = to_lnw_priv(chip); |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 178 | return irq_create_mapping(lnw->domain, offset); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 179 | } |
| 180 | |
Lennert Buytenhek | 5ffd72c | 2011-01-12 17:00:13 -0800 | [diff] [blame] | 181 | static int lnw_irq_type(struct irq_data *d, unsigned type) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 182 | { |
Lennert Buytenhek | 5ffd72c | 2011-01-12 17:00:13 -0800 | [diff] [blame] | 183 | struct lnw_gpio *lnw = irq_data_get_irq_chip_data(d); |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 184 | u32 gpio = irqd_to_hwirq(d); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 185 | unsigned long flags; |
| 186 | u32 value; |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 187 | void __iomem *grer = gpio_reg(&lnw->chip, gpio, GRER); |
| 188 | void __iomem *gfer = gpio_reg(&lnw->chip, gpio, GFER); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 189 | |
Roel Kluin | 4efec62 | 2009-12-15 16:46:18 -0800 | [diff] [blame] | 190 | if (gpio >= lnw->chip.ngpio) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 191 | return -EINVAL; |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 192 | |
| 193 | if (lnw->pdev) |
| 194 | pm_runtime_get(&lnw->pdev->dev); |
| 195 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 196 | spin_lock_irqsave(&lnw->lock, flags); |
| 197 | if (type & IRQ_TYPE_EDGE_RISING) |
| 198 | value = readl(grer) | BIT(gpio % 32); |
| 199 | else |
| 200 | value = readl(grer) & (~BIT(gpio % 32)); |
| 201 | writel(value, grer); |
| 202 | |
| 203 | if (type & IRQ_TYPE_EDGE_FALLING) |
| 204 | value = readl(gfer) | BIT(gpio % 32); |
| 205 | else |
| 206 | value = readl(gfer) & (~BIT(gpio % 32)); |
| 207 | writel(value, gfer); |
| 208 | spin_unlock_irqrestore(&lnw->lock, flags); |
| 209 | |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 210 | if (lnw->pdev) |
| 211 | pm_runtime_put(&lnw->pdev->dev); |
| 212 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 213 | return 0; |
Andrew Morton | fd0574c | 2010-10-27 15:33:22 -0700 | [diff] [blame] | 214 | } |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 215 | |
Lennert Buytenhek | 5ffd72c | 2011-01-12 17:00:13 -0800 | [diff] [blame] | 216 | static void lnw_irq_unmask(struct irq_data *d) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 217 | { |
Andrew Morton | fd0574c | 2010-10-27 15:33:22 -0700 | [diff] [blame] | 218 | } |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 219 | |
Lennert Buytenhek | 5ffd72c | 2011-01-12 17:00:13 -0800 | [diff] [blame] | 220 | static void lnw_irq_mask(struct irq_data *d) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 221 | { |
Andrew Morton | fd0574c | 2010-10-27 15:33:22 -0700 | [diff] [blame] | 222 | } |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 223 | |
| 224 | static struct irq_chip lnw_irqchip = { |
| 225 | .name = "LNW-GPIO", |
Lennert Buytenhek | 5ffd72c | 2011-01-12 17:00:13 -0800 | [diff] [blame] | 226 | .irq_mask = lnw_irq_mask, |
| 227 | .irq_unmask = lnw_irq_unmask, |
| 228 | .irq_set_type = lnw_irq_type, |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 229 | }; |
| 230 | |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 231 | static DEFINE_PCI_DEVICE_TABLE(lnw_gpio_ids) = { /* pin number */ |
| 232 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080f), .driver_data = 64 }, |
| 233 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081f), .driver_data = 96 }, |
| 234 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081a), .driver_data = 96 }, |
David Cohen | 936cb1b | 2012-12-18 17:52:12 -0800 | [diff] [blame] | 235 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08eb), .driver_data = 96 }, |
| 236 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08f7), .driver_data = 96 }, |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 237 | { 0, } |
| 238 | }; |
| 239 | MODULE_DEVICE_TABLE(pci, lnw_gpio_ids); |
| 240 | |
| 241 | static void lnw_irq_handler(unsigned irq, struct irq_desc *desc) |
| 242 | { |
Thomas Gleixner | 20e2aa9 | 2011-03-17 19:32:49 +0000 | [diff] [blame] | 243 | struct irq_data *data = irq_desc_get_irq_data(desc); |
| 244 | struct lnw_gpio *lnw = irq_data_get_irq_handler_data(data); |
| 245 | struct irq_chip *chip = irq_data_get_irq_chip(data); |
Thomas Gleixner | 84bead6 | 2011-03-17 19:32:58 +0000 | [diff] [blame] | 246 | u32 base, gpio, mask; |
Thomas Gleixner | 732063b | 2011-03-17 19:32:55 +0000 | [diff] [blame] | 247 | unsigned long pending; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 248 | void __iomem *gedr; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 249 | |
| 250 | /* check GPIO controller to check which pin triggered the interrupt */ |
Alek Du | 8081c84 | 2010-05-26 14:42:25 -0700 | [diff] [blame] | 251 | for (base = 0; base < lnw->chip.ngpio; base += 32) { |
| 252 | gedr = gpio_reg(&lnw->chip, base, GEDR); |
Mika Westerberg | c8f925b | 2012-05-10 13:01:22 +0300 | [diff] [blame] | 253 | while ((pending = readl(gedr))) { |
Mathias Nyman | 2345b20 | 2011-07-08 10:02:18 +0100 | [diff] [blame] | 254 | gpio = __ffs(pending); |
Thomas Gleixner | 84bead6 | 2011-03-17 19:32:58 +0000 | [diff] [blame] | 255 | mask = BIT(gpio); |
Thomas Gleixner | 84bead6 | 2011-03-17 19:32:58 +0000 | [diff] [blame] | 256 | /* Clear before handling so we can't lose an edge */ |
| 257 | writel(mask, gedr); |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 258 | generic_handle_irq(irq_find_mapping(lnw->domain, |
| 259 | base + gpio)); |
Thomas Gleixner | 732063b | 2011-03-17 19:32:55 +0000 | [diff] [blame] | 260 | } |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 261 | } |
Feng Tang | 0766d20 | 2011-01-25 15:07:15 -0800 | [diff] [blame] | 262 | |
Thomas Gleixner | 20e2aa9 | 2011-03-17 19:32:49 +0000 | [diff] [blame] | 263 | chip->irq_eoi(data); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 264 | } |
| 265 | |
Mika Westerberg | f5f9311 | 2012-04-05 12:15:17 +0300 | [diff] [blame] | 266 | static void lnw_irq_init_hw(struct lnw_gpio *lnw) |
| 267 | { |
| 268 | void __iomem *reg; |
| 269 | unsigned base; |
| 270 | |
| 271 | for (base = 0; base < lnw->chip.ngpio; base += 32) { |
| 272 | /* Clear the rising-edge detect register */ |
| 273 | reg = gpio_reg(&lnw->chip, base, GRER); |
| 274 | writel(0, reg); |
| 275 | /* Clear the falling-edge detect register */ |
| 276 | reg = gpio_reg(&lnw->chip, base, GFER); |
| 277 | writel(0, reg); |
| 278 | /* Clear the edge detect status register */ |
| 279 | reg = gpio_reg(&lnw->chip, base, GEDR); |
| 280 | writel(~0, reg); |
| 281 | } |
| 282 | } |
| 283 | |
Mika Westerberg | 465f2bd | 2012-05-02 11:15:50 +0300 | [diff] [blame] | 284 | static int lnw_gpio_irq_map(struct irq_domain *d, unsigned int virq, |
| 285 | irq_hw_number_t hw) |
| 286 | { |
| 287 | struct lnw_gpio *lnw = d->host_data; |
| 288 | |
| 289 | irq_set_chip_and_handler_name(virq, &lnw_irqchip, handle_simple_irq, |
| 290 | "demux"); |
| 291 | irq_set_chip_data(virq, lnw); |
| 292 | irq_set_irq_type(virq, IRQ_TYPE_NONE); |
| 293 | |
| 294 | return 0; |
| 295 | } |
| 296 | |
| 297 | static const struct irq_domain_ops lnw_gpio_irq_ops = { |
| 298 | .map = lnw_gpio_irq_map, |
| 299 | .xlate = irq_domain_xlate_twocell, |
| 300 | }; |
| 301 | |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 302 | static int lnw_gpio_runtime_idle(struct device *dev) |
| 303 | { |
| 304 | int err = pm_schedule_suspend(dev, 500); |
| 305 | |
| 306 | if (!err) |
| 307 | return 0; |
| 308 | |
| 309 | return -EBUSY; |
| 310 | } |
| 311 | |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 312 | static const struct dev_pm_ops lnw_gpio_pm_ops = { |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 313 | SET_RUNTIME_PM_OPS(NULL, NULL, lnw_gpio_runtime_idle) |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 314 | }; |
| 315 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 316 | static int lnw_gpio_probe(struct pci_dev *pdev, |
Andy Shevchenko | 64c8cbc | 2013-05-22 13:20:11 +0300 | [diff] [blame] | 317 | const struct pci_device_id *id) |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 318 | { |
Andy Shevchenko | 64c8cbc | 2013-05-22 13:20:11 +0300 | [diff] [blame] | 319 | void __iomem *base; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 320 | struct lnw_gpio *lnw; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 321 | u32 gpio_base; |
David Cohen | 2519f9a | 2013-05-06 16:11:03 -0700 | [diff] [blame] | 322 | u32 irq_base; |
Julia Lawall | d6a2b7b | 2012-08-05 11:52:34 +0200 | [diff] [blame] | 323 | int retval; |
Mika Westerberg | b3e35af | 2012-04-05 12:15:16 +0300 | [diff] [blame] | 324 | int ngpio = id->driver_data; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 325 | |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 326 | retval = pcim_enable_device(pdev); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 327 | if (retval) |
Mika Westerberg | 8302c74 | 2012-04-05 12:15:15 +0300 | [diff] [blame] | 328 | return retval; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 329 | |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 330 | retval = pcim_iomap_regions(pdev, 1 << 0 | 1 << 1, pci_name(pdev)); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 331 | if (retval) { |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 332 | dev_err(&pdev->dev, "I/O memory mapping error\n"); |
| 333 | return retval; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 334 | } |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 335 | |
| 336 | base = pcim_iomap_table(pdev)[1]; |
Andy Shevchenko | 64c8cbc | 2013-05-22 13:20:11 +0300 | [diff] [blame] | 337 | |
| 338 | irq_base = readl(base); |
| 339 | gpio_base = readl(sizeof(u32) + base); |
| 340 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 341 | /* release the IO mapping, since we already get the info from bar1 */ |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 342 | pcim_iounmap_regions(pdev, 1 << 1); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 343 | |
David Cohen | 46ebfbc | 2012-12-20 14:45:51 -0800 | [diff] [blame] | 344 | lnw = devm_kzalloc(&pdev->dev, sizeof(*lnw), GFP_KERNEL); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 345 | if (!lnw) { |
Andy Shevchenko | 8aca119 | 2013-05-22 13:20:13 +0300 | [diff] [blame] | 346 | dev_err(&pdev->dev, "can't allocate chip data\n"); |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 347 | return -ENOMEM; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 348 | } |
Mika Westerberg | b3e35af | 2012-04-05 12:15:16 +0300 | [diff] [blame] | 349 | |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 350 | lnw->reg_base = pcim_iomap_table(pdev)[0]; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 351 | lnw->chip.label = dev_name(&pdev->dev); |
Adrian Hunter | 8c0f7b1 | 2011-10-03 14:36:07 +0300 | [diff] [blame] | 352 | lnw->chip.request = lnw_gpio_request; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 353 | lnw->chip.direction_input = lnw_gpio_direction_input; |
| 354 | lnw->chip.direction_output = lnw_gpio_direction_output; |
| 355 | lnw->chip.get = lnw_gpio_get; |
| 356 | lnw->chip.set = lnw_gpio_set; |
| 357 | lnw->chip.to_irq = lnw_gpio_to_irq; |
| 358 | lnw->chip.base = gpio_base; |
Mika Westerberg | b3e35af | 2012-04-05 12:15:16 +0300 | [diff] [blame] | 359 | lnw->chip.ngpio = ngpio; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 360 | lnw->chip.can_sleep = 0; |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 361 | lnw->pdev = pdev; |
David Cohen | 2519f9a | 2013-05-06 16:11:03 -0700 | [diff] [blame] | 362 | |
Andy Shevchenko | aeb168f | 2013-05-22 13:20:10 +0300 | [diff] [blame] | 363 | spin_lock_init(&lnw->lock); |
| 364 | |
David Cohen | 2519f9a | 2013-05-06 16:11:03 -0700 | [diff] [blame] | 365 | lnw->domain = irq_domain_add_simple(pdev->dev.of_node, ngpio, irq_base, |
| 366 | &lnw_gpio_irq_ops, lnw); |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 367 | if (!lnw->domain) |
| 368 | return -ENOMEM; |
David Cohen | 2519f9a | 2013-05-06 16:11:03 -0700 | [diff] [blame] | 369 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 370 | pci_set_drvdata(pdev, lnw); |
| 371 | retval = gpiochip_add(&lnw->chip); |
| 372 | if (retval) { |
Andy Shevchenko | 8aca119 | 2013-05-22 13:20:13 +0300 | [diff] [blame] | 373 | dev_err(&pdev->dev, "gpiochip_add error %d\n", retval); |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 374 | return retval; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 375 | } |
Mika Westerberg | f5f9311 | 2012-04-05 12:15:17 +0300 | [diff] [blame] | 376 | |
| 377 | lnw_irq_init_hw(lnw); |
| 378 | |
Thomas Gleixner | 674db90 | 2011-03-17 19:32:52 +0000 | [diff] [blame] | 379 | irq_set_handler_data(pdev->irq, lnw); |
| 380 | irq_set_chained_handler(pdev->irq, lnw_irq_handler); |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 381 | |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 382 | pm_runtime_put_noidle(&pdev->dev); |
| 383 | pm_runtime_allow(&pdev->dev); |
| 384 | |
Mika Westerberg | 8302c74 | 2012-04-05 12:15:15 +0300 | [diff] [blame] | 385 | return 0; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 386 | } |
| 387 | |
| 388 | static struct pci_driver lnw_gpio_driver = { |
| 389 | .name = "langwell_gpio", |
| 390 | .id_table = lnw_gpio_ids, |
| 391 | .probe = lnw_gpio_probe, |
Kristen Carlson Accardi | 7812803 | 2011-05-10 14:23:45 +0100 | [diff] [blame] | 392 | .driver = { |
| 393 | .pm = &lnw_gpio_pm_ops, |
| 394 | }, |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 395 | }; |
| 396 | |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 397 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 398 | static int wp_gpio_probe(struct platform_device *pdev) |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 399 | { |
| 400 | struct lnw_gpio *lnw; |
| 401 | struct gpio_chip *gc; |
| 402 | struct resource *rc; |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 403 | int retval; |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 404 | |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 405 | lnw = devm_kzalloc(&pdev->dev, sizeof(struct lnw_gpio), GFP_KERNEL); |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 406 | if (!lnw) { |
Andy Shevchenko | 8aca119 | 2013-05-22 13:20:13 +0300 | [diff] [blame] | 407 | dev_err(&pdev->dev, "can't allocate chip data\n"); |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 408 | return -ENOMEM; |
| 409 | } |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 410 | |
| 411 | rc = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 412 | lnw->reg_base = devm_ioremap_resource(&pdev->dev, rc); |
| 413 | if (IS_ERR(lnw->reg_base)) |
| 414 | return PTR_ERR(lnw->reg_base); |
| 415 | |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 416 | spin_lock_init(&lnw->lock); |
| 417 | gc = &lnw->chip; |
| 418 | gc->label = dev_name(&pdev->dev); |
| 419 | gc->owner = THIS_MODULE; |
| 420 | gc->direction_input = lnw_gpio_direction_input; |
| 421 | gc->direction_output = lnw_gpio_direction_output; |
| 422 | gc->get = lnw_gpio_get; |
| 423 | gc->set = lnw_gpio_set; |
| 424 | gc->to_irq = NULL; |
| 425 | gc->base = 0; |
| 426 | gc->ngpio = 64; |
| 427 | gc->can_sleep = 0; |
| 428 | retval = gpiochip_add(gc); |
| 429 | if (retval) { |
Andy Shevchenko | 8aca119 | 2013-05-22 13:20:13 +0300 | [diff] [blame] | 430 | dev_err(&pdev->dev, "gpiochip_add error %d\n", retval); |
Andy Shevchenko | 786e07e | 2013-05-22 13:20:12 +0300 | [diff] [blame] | 431 | return retval; |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 432 | } |
| 433 | platform_set_drvdata(pdev, lnw); |
| 434 | return 0; |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 435 | } |
| 436 | |
Bill Pemberton | 206210c | 2012-11-19 13:25:50 -0500 | [diff] [blame] | 437 | static int wp_gpio_remove(struct platform_device *pdev) |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 438 | { |
| 439 | struct lnw_gpio *lnw = platform_get_drvdata(pdev); |
| 440 | int err; |
| 441 | err = gpiochip_remove(&lnw->chip); |
| 442 | if (err) |
| 443 | dev_err(&pdev->dev, "failed to remove gpio_chip.\n"); |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 444 | return 0; |
| 445 | } |
| 446 | |
| 447 | static struct platform_driver wp_gpio_driver = { |
| 448 | .probe = wp_gpio_probe, |
Bill Pemberton | 8283c4f | 2012-11-19 13:20:08 -0500 | [diff] [blame] | 449 | .remove = wp_gpio_remove, |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 450 | .driver = { |
| 451 | .name = "wp_gpio", |
| 452 | .owner = THIS_MODULE, |
| 453 | }, |
| 454 | }; |
| 455 | |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 456 | static int __init lnw_gpio_init(void) |
| 457 | { |
Alan Cox | 72b4379 | 2010-10-27 15:33:23 -0700 | [diff] [blame] | 458 | int ret; |
| 459 | ret = pci_register_driver(&lnw_gpio_driver); |
| 460 | if (ret < 0) |
| 461 | return ret; |
| 462 | ret = platform_driver_register(&wp_gpio_driver); |
| 463 | if (ret < 0) |
| 464 | pci_unregister_driver(&lnw_gpio_driver); |
| 465 | return ret; |
Alek Du | 8bf0261 | 2009-09-22 16:46:36 -0700 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | device_initcall(lnw_gpio_init); |