blob: b97037348277695fcef59ccb401318a99c0ac80a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
4#ifndef __PPC_SYSTEM_H
5#define __PPC_SYSTEM_H
6
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/kernel.h>
8
9#include <asm/atomic.h>
10#include <asm/hw_irq.h>
11
12/*
13 * Memory barrier.
14 * The sync instruction guarantees that all memory accesses initiated
15 * by this processor have been performed (with respect to all other
16 * mechanisms that access memory). The eieio instruction is a barrier
17 * providing an ordering (separately) for (a) cacheable stores and (b)
18 * loads and stores to non-cacheable memory (e.g. I/O devices).
19 *
20 * mb() prevents loads and stores being reordered across this point.
21 * rmb() prevents loads being reordered across this point.
22 * wmb() prevents stores being reordered across this point.
23 * read_barrier_depends() prevents data-dependent loads being reordered
24 * across this point (nop on PPC).
25 *
26 * We can use the eieio instruction for wmb, but since it doesn't
27 * give any ordering guarantees about loads, we have to use the
28 * stronger but slower sync instruction for mb and rmb.
29 */
30#define mb() __asm__ __volatile__ ("sync" : : : "memory")
31#define rmb() __asm__ __volatile__ ("sync" : : : "memory")
32#define wmb() __asm__ __volatile__ ("eieio" : : : "memory")
33#define read_barrier_depends() do { } while(0)
34
35#define set_mb(var, value) do { var = value; mb(); } while (0)
36#define set_wmb(var, value) do { var = value; wmb(); } while (0)
37
38#ifdef CONFIG_SMP
39#define smp_mb() mb()
40#define smp_rmb() rmb()
Paul Mackerras624cee32006-01-12 21:22:34 +110041#define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#define smp_read_barrier_depends() read_barrier_depends()
43#else
44#define smp_mb() barrier()
45#define smp_rmb() barrier()
46#define smp_wmb() barrier()
47#define smp_read_barrier_depends() do { } while(0)
48#endif /* CONFIG_SMP */
49
50#ifdef __KERNEL__
51struct task_struct;
52struct pt_regs;
53
54extern void print_backtrace(unsigned long *);
55extern void show_regs(struct pt_regs * regs);
56extern void flush_instruction_cache(void);
57extern void hard_reset_now(void);
58extern void poweroff_now(void);
59#ifdef CONFIG_6xx
60extern long _get_L2CR(void);
61extern long _get_L3CR(void);
62extern void _set_L2CR(unsigned long);
63extern void _set_L3CR(unsigned long);
64#else
65#define _get_L2CR() 0L
66#define _get_L3CR() 0L
67#define _set_L2CR(val) do { } while(0)
68#define _set_L3CR(val) do { } while(0)
69#endif
70extern void via_cuda_init(void);
71extern void pmac_nvram_init(void);
Olaf Hering35e95e62005-10-28 17:46:19 -070072extern void chrp_nvram_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern void read_rtc_time(void);
74extern void pmac_find_display(void);
75extern void giveup_fpu(struct task_struct *);
Paul Mackerras624cee32006-01-12 21:22:34 +110076extern void disable_kernel_fp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077extern void enable_kernel_fp(void);
Paul Mackerras7ac59c62005-10-17 20:12:39 +100078extern void flush_fp_to_thread(struct task_struct *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079extern void enable_kernel_altivec(void);
80extern void giveup_altivec(struct task_struct *);
81extern void load_up_altivec(struct task_struct *);
Paul Mackerrasfd582ec2005-10-11 22:08:12 +100082extern int emulate_altivec(struct pt_regs *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern void giveup_spe(struct task_struct *);
84extern void load_up_spe(struct task_struct *);
85extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +100086extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
87extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras7ac59c62005-10-17 20:12:39 +100088
Paul Mackerras624cee32006-01-12 21:22:34 +110089#ifndef CONFIG_SMP
90extern void discard_lazy_cpu_state(void);
91#else
92static inline void discard_lazy_cpu_state(void)
93{
94}
95#endif
96
Paul Mackerras7ac59c62005-10-17 20:12:39 +100097#ifdef CONFIG_ALTIVEC
98extern void flush_altivec_to_thread(struct task_struct *);
99#else
100static inline void flush_altivec_to_thread(struct task_struct *t)
101{
102}
103#endif
104
105#ifdef CONFIG_SPE
106extern void flush_spe_to_thread(struct task_struct *);
107#else
108static inline void flush_spe_to_thread(struct task_struct *t)
109{
110}
111#endif
112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113extern int call_rtas(const char *, int, int, unsigned long *, ...);
114extern void cacheable_memzero(void *p, unsigned int nb);
Eugene Surovegine8834802005-09-03 15:55:54 -0700115extern void *cacheable_memcpy(void *, const void *, unsigned int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
117extern void bad_page_fault(struct pt_regs *, unsigned long, int);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000118extern int die(const char *, struct pt_regs *, long);
Paul Mackerrasbb0bb3b2005-09-10 21:13:11 +1000119extern void _exception(int, struct pt_regs *, int, unsigned long);
Paul Mackerrasfd582ec2005-10-11 22:08:12 +1000120void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
121
Kumar Gala39cdc4b2005-09-03 15:55:39 -0700122#ifdef CONFIG_BOOKE_WDT
123extern u32 booke_wdt_enabled;
124extern u32 booke_wdt_period;
125#endif /* CONFIG_BOOKE_WDT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
127struct device_node;
128extern void note_scsi_host(struct device_node *, void *);
129
130extern struct task_struct *__switch_to(struct task_struct *,
131 struct task_struct *);
132#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
133
134struct thread_struct;
135extern struct task_struct *_switch(struct thread_struct *prev,
136 struct thread_struct *next);
137
138extern unsigned int rtas_data;
139
140static __inline__ unsigned long
141xchg_u32(volatile void *p, unsigned long val)
142{
143 unsigned long prev;
144
145 __asm__ __volatile__ ("\n\
1461: lwarx %0,0,%2 \n"
147 PPC405_ERR77(0,%2)
148" stwcx. %3,0,%2 \n\
149 bne- 1b"
150 : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
151 : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
152 : "cc", "memory");
153
154 return prev;
155}
156
157/*
158 * This function doesn't exist, so you'll get a linker error
159 * if something tries to do an invalid xchg().
160 */
161extern void __xchg_called_with_bad_pointer(void);
162
163#define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
164#define tas(ptr) (xchg((ptr),1))
165
166static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
167{
168 switch (size) {
169 case 4:
170 return (unsigned long) xchg_u32(ptr, x);
171#if 0 /* xchg_u64 doesn't exist on 32-bit PPC */
172 case 8:
173 return (unsigned long) xchg_u64(ptr, x);
174#endif /* 0 */
175 }
176 __xchg_called_with_bad_pointer();
177 return x;
178
179
180}
181
182extern inline void * xchg_ptr(void * m, void * val)
183{
184 return (void *) xchg_u32(m, (unsigned long) val);
185}
186
187
188#define __HAVE_ARCH_CMPXCHG 1
189
190static __inline__ unsigned long
191__cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new)
192{
193 unsigned int prev;
194
195 __asm__ __volatile__ ("\n\
1961: lwarx %0,0,%2 \n\
197 cmpw 0,%0,%3 \n\
198 bne 2f \n"
199 PPC405_ERR77(0,%2)
200" stwcx. %4,0,%2 \n\
201 bne- 1b\n"
202#ifdef CONFIG_SMP
203" sync\n"
204#endif /* CONFIG_SMP */
205"2:"
206 : "=&r" (prev), "=m" (*p)
207 : "r" (p), "r" (old), "r" (new), "m" (*p)
208 : "cc", "memory");
209
210 return prev;
211}
212
213/* This function doesn't exist, so you'll get a linker error
214 if something tries to do an invalid cmpxchg(). */
215extern void __cmpxchg_called_with_bad_pointer(void);
216
217static __inline__ unsigned long
218__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
219{
220 switch (size) {
221 case 4:
222 return __cmpxchg_u32(ptr, old, new);
223#if 0 /* we don't have __cmpxchg_u64 on 32-bit PPC */
224 case 8:
225 return __cmpxchg_u64(ptr, old, new);
226#endif /* 0 */
227 }
228 __cmpxchg_called_with_bad_pointer();
229 return old;
230}
231
232#define cmpxchg(ptr,o,n) \
233 ({ \
234 __typeof__(*(ptr)) _o_ = (o); \
235 __typeof__(*(ptr)) _n_ = (n); \
236 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
237 (unsigned long)_n_, sizeof(*(ptr))); \
238 })
239
240#define arch_align_stack(x) (x)
241
242#endif /* __KERNEL__ */
243#endif /* __PPC_SYSTEM_H */