blob: 22d8ad353409f49c169bdf68d2645d343a708684 [file] [log] [blame]
Wolfram Sanga8da7fe2011-02-16 13:39:16 +01001/*
2 * Freescale MXS I2C bus driver
3 *
Wolfram Sang82fa63b2012-10-12 11:55:16 +01004 * Copyright (C) 2011-2012 Wolfram Sang, Pengutronix e.K.
Wolfram Sanga8da7fe2011-02-16 13:39:16 +01005 *
6 * based on a (non-working) driver which was:
7 *
8 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9 *
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 */
16
17#include <linux/slab.h>
18#include <linux/device.h>
19#include <linux/module.h>
20#include <linux/i2c.h>
21#include <linux/err.h>
22#include <linux/interrupt.h>
23#include <linux/completion.h>
24#include <linux/platform_device.h>
25#include <linux/jiffies.h>
26#include <linux/io.h>
Shawn Guod98d0332012-05-06 22:59:45 +080027#include <linux/pinctrl/consumer.h>
Wolfram Sang6b866c12011-08-31 20:37:50 +020028#include <linux/stmp_device.h>
Shawn Guob2378662012-05-12 13:43:32 +080029#include <linux/of.h>
30#include <linux/of_device.h>
31#include <linux/of_i2c.h>
Marek Vasut62885f52012-08-24 05:44:31 +020032#include <linux/dma-mapping.h>
33#include <linux/dmaengine.h>
34#include <linux/fsl/mxs-dma.h>
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010035
36#define DRIVER_NAME "mxs-i2c"
37
38#define MXS_I2C_CTRL0 (0x00)
39#define MXS_I2C_CTRL0_SET (0x04)
40
41#define MXS_I2C_CTRL0_SFTRST 0x80000000
Marek Vasutfc91e402013-01-24 13:56:21 +010042#define MXS_I2C_CTRL0_RUN 0x20000000
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010043#define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
44#define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
45#define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
46#define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
47#define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
48#define MXS_I2C_CTRL0_DIRECTION 0x00010000
49#define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
50
Marek Vasutcd4f2d42012-07-09 18:22:53 +020051#define MXS_I2C_TIMING0 (0x10)
52#define MXS_I2C_TIMING1 (0x20)
53#define MXS_I2C_TIMING2 (0x30)
54
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010055#define MXS_I2C_CTRL1 (0x40)
56#define MXS_I2C_CTRL1_SET (0x44)
57#define MXS_I2C_CTRL1_CLR (0x48)
58
59#define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
60#define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
61#define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
62#define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
63#define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
64#define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
65#define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
66#define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
67
Marek Vasutfc91e402013-01-24 13:56:21 +010068#define MXS_I2C_DATA (0xa0)
69
70#define MXS_I2C_DEBUG0 (0xb0)
71#define MXS_I2C_DEBUG0_CLR (0xb8)
72
73#define MXS_I2C_DEBUG0_DMAREQ 0x80000000
74
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010075#define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
76 MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
77 MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
78 MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
79 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
80 MXS_I2C_CTRL1_SLAVE_IRQ)
81
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010082
83#define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
84 MXS_I2C_CTRL0_PRE_SEND_START | \
85 MXS_I2C_CTRL0_MASTER_MODE | \
86 MXS_I2C_CTRL0_DIRECTION | \
87 MXS_I2C_CTRL0_XFER_COUNT(1))
88
89#define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
90 MXS_I2C_CTRL0_MASTER_MODE | \
91 MXS_I2C_CTRL0_DIRECTION)
92
93#define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
94 MXS_I2C_CTRL0_MASTER_MODE)
95
96/**
97 * struct mxs_i2c_dev - per device, private MXS-I2C data
98 *
99 * @dev: driver model device node
100 * @regs: IO registers pointer
101 * @cmd_complete: completion object for transaction wait
102 * @cmd_err: error code for last transaction
103 * @adapter: i2c subsystem adapter node
104 */
105struct mxs_i2c_dev {
106 struct device *dev;
107 void __iomem *regs;
108 struct completion cmd_complete;
Fabio Estevam0f40cbc2013-01-07 22:32:06 -0200109 int cmd_err;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100110 struct i2c_adapter adapter;
Marek Vasut626f0a22012-11-30 18:48:35 +0100111
112 uint32_t timing0;
113 uint32_t timing1;
Marek Vasut62885f52012-08-24 05:44:31 +0200114
115 /* DMA support components */
Marek Vasut62885f52012-08-24 05:44:31 +0200116 int dma_channel;
117 struct dma_chan *dmach;
118 struct mxs_dma_data dma_data;
119 uint32_t pio_data[2];
120 uint32_t addr_data;
121 struct scatterlist sg_io[2];
122 bool dma_read;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100123};
124
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100125static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
126{
Wolfram Sang6b866c12011-08-31 20:37:50 +0200127 stmp_reset_block(i2c->regs);
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200128
Marek Vasut626f0a22012-11-30 18:48:35 +0100129 /*
130 * Configure timing for the I2C block. The I2C TIMING2 register has to
131 * be programmed with this particular magic number. The rest is derived
132 * from the XTAL speed and requested I2C speed.
133 *
134 * For details, see i.MX233 [25.4.2 - 25.4.4] and i.MX28 [27.5.2 - 27.5.4].
135 */
136 writel(i2c->timing0, i2c->regs + MXS_I2C_TIMING0);
137 writel(i2c->timing1, i2c->regs + MXS_I2C_TIMING1);
138 writel(0x00300030, i2c->regs + MXS_I2C_TIMING2);
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200139
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100140 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100141}
142
Marek Vasut62885f52012-08-24 05:44:31 +0200143static void mxs_i2c_dma_finish(struct mxs_i2c_dev *i2c)
144{
145 if (i2c->dma_read) {
146 dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
147 dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
148 } else {
149 dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
150 }
151}
152
153static void mxs_i2c_dma_irq_callback(void *param)
154{
155 struct mxs_i2c_dev *i2c = param;
156
157 complete(&i2c->cmd_complete);
158 mxs_i2c_dma_finish(i2c);
159}
160
161static int mxs_i2c_dma_setup_xfer(struct i2c_adapter *adap,
162 struct i2c_msg *msg, uint32_t flags)
163{
164 struct dma_async_tx_descriptor *desc;
165 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
166
167 if (msg->flags & I2C_M_RD) {
168 i2c->dma_read = 1;
169 i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_READ;
170
171 /*
172 * SELECT command.
173 */
174
175 /* Queue the PIO register write transfer. */
176 i2c->pio_data[0] = MXS_CMD_I2C_SELECT;
177 desc = dmaengine_prep_slave_sg(i2c->dmach,
178 (struct scatterlist *)&i2c->pio_data[0],
179 1, DMA_TRANS_NONE, 0);
180 if (!desc) {
181 dev_err(i2c->dev,
182 "Failed to get PIO reg. write descriptor.\n");
183 goto select_init_pio_fail;
184 }
185
186 /* Queue the DMA data transfer. */
187 sg_init_one(&i2c->sg_io[0], &i2c->addr_data, 1);
188 dma_map_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
189 desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[0], 1,
190 DMA_MEM_TO_DEV,
191 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
192 if (!desc) {
193 dev_err(i2c->dev,
194 "Failed to get DMA data write descriptor.\n");
195 goto select_init_dma_fail;
196 }
197
198 /*
199 * READ command.
200 */
201
202 /* Queue the PIO register write transfer. */
203 i2c->pio_data[1] = flags | MXS_CMD_I2C_READ |
204 MXS_I2C_CTRL0_XFER_COUNT(msg->len);
205 desc = dmaengine_prep_slave_sg(i2c->dmach,
206 (struct scatterlist *)&i2c->pio_data[1],
207 1, DMA_TRANS_NONE, DMA_PREP_INTERRUPT);
208 if (!desc) {
209 dev_err(i2c->dev,
210 "Failed to get PIO reg. write descriptor.\n");
211 goto select_init_dma_fail;
212 }
213
214 /* Queue the DMA data transfer. */
215 sg_init_one(&i2c->sg_io[1], msg->buf, msg->len);
216 dma_map_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
217 desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[1], 1,
218 DMA_DEV_TO_MEM,
219 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
220 if (!desc) {
221 dev_err(i2c->dev,
222 "Failed to get DMA data write descriptor.\n");
223 goto read_init_dma_fail;
224 }
225 } else {
226 i2c->dma_read = 0;
227 i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_WRITE;
228
229 /*
230 * WRITE command.
231 */
232
233 /* Queue the PIO register write transfer. */
234 i2c->pio_data[0] = flags | MXS_CMD_I2C_WRITE |
235 MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1);
236 desc = dmaengine_prep_slave_sg(i2c->dmach,
237 (struct scatterlist *)&i2c->pio_data[0],
238 1, DMA_TRANS_NONE, 0);
239 if (!desc) {
240 dev_err(i2c->dev,
241 "Failed to get PIO reg. write descriptor.\n");
242 goto write_init_pio_fail;
243 }
244
245 /* Queue the DMA data transfer. */
246 sg_init_table(i2c->sg_io, 2);
247 sg_set_buf(&i2c->sg_io[0], &i2c->addr_data, 1);
248 sg_set_buf(&i2c->sg_io[1], msg->buf, msg->len);
249 dma_map_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
250 desc = dmaengine_prep_slave_sg(i2c->dmach, i2c->sg_io, 2,
251 DMA_MEM_TO_DEV,
252 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
253 if (!desc) {
254 dev_err(i2c->dev,
255 "Failed to get DMA data write descriptor.\n");
256 goto write_init_dma_fail;
257 }
258 }
259
260 /*
261 * The last descriptor must have this callback,
262 * to finish the DMA transaction.
263 */
264 desc->callback = mxs_i2c_dma_irq_callback;
265 desc->callback_param = i2c;
266
267 /* Start the transfer. */
268 dmaengine_submit(desc);
269 dma_async_issue_pending(i2c->dmach);
270 return 0;
271
272/* Read failpath. */
273read_init_dma_fail:
274 dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
275select_init_dma_fail:
276 dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
277select_init_pio_fail:
Marek Vasutc35d3cf2012-11-18 06:25:07 +0100278 dmaengine_terminate_all(i2c->dmach);
Marek Vasut62885f52012-08-24 05:44:31 +0200279 return -EINVAL;
280
281/* Write failpath. */
282write_init_dma_fail:
283 dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
284write_init_pio_fail:
Marek Vasutc35d3cf2012-11-18 06:25:07 +0100285 dmaengine_terminate_all(i2c->dmach);
Marek Vasut62885f52012-08-24 05:44:31 +0200286 return -EINVAL;
287}
288
Marek Vasutfc91e402013-01-24 13:56:21 +0100289static int mxs_i2c_pio_wait_dmareq(struct mxs_i2c_dev *i2c)
290{
291 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
292
293 while (!(readl(i2c->regs + MXS_I2C_DEBUG0) &
294 MXS_I2C_DEBUG0_DMAREQ)) {
295 if (time_after(jiffies, timeout))
296 return -ETIMEDOUT;
297 cond_resched();
298 }
299
300 writel(MXS_I2C_DEBUG0_DMAREQ, i2c->regs + MXS_I2C_DEBUG0_CLR);
301
302 return 0;
303}
304
305static int mxs_i2c_pio_wait_cplt(struct mxs_i2c_dev *i2c)
306{
307 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
308
309 /*
310 * We do not use interrupts in the PIO mode. Due to the
311 * maximum transfer length being 8 bytes in PIO mode, the
312 * overhead of interrupt would be too large and this would
313 * neglect the gain from using the PIO mode.
314 */
315
316 while (!(readl(i2c->regs + MXS_I2C_CTRL1) &
317 MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)) {
318 if (time_after(jiffies, timeout))
319 return -ETIMEDOUT;
320 cond_resched();
321 }
322
323 writel(MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ,
324 i2c->regs + MXS_I2C_CTRL1_CLR);
325
326 return 0;
327}
328
329static int mxs_i2c_pio_setup_xfer(struct i2c_adapter *adap,
330 struct i2c_msg *msg, uint32_t flags)
331{
332 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
333 uint32_t addr_data = msg->addr << 1;
334 uint32_t data = 0;
335 int i, shifts_left, ret;
336
337 /* Mute IRQs coming from this block. */
338 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_CLR);
339
340 if (msg->flags & I2C_M_RD) {
341 addr_data |= I2C_SMBUS_READ;
342
343 /* SELECT command. */
344 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_SELECT,
345 i2c->regs + MXS_I2C_CTRL0);
346
347 ret = mxs_i2c_pio_wait_dmareq(i2c);
348 if (ret)
349 return ret;
350
351 writel(addr_data, i2c->regs + MXS_I2C_DATA);
352
353 ret = mxs_i2c_pio_wait_cplt(i2c);
354 if (ret)
355 return ret;
356
357 /* READ command. */
358 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_READ | flags |
359 MXS_I2C_CTRL0_XFER_COUNT(msg->len),
360 i2c->regs + MXS_I2C_CTRL0);
361
362 for (i = 0; i < msg->len; i++) {
363 if ((i & 3) == 0) {
364 ret = mxs_i2c_pio_wait_dmareq(i2c);
365 if (ret)
366 return ret;
367 data = readl(i2c->regs + MXS_I2C_DATA);
368 }
369 msg->buf[i] = data & 0xff;
370 data >>= 8;
371 }
372 } else {
373 addr_data |= I2C_SMBUS_WRITE;
374
375 /* WRITE command. */
376 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_WRITE | flags |
377 MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1),
378 i2c->regs + MXS_I2C_CTRL0);
379
380 /*
381 * The LSB of data buffer is the first byte blasted across
382 * the bus. Higher order bytes follow. Thus the following
383 * filling schematic.
384 */
385 data = addr_data << 24;
386 for (i = 0; i < msg->len; i++) {
387 data >>= 8;
388 data |= (msg->buf[i] << 24);
389 if ((i & 3) == 2) {
390 ret = mxs_i2c_pio_wait_dmareq(i2c);
391 if (ret)
392 return ret;
393 writel(data, i2c->regs + MXS_I2C_DATA);
394 }
395 }
396
397 shifts_left = 24 - (i & 3) * 8;
398 if (shifts_left) {
399 data >>= shifts_left;
400 ret = mxs_i2c_pio_wait_dmareq(i2c);
401 if (ret)
402 return ret;
403 writel(data, i2c->regs + MXS_I2C_DATA);
404 }
405 }
406
407 ret = mxs_i2c_pio_wait_cplt(i2c);
408 if (ret)
409 return ret;
410
411 /* Clear any dangling IRQs and re-enable interrupts. */
412 writel(MXS_I2C_IRQ_MASK, i2c->regs + MXS_I2C_CTRL1_CLR);
413 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
414
415 return 0;
416}
417
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100418/*
419 * Low level master read/write transaction.
420 */
421static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
422 int stop)
423{
424 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
425 int ret;
426 int flags;
427
Marek Vasut62885f52012-08-24 05:44:31 +0200428 flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
429
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100430 dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
431 msg->addr, msg->len, msg->flags, stop);
432
433 if (msg->len == 0)
434 return -EINVAL;
435
Marek Vasutfc91e402013-01-24 13:56:21 +0100436 /*
437 * The current boundary to select between PIO/DMA transfer method
438 * is set to 8 bytes, transfers shorter than 8 bytes are transfered
439 * using PIO mode while longer transfers use DMA. The 8 byte border is
440 * based on this empirical measurement and a lot of previous frobbing.
441 */
442 if (msg->len < 8) {
443 ret = mxs_i2c_pio_setup_xfer(adap, msg, flags);
444 if (ret)
445 mxs_i2c_reset(i2c);
446 } else {
447 i2c->cmd_err = 0;
448 INIT_COMPLETION(i2c->cmd_complete);
449 ret = mxs_i2c_dma_setup_xfer(adap, msg, flags);
450 if (ret)
451 return ret;
Wolfram Sang844990d2012-01-13 12:14:26 +0100452
Marek Vasutfc91e402013-01-24 13:56:21 +0100453 ret = wait_for_completion_timeout(&i2c->cmd_complete,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100454 msecs_to_jiffies(1000));
Marek Vasutfc91e402013-01-24 13:56:21 +0100455 if (ret == 0)
456 goto timeout;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100457
Marek Vasutfc91e402013-01-24 13:56:21 +0100458 if (i2c->cmd_err == -ENXIO)
459 mxs_i2c_reset(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100460
Marek Vasutfc91e402013-01-24 13:56:21 +0100461 ret = i2c->cmd_err;
462 }
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100463
Marek Vasutfc91e402013-01-24 13:56:21 +0100464 dev_dbg(i2c->dev, "Done with err=%d\n", ret);
465
466 return ret;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100467
468timeout:
469 dev_dbg(i2c->dev, "Timeout!\n");
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100470 mxs_i2c_dma_finish(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100471 mxs_i2c_reset(i2c);
472 return -ETIMEDOUT;
473}
474
475static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
476 int num)
477{
478 int i;
479 int err;
480
481 for (i = 0; i < num; i++) {
482 err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
483 if (err)
484 return err;
485 }
486
487 return num;
488}
489
490static u32 mxs_i2c_func(struct i2c_adapter *adap)
491{
Marek Vasut8f414052012-11-18 06:25:08 +0100492 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100493}
494
495static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
496{
497 struct mxs_i2c_dev *i2c = dev_id;
498 u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
499
500 if (!stat)
501 return IRQ_NONE;
502
503 if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
504 i2c->cmd_err = -ENXIO;
505 else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
506 MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
507 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
508 /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
509 i2c->cmd_err = -EIO;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100510
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100511 writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
Wolfram Sang844990d2012-01-13 12:14:26 +0100512
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100513 return IRQ_HANDLED;
514}
515
516static const struct i2c_algorithm mxs_i2c_algo = {
517 .master_xfer = mxs_i2c_xfer,
518 .functionality = mxs_i2c_func,
519};
520
Marek Vasut62885f52012-08-24 05:44:31 +0200521static bool mxs_i2c_dma_filter(struct dma_chan *chan, void *param)
522{
523 struct mxs_i2c_dev *i2c = param;
524
525 if (!mxs_dma_is_apbx(chan))
526 return false;
527
528 if (chan->chan_id != i2c->dma_channel)
529 return false;
530
531 chan->private = &i2c->dma_data;
532
533 return true;
534}
535
Marek Vasut626f0a22012-11-30 18:48:35 +0100536static void mxs_i2c_derive_timing(struct mxs_i2c_dev *i2c, int speed)
537{
538 /* The I2C block clock run at 24MHz */
539 const uint32_t clk = 24000000;
540 uint32_t base;
541 uint16_t high_count, low_count, rcv_count, xmit_count;
542 struct device *dev = i2c->dev;
543
544 if (speed > 540000) {
545 dev_warn(dev, "Speed too high (%d Hz), using 540 kHz\n", speed);
546 speed = 540000;
547 } else if (speed < 12000) {
548 dev_warn(dev, "Speed too low (%d Hz), using 12 kHz\n", speed);
549 speed = 12000;
550 }
551
552 /*
553 * The timing derivation algorithm. There is no documentation for this
554 * algorithm available, it was derived by using the scope and fiddling
555 * with constants until the result observed on the scope was good enough
556 * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
557 * possible to assume the algorithm works for other frequencies as well.
558 *
559 * Note it was necessary to cap the frequency on both ends as it's not
560 * possible to configure completely arbitrary frequency for the I2C bus
561 * clock.
562 */
563 base = ((clk / speed) - 38) / 2;
564 high_count = base + 3;
565 low_count = base - 3;
566 rcv_count = (high_count * 3) / 4;
567 xmit_count = low_count / 4;
568
569 i2c->timing0 = (high_count << 16) | rcv_count;
570 i2c->timing1 = (low_count << 16) | xmit_count;
571}
572
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200573static int mxs_i2c_get_ofdata(struct mxs_i2c_dev *i2c)
574{
575 uint32_t speed;
576 struct device *dev = i2c->dev;
577 struct device_node *node = dev->of_node;
578 int ret;
579
Marek Vasut62885f52012-08-24 05:44:31 +0200580 /*
Marek Vasut62885f52012-08-24 05:44:31 +0200581 * TODO: This is a temporary solution and should be changed
582 * to use generic DMA binding later when the helpers get in.
583 */
584 ret = of_property_read_u32(node, "fsl,i2c-dma-channel",
585 &i2c->dma_channel);
586 if (ret) {
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100587 dev_err(dev, "Failed to get DMA channel!\n");
588 return -ENODEV;
Marek Vasut62885f52012-08-24 05:44:31 +0200589 }
590
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200591 ret = of_property_read_u32(node, "clock-frequency", &speed);
Marek Vasut626f0a22012-11-30 18:48:35 +0100592 if (ret) {
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200593 dev_warn(dev, "No I2C speed selected, using 100kHz\n");
Marek Vasut626f0a22012-11-30 18:48:35 +0100594 speed = 100000;
595 }
596
597 mxs_i2c_derive_timing(i2c, speed);
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200598
599 return 0;
600}
601
Bill Pemberton0b255e92012-11-27 15:59:38 -0500602static int mxs_i2c_probe(struct platform_device *pdev)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100603{
604 struct device *dev = &pdev->dev;
605 struct mxs_i2c_dev *i2c;
606 struct i2c_adapter *adap;
Shawn Guod98d0332012-05-06 22:59:45 +0800607 struct pinctrl *pinctrl;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100608 struct resource *res;
609 resource_size_t res_size;
Marek Vasut62885f52012-08-24 05:44:31 +0200610 int err, irq, dmairq;
611 dma_cap_mask_t mask;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100612
Shawn Guod98d0332012-05-06 22:59:45 +0800613 pinctrl = devm_pinctrl_get_select_default(dev);
614 if (IS_ERR(pinctrl))
615 return PTR_ERR(pinctrl);
616
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100617 i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
618 if (!i2c)
619 return -ENOMEM;
620
621 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Marek Vasut62885f52012-08-24 05:44:31 +0200622 irq = platform_get_irq(pdev, 0);
623 dmairq = platform_get_irq(pdev, 1);
624
625 if (!res || irq < 0 || dmairq < 0)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100626 return -ENOENT;
627
628 res_size = resource_size(res);
629 if (!devm_request_mem_region(dev, res->start, res_size, res->name))
630 return -EBUSY;
631
632 i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
633 if (!i2c->regs)
634 return -EBUSY;
635
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100636 err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
637 if (err)
638 return err;
639
640 i2c->dev = dev;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200641
Marek Vasut85de7fa2012-11-21 06:19:06 +0100642 init_completion(&i2c->cmd_complete);
643
Wolfram Sang72ee7342012-09-08 17:28:06 +0200644 if (dev->of_node) {
645 err = mxs_i2c_get_ofdata(i2c);
646 if (err)
647 return err;
648 }
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200649
Marek Vasut62885f52012-08-24 05:44:31 +0200650 /* Setup the DMA */
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100651 dma_cap_zero(mask);
652 dma_cap_set(DMA_SLAVE, mask);
653 i2c->dma_data.chan_irq = dmairq;
654 i2c->dmach = dma_request_channel(mask, mxs_i2c_dma_filter, i2c);
655 if (!i2c->dmach) {
656 dev_err(dev, "Failed to request dma\n");
657 return -ENODEV;
Marek Vasut62885f52012-08-24 05:44:31 +0200658 }
659
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100660 platform_set_drvdata(pdev, i2c);
661
662 /* Do reset to enforce correct startup after pinmuxing */
663 mxs_i2c_reset(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100664
665 adap = &i2c->adapter;
666 strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
667 adap->owner = THIS_MODULE;
668 adap->algo = &mxs_i2c_algo;
669 adap->dev.parent = dev;
670 adap->nr = pdev->id;
Shawn Guob2378662012-05-12 13:43:32 +0800671 adap->dev.of_node = pdev->dev.of_node;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100672 i2c_set_adapdata(adap, i2c);
673 err = i2c_add_numbered_adapter(adap);
674 if (err) {
675 dev_err(dev, "Failed to add adapter (%d)\n", err);
676 writel(MXS_I2C_CTRL0_SFTRST,
677 i2c->regs + MXS_I2C_CTRL0_SET);
678 return err;
679 }
680
Shawn Guob2378662012-05-12 13:43:32 +0800681 of_i2c_register_devices(adap);
682
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100683 return 0;
684}
685
Bill Pemberton0b255e92012-11-27 15:59:38 -0500686static int mxs_i2c_remove(struct platform_device *pdev)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100687{
688 struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
689 int ret;
690
691 ret = i2c_del_adapter(&i2c->adapter);
692 if (ret)
693 return -EBUSY;
694
Marek Vasut62885f52012-08-24 05:44:31 +0200695 if (i2c->dmach)
696 dma_release_channel(i2c->dmach);
697
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100698 writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
699
700 platform_set_drvdata(pdev, NULL);
701
702 return 0;
703}
704
Shawn Guob2378662012-05-12 13:43:32 +0800705static const struct of_device_id mxs_i2c_dt_ids[] = {
706 { .compatible = "fsl,imx28-i2c", },
707 { /* sentinel */ }
708};
709MODULE_DEVICE_TABLE(of, mxs_i2c_dt_ids);
710
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100711static struct platform_driver mxs_i2c_driver = {
712 .driver = {
713 .name = DRIVER_NAME,
714 .owner = THIS_MODULE,
Shawn Guob2378662012-05-12 13:43:32 +0800715 .of_match_table = mxs_i2c_dt_ids,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100716 },
Bill Pemberton0b255e92012-11-27 15:59:38 -0500717 .remove = mxs_i2c_remove,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100718};
719
720static int __init mxs_i2c_init(void)
721{
722 return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
723}
724subsys_initcall(mxs_i2c_init);
725
726static void __exit mxs_i2c_exit(void)
727{
728 platform_driver_unregister(&mxs_i2c_driver);
729}
730module_exit(mxs_i2c_exit);
731
732MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
733MODULE_DESCRIPTION("MXS I2C Bus Driver");
734MODULE_LICENSE("GPL");
735MODULE_ALIAS("platform:" DRIVER_NAME);