blob: 1526864a9d6fc831b4de60ea31d54a847b249e45 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080035#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010037#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030038#include <linux/intel-iommu.h>
Fenghua Yuf59c7b62009-03-27 14:22:42 -070039#include <linux/sysdev.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070040#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070042#include "pci.h"
43
Fenghua Yu5b6985c2008-10-16 18:02:32 -070044#define ROOT_SIZE VTD_PAGE_SIZE
45#define CONTEXT_SIZE VTD_PAGE_SIZE
46
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070047#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
48#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
49
50#define IOAPIC_RANGE_START (0xfee00000)
51#define IOAPIC_RANGE_END (0xfeefffff)
52#define IOVA_START_ADDR (0x1000)
53
54#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
55
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070056#define MAX_AGAW_WIDTH 64
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
David Woodhouse595badf2009-06-27 22:09:11 +010059#define DOMAIN_MAX_PFN(gaw) ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
Mark McLoughlinf27be032008-11-20 15:49:43 +000061#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070062#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070063#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080064
David Woodhousefd18de52009-05-10 23:57:41 +010065#ifndef PHYSICAL_PAGE_MASK
66#define PHYSICAL_PAGE_MASK PAGE_MASK
67#endif
68
David Woodhousedd4e8312009-06-27 16:21:20 +010069/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
70 are never going to work. */
71static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
72{
73 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
74}
75
76static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
77{
78 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
79}
80static inline unsigned long page_to_dma_pfn(struct page *pg)
81{
82 return mm_to_dma_pfn(page_to_pfn(pg));
83}
84static inline unsigned long virt_to_dma_pfn(void *p)
85{
86 return page_to_dma_pfn(virt_to_page(p));
87}
88
Weidong Hand9630fe2008-12-08 11:06:32 +080089/* global iommu list, set NULL for ignored DMAR units */
90static struct intel_iommu **g_iommus;
91
David Woodhouse9af88142009-02-13 23:18:03 +000092static int rwbf_quirk;
93
Mark McLoughlin46b08e12008-11-20 15:49:44 +000094/*
95 * 0: Present
96 * 1-11: Reserved
97 * 12-63: Context Ptr (12 - (haw-1))
98 * 64-127: Reserved
99 */
100struct root_entry {
101 u64 val;
102 u64 rsvd1;
103};
104#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
105static inline bool root_present(struct root_entry *root)
106{
107 return (root->val & 1);
108}
109static inline void set_root_present(struct root_entry *root)
110{
111 root->val |= 1;
112}
113static inline void set_root_value(struct root_entry *root, unsigned long value)
114{
115 root->val |= value & VTD_PAGE_MASK;
116}
117
118static inline struct context_entry *
119get_context_addr_from_root(struct root_entry *root)
120{
121 return (struct context_entry *)
122 (root_present(root)?phys_to_virt(
123 root->val & VTD_PAGE_MASK) :
124 NULL);
125}
126
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000127/*
128 * low 64 bits:
129 * 0: present
130 * 1: fault processing disable
131 * 2-3: translation type
132 * 12-63: address space root
133 * high 64 bits:
134 * 0-2: address width
135 * 3-6: aval
136 * 8-23: domain id
137 */
138struct context_entry {
139 u64 lo;
140 u64 hi;
141};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000142
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000143static inline bool context_present(struct context_entry *context)
144{
145 return (context->lo & 1);
146}
147static inline void context_set_present(struct context_entry *context)
148{
149 context->lo |= 1;
150}
151
152static inline void context_set_fault_enable(struct context_entry *context)
153{
154 context->lo &= (((u64)-1) << 2) | 1;
155}
156
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000157static inline void context_set_translation_type(struct context_entry *context,
158 unsigned long value)
159{
160 context->lo &= (((u64)-1) << 4) | 3;
161 context->lo |= (value & 3) << 2;
162}
163
164static inline void context_set_address_root(struct context_entry *context,
165 unsigned long value)
166{
167 context->lo |= value & VTD_PAGE_MASK;
168}
169
170static inline void context_set_address_width(struct context_entry *context,
171 unsigned long value)
172{
173 context->hi |= value & 7;
174}
175
176static inline void context_set_domain_id(struct context_entry *context,
177 unsigned long value)
178{
179 context->hi |= (value & ((1 << 16) - 1)) << 8;
180}
181
182static inline void context_clear_entry(struct context_entry *context)
183{
184 context->lo = 0;
185 context->hi = 0;
186}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000187
Mark McLoughlin622ba122008-11-20 15:49:46 +0000188/*
189 * 0: readable
190 * 1: writable
191 * 2-6: reserved
192 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800193 * 8-10: available
194 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000195 * 12-63: Host physcial address
196 */
197struct dma_pte {
198 u64 val;
199};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000200
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000201static inline void dma_clear_pte(struct dma_pte *pte)
202{
203 pte->val = 0;
204}
205
206static inline void dma_set_pte_readable(struct dma_pte *pte)
207{
208 pte->val |= DMA_PTE_READ;
209}
210
211static inline void dma_set_pte_writable(struct dma_pte *pte)
212{
213 pte->val |= DMA_PTE_WRITE;
214}
215
Sheng Yang9cf06692009-03-18 15:33:07 +0800216static inline void dma_set_pte_snp(struct dma_pte *pte)
217{
218 pte->val |= DMA_PTE_SNP;
219}
220
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000221static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
222{
223 pte->val = (pte->val & ~3) | (prot & 3);
224}
225
226static inline u64 dma_pte_addr(struct dma_pte *pte)
227{
228 return (pte->val & VTD_PAGE_MASK);
229}
230
David Woodhousedd4e8312009-06-27 16:21:20 +0100231static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000232{
David Woodhousedd4e8312009-06-27 16:21:20 +0100233 pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000234}
235
236static inline bool dma_pte_present(struct dma_pte *pte)
237{
238 return (pte->val & 3) != 0;
239}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000240
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700241/*
242 * This domain is a statically identity mapping domain.
243 * 1. This domain creats a static 1:1 mapping to all usable memory.
244 * 2. It maps to each iommu if successful.
245 * 3. Each iommu mapps to this domain if successful.
246 */
247struct dmar_domain *si_domain;
248
Weidong Han3b5410e2008-12-08 09:17:15 +0800249/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100250#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800251
Weidong Han1ce28fe2008-12-08 16:35:39 +0800252/* domain represents a virtual machine, more than one devices
253 * across iommus may be owned in one domain, e.g. kvm guest.
254 */
255#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
256
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700257/* si_domain contains mulitple devices */
258#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
259
Mark McLoughlin99126f72008-11-20 15:49:47 +0000260struct dmar_domain {
261 int id; /* domain id */
Weidong Han8c11e792008-12-08 15:29:22 +0800262 unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000263
264 struct list_head devices; /* all devices' list */
265 struct iova_domain iovad; /* iova's that belong to this domain */
266
267 struct dma_pte *pgd; /* virtual address */
268 spinlock_t mapping_lock; /* page table lock */
269 int gaw; /* max guest address width */
270
271 /* adjusted guest address width, 0 is level 2 30-bit */
272 int agaw;
273
Weidong Han3b5410e2008-12-08 09:17:15 +0800274 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800275
276 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800277 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800278 int iommu_count; /* reference count of iommu */
279 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800280 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000281};
282
Mark McLoughlina647dac2008-11-20 15:49:48 +0000283/* PCI domain-device relationship */
284struct device_domain_info {
285 struct list_head link; /* link to domain siblings */
286 struct list_head global; /* link to global list */
David Woodhouse276dbf92009-04-04 01:45:37 +0100287 int segment; /* PCI domain */
288 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000289 u8 devfn; /* PCI devfn number */
290 struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800291 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000292 struct dmar_domain *domain; /* pointer to domain */
293};
294
mark gross5e0d2a62008-03-04 15:22:08 -0800295static void flush_unmaps_timeout(unsigned long data);
296
297DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
298
mark gross80b20dd2008-04-18 13:53:58 -0700299#define HIGH_WATER_MARK 250
300struct deferred_flush_tables {
301 int next;
302 struct iova *iova[HIGH_WATER_MARK];
303 struct dmar_domain *domain[HIGH_WATER_MARK];
304};
305
306static struct deferred_flush_tables *deferred_flush;
307
mark gross5e0d2a62008-03-04 15:22:08 -0800308/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800309static int g_num_of_iommus;
310
311static DEFINE_SPINLOCK(async_umap_flush_lock);
312static LIST_HEAD(unmaps_to_do);
313
314static int timer_on;
315static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800316
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700317static void domain_remove_dev_info(struct dmar_domain *domain);
318
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800319#ifdef CONFIG_DMAR_DEFAULT_ON
320int dmar_disabled = 0;
321#else
322int dmar_disabled = 1;
323#endif /*CONFIG_DMAR_DEFAULT_ON*/
324
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700325static int __initdata dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700326static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800327static int intel_iommu_strict;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700328
329#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
330static DEFINE_SPINLOCK(device_domain_lock);
331static LIST_HEAD(device_domain_list);
332
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100333static struct iommu_ops intel_iommu_ops;
334
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700335static int __init intel_iommu_setup(char *str)
336{
337 if (!str)
338 return -EINVAL;
339 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800340 if (!strncmp(str, "on", 2)) {
341 dmar_disabled = 0;
342 printk(KERN_INFO "Intel-IOMMU: enabled\n");
343 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700344 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800345 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700346 } else if (!strncmp(str, "igfx_off", 8)) {
347 dmar_map_gfx = 0;
348 printk(KERN_INFO
349 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700350 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800351 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700352 "Intel-IOMMU: Forcing DAC for PCI devices\n");
353 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800354 } else if (!strncmp(str, "strict", 6)) {
355 printk(KERN_INFO
356 "Intel-IOMMU: disable batched IOTLB flush\n");
357 intel_iommu_strict = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700358 }
359
360 str += strcspn(str, ",");
361 while (*str == ',')
362 str++;
363 }
364 return 0;
365}
366__setup("intel_iommu=", intel_iommu_setup);
367
368static struct kmem_cache *iommu_domain_cache;
369static struct kmem_cache *iommu_devinfo_cache;
370static struct kmem_cache *iommu_iova_cache;
371
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700372static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
373{
374 unsigned int flags;
375 void *vaddr;
376
377 /* trying to avoid low memory issues */
378 flags = current->flags & PF_MEMALLOC;
379 current->flags |= PF_MEMALLOC;
380 vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
381 current->flags &= (~PF_MEMALLOC | flags);
382 return vaddr;
383}
384
385
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700386static inline void *alloc_pgtable_page(void)
387{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700388 unsigned int flags;
389 void *vaddr;
390
391 /* trying to avoid low memory issues */
392 flags = current->flags & PF_MEMALLOC;
393 current->flags |= PF_MEMALLOC;
394 vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
395 current->flags &= (~PF_MEMALLOC | flags);
396 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700397}
398
399static inline void free_pgtable_page(void *vaddr)
400{
401 free_page((unsigned long)vaddr);
402}
403
404static inline void *alloc_domain_mem(void)
405{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700406 return iommu_kmem_cache_alloc(iommu_domain_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700407}
408
Kay, Allen M38717942008-09-09 18:37:29 +0300409static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700410{
411 kmem_cache_free(iommu_domain_cache, vaddr);
412}
413
414static inline void * alloc_devinfo_mem(void)
415{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700416 return iommu_kmem_cache_alloc(iommu_devinfo_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700417}
418
419static inline void free_devinfo_mem(void *vaddr)
420{
421 kmem_cache_free(iommu_devinfo_cache, vaddr);
422}
423
424struct iova *alloc_iova_mem(void)
425{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700426 return iommu_kmem_cache_alloc(iommu_iova_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427}
428
429void free_iova_mem(struct iova *iova)
430{
431 kmem_cache_free(iommu_iova_cache, iova);
432}
433
Weidong Han1b573682008-12-08 15:34:06 +0800434
435static inline int width_to_agaw(int width);
436
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700437static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800438{
439 unsigned long sagaw;
440 int agaw = -1;
441
442 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700443 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800444 agaw >= 0; agaw--) {
445 if (test_bit(agaw, &sagaw))
446 break;
447 }
448
449 return agaw;
450}
451
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700452/*
453 * Calculate max SAGAW for each iommu.
454 */
455int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
456{
457 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
458}
459
460/*
461 * calculate agaw for each iommu.
462 * "SAGAW" may be different across iommus, use a default agaw, and
463 * get a supported less agaw for iommus that don't support the default agaw.
464 */
465int iommu_calculate_agaw(struct intel_iommu *iommu)
466{
467 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
468}
469
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700470/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800471static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
472{
473 int iommu_id;
474
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700475 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800476 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700477 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800478
Weidong Han8c11e792008-12-08 15:29:22 +0800479 iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
480 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
481 return NULL;
482
483 return g_iommus[iommu_id];
484}
485
Weidong Han8e6040972008-12-08 15:49:06 +0800486static void domain_update_iommu_coherency(struct dmar_domain *domain)
487{
488 int i;
489
490 domain->iommu_coherency = 1;
491
492 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
493 for (; i < g_num_of_iommus; ) {
494 if (!ecap_coherent(g_iommus[i]->ecap)) {
495 domain->iommu_coherency = 0;
496 break;
497 }
498 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
499 }
500}
501
Sheng Yang58c610b2009-03-18 15:33:05 +0800502static void domain_update_iommu_snooping(struct dmar_domain *domain)
503{
504 int i;
505
506 domain->iommu_snooping = 1;
507
508 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
509 for (; i < g_num_of_iommus; ) {
510 if (!ecap_sc_support(g_iommus[i]->ecap)) {
511 domain->iommu_snooping = 0;
512 break;
513 }
514 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
515 }
516}
517
518/* Some capabilities may be different across iommus */
519static void domain_update_iommu_cap(struct dmar_domain *domain)
520{
521 domain_update_iommu_coherency(domain);
522 domain_update_iommu_snooping(domain);
523}
524
David Woodhouse276dbf92009-04-04 01:45:37 +0100525static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800526{
527 struct dmar_drhd_unit *drhd = NULL;
528 int i;
529
530 for_each_drhd_unit(drhd) {
531 if (drhd->ignored)
532 continue;
David Woodhouse276dbf92009-04-04 01:45:37 +0100533 if (segment != drhd->segment)
534 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800535
David Woodhouse924b6232009-04-04 00:39:25 +0100536 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000537 if (drhd->devices[i] &&
538 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800539 drhd->devices[i]->devfn == devfn)
540 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700541 if (drhd->devices[i] &&
542 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100543 drhd->devices[i]->subordinate->number <= bus &&
544 drhd->devices[i]->subordinate->subordinate >= bus)
545 return drhd->iommu;
546 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800547
548 if (drhd->include_all)
549 return drhd->iommu;
550 }
551
552 return NULL;
553}
554
Weidong Han5331fe62008-12-08 23:00:00 +0800555static void domain_flush_cache(struct dmar_domain *domain,
556 void *addr, int size)
557{
558 if (!domain->iommu_coherency)
559 clflush_cache_range(addr, size);
560}
561
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700562/* Gets context entry for a given bus and devfn */
563static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
564 u8 bus, u8 devfn)
565{
566 struct root_entry *root;
567 struct context_entry *context;
568 unsigned long phy_addr;
569 unsigned long flags;
570
571 spin_lock_irqsave(&iommu->lock, flags);
572 root = &iommu->root_entry[bus];
573 context = get_context_addr_from_root(root);
574 if (!context) {
575 context = (struct context_entry *)alloc_pgtable_page();
576 if (!context) {
577 spin_unlock_irqrestore(&iommu->lock, flags);
578 return NULL;
579 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700580 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700581 phy_addr = virt_to_phys((void *)context);
582 set_root_value(root, phy_addr);
583 set_root_present(root);
584 __iommu_flush_cache(iommu, root, sizeof(*root));
585 }
586 spin_unlock_irqrestore(&iommu->lock, flags);
587 return &context[devfn];
588}
589
590static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
591{
592 struct root_entry *root;
593 struct context_entry *context;
594 int ret;
595 unsigned long flags;
596
597 spin_lock_irqsave(&iommu->lock, flags);
598 root = &iommu->root_entry[bus];
599 context = get_context_addr_from_root(root);
600 if (!context) {
601 ret = 0;
602 goto out;
603 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000604 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700605out:
606 spin_unlock_irqrestore(&iommu->lock, flags);
607 return ret;
608}
609
610static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
611{
612 struct root_entry *root;
613 struct context_entry *context;
614 unsigned long flags;
615
616 spin_lock_irqsave(&iommu->lock, flags);
617 root = &iommu->root_entry[bus];
618 context = get_context_addr_from_root(root);
619 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000620 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621 __iommu_flush_cache(iommu, &context[devfn], \
622 sizeof(*context));
623 }
624 spin_unlock_irqrestore(&iommu->lock, flags);
625}
626
627static void free_context_table(struct intel_iommu *iommu)
628{
629 struct root_entry *root;
630 int i;
631 unsigned long flags;
632 struct context_entry *context;
633
634 spin_lock_irqsave(&iommu->lock, flags);
635 if (!iommu->root_entry) {
636 goto out;
637 }
638 for (i = 0; i < ROOT_ENTRY_NR; i++) {
639 root = &iommu->root_entry[i];
640 context = get_context_addr_from_root(root);
641 if (context)
642 free_pgtable_page(context);
643 }
644 free_pgtable_page(iommu->root_entry);
645 iommu->root_entry = NULL;
646out:
647 spin_unlock_irqrestore(&iommu->lock, flags);
648}
649
650/* page table handling */
651#define LEVEL_STRIDE (9)
652#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
653
654static inline int agaw_to_level(int agaw)
655{
656 return agaw + 2;
657}
658
659static inline int agaw_to_width(int agaw)
660{
661 return 30 + agaw * LEVEL_STRIDE;
662
663}
664
665static inline int width_to_agaw(int width)
666{
667 return (width - 30) / LEVEL_STRIDE;
668}
669
670static inline unsigned int level_to_offset_bits(int level)
671{
David Woodhouse6660c632009-06-27 22:41:00 +0100672 return (level - 1) * LEVEL_STRIDE;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700673}
674
David Woodhouse77dfa562009-06-27 16:40:08 +0100675static inline int pfn_level_offset(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700676{
David Woodhouse6660c632009-06-27 22:41:00 +0100677 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700678}
679
David Woodhouse6660c632009-06-27 22:41:00 +0100680static inline unsigned long level_mask(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681{
David Woodhouse6660c632009-06-27 22:41:00 +0100682 return -1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700683}
684
David Woodhouse6660c632009-06-27 22:41:00 +0100685static inline unsigned long level_size(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700686{
David Woodhouse6660c632009-06-27 22:41:00 +0100687 return 1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700688}
689
David Woodhouse6660c632009-06-27 22:41:00 +0100690static inline unsigned long align_to_level(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700691{
David Woodhouse6660c632009-06-27 22:41:00 +0100692 return (pfn + level_size(level) - 1) & level_mask(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700693}
694
695static struct dma_pte * addr_to_dma_pte(struct dmar_domain *domain, u64 addr)
696{
697 int addr_width = agaw_to_width(domain->agaw);
698 struct dma_pte *parent, *pte = NULL;
699 int level = agaw_to_level(domain->agaw);
700 int offset;
701 unsigned long flags;
702
703 BUG_ON(!domain->pgd);
David Woodhouse66eae842009-06-27 19:00:32 +0100704 BUG_ON(addr >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700705 parent = domain->pgd;
706
707 spin_lock_irqsave(&domain->mapping_lock, flags);
708 while (level > 0) {
709 void *tmp_page;
710
David Woodhouse77dfa562009-06-27 16:40:08 +0100711 offset = pfn_level_offset(addr >> VTD_PAGE_SHIFT, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700712 pte = &parent[offset];
713 if (level == 1)
714 break;
715
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000716 if (!dma_pte_present(pte)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700717 tmp_page = alloc_pgtable_page();
718
719 if (!tmp_page) {
720 spin_unlock_irqrestore(&domain->mapping_lock,
721 flags);
722 return NULL;
723 }
Weidong Han5331fe62008-12-08 23:00:00 +0800724 domain_flush_cache(domain, tmp_page, PAGE_SIZE);
David Woodhousedd4e8312009-06-27 16:21:20 +0100725 dma_set_pte_pfn(pte, virt_to_dma_pfn(tmp_page));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 /*
727 * high level table always sets r/w, last level page
728 * table control read/write
729 */
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000730 dma_set_pte_readable(pte);
731 dma_set_pte_writable(pte);
Weidong Han5331fe62008-12-08 23:00:00 +0800732 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700733 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000734 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700735 level--;
736 }
737
738 spin_unlock_irqrestore(&domain->mapping_lock, flags);
739 return pte;
740}
741
742/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100743static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
744 unsigned long pfn,
745 int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700746{
747 struct dma_pte *parent, *pte = NULL;
748 int total = agaw_to_level(domain->agaw);
749 int offset;
750
751 parent = domain->pgd;
752 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100753 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754 pte = &parent[offset];
755 if (level == total)
756 return pte;
757
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000758 if (!dma_pte_present(pte))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700759 break;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000760 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700761 total--;
762 }
763 return NULL;
764}
765
766/* clear one page's page table */
David Woodhousea75f7cf2009-06-27 17:44:39 +0100767static void dma_pte_clear_one(struct dmar_domain *domain, unsigned long pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700768{
769 struct dma_pte *pte = NULL;
770
771 /* get last level pte */
David Woodhousea75f7cf2009-06-27 17:44:39 +0100772 pte = dma_pfn_level_pte(domain, pfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700773
774 if (pte) {
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000775 dma_clear_pte(pte);
Weidong Han5331fe62008-12-08 23:00:00 +0800776 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700777 }
778}
779
780/* clear last level pte, a tlb flush should be followed */
David Woodhouse595badf2009-06-27 22:09:11 +0100781static void dma_pte_clear_range(struct dmar_domain *domain,
782 unsigned long start_pfn,
783 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700784{
David Woodhouse04b18e62009-06-27 19:15:01 +0100785 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700786
David Woodhouse04b18e62009-06-27 19:15:01 +0100787 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100788 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse66eae842009-06-27 19:00:32 +0100789
David Woodhouse04b18e62009-06-27 19:15:01 +0100790 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse595badf2009-06-27 22:09:11 +0100791 while (start_pfn <= last_pfn) {
David Woodhouse04b18e62009-06-27 19:15:01 +0100792 dma_pte_clear_one(domain, start_pfn);
793 start_pfn++;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700794 }
795}
796
797/* free page table pages. last level pte should already be cleared */
798static void dma_pte_free_pagetable(struct dmar_domain *domain,
799 u64 start, u64 end)
800{
David Woodhouse6660c632009-06-27 22:41:00 +0100801 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
802 unsigned long start_pfn = start >> VTD_PAGE_SHIFT;
803 unsigned long last_pfn = (end-1) >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *pte;
805 int total = agaw_to_level(domain->agaw);
806 int level;
David Woodhouse6660c632009-06-27 22:41:00 +0100807 unsigned long tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700808
David Woodhouse6660c632009-06-27 22:41:00 +0100809 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
810 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700811
812 /* we don't need lock here, nobody else touches the iova range */
813 level = 2;
814 while (level <= total) {
David Woodhouse6660c632009-06-27 22:41:00 +0100815 tmp = align_to_level(start_pfn, level);
816
817 /* Only clear this pte/pmd if we're asked to clear its
818 _whole_ range */
819 if (tmp + level_size(level) - 1 > last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 return;
821
David Woodhouse6660c632009-06-27 22:41:00 +0100822 while (tmp <= last_pfn) {
823 pte = dma_pfn_level_pte(domain, tmp, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 if (pte) {
825 free_pgtable_page(
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 phys_to_virt(dma_pte_addr(pte)));
827 dma_clear_pte(pte);
Weidong Han5331fe62008-12-08 23:00:00 +0800828 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829 }
830 tmp += level_size(level);
831 }
832 level++;
833 }
834 /* free pgd */
David Woodhouse6660c632009-06-27 22:41:00 +0100835 if (start == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700836 free_pgtable_page(domain->pgd);
837 domain->pgd = NULL;
838 }
839}
840
841/* iommu handling */
842static int iommu_alloc_root_entry(struct intel_iommu *iommu)
843{
844 struct root_entry *root;
845 unsigned long flags;
846
847 root = (struct root_entry *)alloc_pgtable_page();
848 if (!root)
849 return -ENOMEM;
850
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700851 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700852
853 spin_lock_irqsave(&iommu->lock, flags);
854 iommu->root_entry = root;
855 spin_unlock_irqrestore(&iommu->lock, flags);
856
857 return 0;
858}
859
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700860static void iommu_set_root_entry(struct intel_iommu *iommu)
861{
862 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100863 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700864 unsigned long flag;
865
866 addr = iommu->root_entry;
867
868 spin_lock_irqsave(&iommu->register_lock, flag);
869 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
870
David Woodhousec416daa2009-05-10 20:30:58 +0100871 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700872
873 /* Make sure hardware complete it */
874 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100875 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876
877 spin_unlock_irqrestore(&iommu->register_lock, flag);
878}
879
880static void iommu_flush_write_buffer(struct intel_iommu *iommu)
881{
882 u32 val;
883 unsigned long flag;
884
David Woodhouse9af88142009-02-13 23:18:03 +0000885 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700886 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700887
888 spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100889 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890
891 /* Make sure hardware complete it */
892 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100893 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894
895 spin_unlock_irqrestore(&iommu->register_lock, flag);
896}
897
898/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100899static void __iommu_flush_context(struct intel_iommu *iommu,
900 u16 did, u16 source_id, u8 function_mask,
901 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902{
903 u64 val = 0;
904 unsigned long flag;
905
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700906 switch (type) {
907 case DMA_CCMD_GLOBAL_INVL:
908 val = DMA_CCMD_GLOBAL_INVL;
909 break;
910 case DMA_CCMD_DOMAIN_INVL:
911 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
912 break;
913 case DMA_CCMD_DEVICE_INVL:
914 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
915 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
916 break;
917 default:
918 BUG();
919 }
920 val |= DMA_CCMD_ICC;
921
922 spin_lock_irqsave(&iommu->register_lock, flag);
923 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
924
925 /* Make sure hardware complete it */
926 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
927 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
928
929 spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700930}
931
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700932/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100933static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
934 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700935{
936 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
937 u64 val = 0, val_iva = 0;
938 unsigned long flag;
939
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700940 switch (type) {
941 case DMA_TLB_GLOBAL_FLUSH:
942 /* global flush doesn't need set IVA_REG */
943 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
944 break;
945 case DMA_TLB_DSI_FLUSH:
946 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
947 break;
948 case DMA_TLB_PSI_FLUSH:
949 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
950 /* Note: always flush non-leaf currently */
951 val_iva = size_order | addr;
952 break;
953 default:
954 BUG();
955 }
956 /* Note: set drain read/write */
957#if 0
958 /*
959 * This is probably to be super secure.. Looks like we can
960 * ignore it without any impact.
961 */
962 if (cap_read_drain(iommu->cap))
963 val |= DMA_TLB_READ_DRAIN;
964#endif
965 if (cap_write_drain(iommu->cap))
966 val |= DMA_TLB_WRITE_DRAIN;
967
968 spin_lock_irqsave(&iommu->register_lock, flag);
969 /* Note: Only uses first TLB reg currently */
970 if (val_iva)
971 dmar_writeq(iommu->reg + tlb_offset, val_iva);
972 dmar_writeq(iommu->reg + tlb_offset + 8, val);
973
974 /* Make sure hardware complete it */
975 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
976 dmar_readq, (!(val & DMA_TLB_IVT)), val);
977
978 spin_unlock_irqrestore(&iommu->register_lock, flag);
979
980 /* check IOTLB invalidation granularity */
981 if (DMA_TLB_IAIG(val) == 0)
982 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
983 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
984 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700985 (unsigned long long)DMA_TLB_IIRG(type),
986 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987}
988
Yu Zhao93a23a72009-05-18 13:51:37 +0800989static struct device_domain_info *iommu_support_dev_iotlb(
990 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700991{
Yu Zhao93a23a72009-05-18 13:51:37 +0800992 int found = 0;
993 unsigned long flags;
994 struct device_domain_info *info;
995 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
996
997 if (!ecap_dev_iotlb_support(iommu->ecap))
998 return NULL;
999
1000 if (!iommu->qi)
1001 return NULL;
1002
1003 spin_lock_irqsave(&device_domain_lock, flags);
1004 list_for_each_entry(info, &domain->devices, link)
1005 if (info->bus == bus && info->devfn == devfn) {
1006 found = 1;
1007 break;
1008 }
1009 spin_unlock_irqrestore(&device_domain_lock, flags);
1010
1011 if (!found || !info->dev)
1012 return NULL;
1013
1014 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1015 return NULL;
1016
1017 if (!dmar_find_matched_atsr_unit(info->dev))
1018 return NULL;
1019
1020 info->iommu = iommu;
1021
1022 return info;
1023}
1024
1025static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1026{
1027 if (!info)
1028 return;
1029
1030 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1031}
1032
1033static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1034{
1035 if (!info->dev || !pci_ats_enabled(info->dev))
1036 return;
1037
1038 pci_disable_ats(info->dev);
1039}
1040
1041static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1042 u64 addr, unsigned mask)
1043{
1044 u16 sid, qdep;
1045 unsigned long flags;
1046 struct device_domain_info *info;
1047
1048 spin_lock_irqsave(&device_domain_lock, flags);
1049 list_for_each_entry(info, &domain->devices, link) {
1050 if (!info->dev || !pci_ats_enabled(info->dev))
1051 continue;
1052
1053 sid = info->bus << 8 | info->devfn;
1054 qdep = pci_ats_queue_depth(info->dev);
1055 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1056 }
1057 spin_unlock_irqrestore(&device_domain_lock, flags);
1058}
1059
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001060static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1061 u64 addr, unsigned int pages)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001062{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001063 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001064
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001065 BUG_ON(addr & (~VTD_PAGE_MASK));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001066 BUG_ON(pages == 0);
1067
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001068 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001069 * Fallback to domain selective flush if no PSI support or the size is
1070 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001071 * PSI requires page size to be 2 ^ x, and the base address is naturally
1072 * aligned to the size
1073 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001074 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1075 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001076 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001077 else
1078 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1079 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001080
1081 /*
1082 * In caching mode, domain ID 0 is reserved for non-present to present
1083 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
1084 */
1085 if (!cap_caching_mode(iommu->cap) || did)
Yu Zhao93a23a72009-05-18 13:51:37 +08001086 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087}
1088
mark grossf8bab732008-02-08 04:18:38 -08001089static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1090{
1091 u32 pmen;
1092 unsigned long flags;
1093
1094 spin_lock_irqsave(&iommu->register_lock, flags);
1095 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1096 pmen &= ~DMA_PMEN_EPM;
1097 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1098
1099 /* wait for the protected region status bit to clear */
1100 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1101 readl, !(pmen & DMA_PMEN_PRS), pmen);
1102
1103 spin_unlock_irqrestore(&iommu->register_lock, flags);
1104}
1105
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106static int iommu_enable_translation(struct intel_iommu *iommu)
1107{
1108 u32 sts;
1109 unsigned long flags;
1110
1111 spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001112 iommu->gcmd |= DMA_GCMD_TE;
1113 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114
1115 /* Make sure hardware complete it */
1116 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001117 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001119 spin_unlock_irqrestore(&iommu->register_lock, flags);
1120 return 0;
1121}
1122
1123static int iommu_disable_translation(struct intel_iommu *iommu)
1124{
1125 u32 sts;
1126 unsigned long flag;
1127
1128 spin_lock_irqsave(&iommu->register_lock, flag);
1129 iommu->gcmd &= ~DMA_GCMD_TE;
1130 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1131
1132 /* Make sure hardware complete it */
1133 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001134 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001135
1136 spin_unlock_irqrestore(&iommu->register_lock, flag);
1137 return 0;
1138}
1139
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001140
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141static int iommu_init_domains(struct intel_iommu *iommu)
1142{
1143 unsigned long ndomains;
1144 unsigned long nlongs;
1145
1146 ndomains = cap_ndoms(iommu->cap);
1147 pr_debug("Number of Domains supportd <%ld>\n", ndomains);
1148 nlongs = BITS_TO_LONGS(ndomains);
1149
1150 /* TBD: there might be 64K domains,
1151 * consider other allocation for future chip
1152 */
1153 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1154 if (!iommu->domain_ids) {
1155 printk(KERN_ERR "Allocating domain id array failed\n");
1156 return -ENOMEM;
1157 }
1158 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1159 GFP_KERNEL);
1160 if (!iommu->domains) {
1161 printk(KERN_ERR "Allocating domain array failed\n");
1162 kfree(iommu->domain_ids);
1163 return -ENOMEM;
1164 }
1165
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001166 spin_lock_init(&iommu->lock);
1167
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001168 /*
1169 * if Caching mode is set, then invalid translations are tagged
1170 * with domainid 0. Hence we need to pre-allocate it.
1171 */
1172 if (cap_caching_mode(iommu->cap))
1173 set_bit(0, iommu->domain_ids);
1174 return 0;
1175}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001176
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177
1178static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001179static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001180
1181void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182{
1183 struct dmar_domain *domain;
1184 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001185 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187 i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
1188 for (; i < cap_ndoms(iommu->cap); ) {
1189 domain = iommu->domains[i];
1190 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001191
1192 spin_lock_irqsave(&domain->iommu_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001193 if (--domain->iommu_count == 0) {
1194 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1195 vm_domain_exit(domain);
1196 else
1197 domain_exit(domain);
1198 }
Weidong Hanc7151a82008-12-08 22:51:37 +08001199 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1200
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201 i = find_next_bit(iommu->domain_ids,
1202 cap_ndoms(iommu->cap), i+1);
1203 }
1204
1205 if (iommu->gcmd & DMA_GCMD_TE)
1206 iommu_disable_translation(iommu);
1207
1208 if (iommu->irq) {
1209 set_irq_data(iommu->irq, NULL);
1210 /* This will mask the irq */
1211 free_irq(iommu->irq, iommu);
1212 destroy_irq(iommu->irq);
1213 }
1214
1215 kfree(iommu->domains);
1216 kfree(iommu->domain_ids);
1217
Weidong Hand9630fe2008-12-08 11:06:32 +08001218 g_iommus[iommu->seq_id] = NULL;
1219
1220 /* if all iommus are freed, free g_iommus */
1221 for (i = 0; i < g_num_of_iommus; i++) {
1222 if (g_iommus[i])
1223 break;
1224 }
1225
1226 if (i == g_num_of_iommus)
1227 kfree(g_iommus);
1228
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001229 /* free context mapping */
1230 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001231}
1232
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001233static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001234{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001235 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001236
1237 domain = alloc_domain_mem();
1238 if (!domain)
1239 return NULL;
1240
Weidong Han8c11e792008-12-08 15:29:22 +08001241 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
Weidong Hand71a2f32008-12-07 21:13:41 +08001242 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243
1244 return domain;
1245}
1246
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001247static int iommu_attach_domain(struct dmar_domain *domain,
1248 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001249{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001250 int num;
1251 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001252 unsigned long flags;
1253
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001254 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001255
1256 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001257
1258 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1259 if (num >= ndomains) {
1260 spin_unlock_irqrestore(&iommu->lock, flags);
1261 printk(KERN_ERR "IOMMU: no free domain ids\n");
1262 return -ENOMEM;
1263 }
1264
1265 domain->id = num;
1266 set_bit(num, iommu->domain_ids);
1267 set_bit(iommu->seq_id, &domain->iommu_bmp);
1268 iommu->domains[num] = domain;
1269 spin_unlock_irqrestore(&iommu->lock, flags);
1270
1271 return 0;
1272}
1273
1274static void iommu_detach_domain(struct dmar_domain *domain,
1275 struct intel_iommu *iommu)
1276{
1277 unsigned long flags;
1278 int num, ndomains;
1279 int found = 0;
1280
1281 spin_lock_irqsave(&iommu->lock, flags);
1282 ndomains = cap_ndoms(iommu->cap);
1283 num = find_first_bit(iommu->domain_ids, ndomains);
1284 for (; num < ndomains; ) {
1285 if (iommu->domains[num] == domain) {
1286 found = 1;
1287 break;
1288 }
1289 num = find_next_bit(iommu->domain_ids,
1290 cap_ndoms(iommu->cap), num+1);
1291 }
1292
1293 if (found) {
1294 clear_bit(num, iommu->domain_ids);
1295 clear_bit(iommu->seq_id, &domain->iommu_bmp);
1296 iommu->domains[num] = NULL;
1297 }
Weidong Han8c11e792008-12-08 15:29:22 +08001298 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001299}
1300
1301static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001302static struct lock_class_key reserved_alloc_key;
1303static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001304
1305static void dmar_init_reserved_ranges(void)
1306{
1307 struct pci_dev *pdev = NULL;
1308 struct iova *iova;
1309 int i;
1310 u64 addr, size;
1311
David Millerf6611972008-02-06 01:36:23 -08001312 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001313
Mark Gross8a443df2008-03-04 14:59:31 -08001314 lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
1315 &reserved_alloc_key);
1316 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1317 &reserved_rbtree_key);
1318
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319 /* IOAPIC ranges shouldn't be accessed by DMA */
1320 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1321 IOVA_PFN(IOAPIC_RANGE_END));
1322 if (!iova)
1323 printk(KERN_ERR "Reserve IOAPIC range failed\n");
1324
1325 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1326 for_each_pci_dev(pdev) {
1327 struct resource *r;
1328
1329 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1330 r = &pdev->resource[i];
1331 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1332 continue;
1333 addr = r->start;
David Woodhousefd18de52009-05-10 23:57:41 +01001334 addr &= PHYSICAL_PAGE_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001335 size = r->end - addr;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001336 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001337 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(addr),
1338 IOVA_PFN(size + addr) - 1);
1339 if (!iova)
1340 printk(KERN_ERR "Reserve iova failed\n");
1341 }
1342 }
1343
1344}
1345
1346static void domain_reserve_special_ranges(struct dmar_domain *domain)
1347{
1348 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1349}
1350
1351static inline int guestwidth_to_adjustwidth(int gaw)
1352{
1353 int agaw;
1354 int r = (gaw - 12) % 9;
1355
1356 if (r == 0)
1357 agaw = gaw;
1358 else
1359 agaw = gaw + 9 - r;
1360 if (agaw > 64)
1361 agaw = 64;
1362 return agaw;
1363}
1364
1365static int domain_init(struct dmar_domain *domain, int guest_width)
1366{
1367 struct intel_iommu *iommu;
1368 int adjust_width, agaw;
1369 unsigned long sagaw;
1370
David Millerf6611972008-02-06 01:36:23 -08001371 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372 spin_lock_init(&domain->mapping_lock);
Weidong Hanc7151a82008-12-08 22:51:37 +08001373 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001374
1375 domain_reserve_special_ranges(domain);
1376
1377 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001378 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001379 if (guest_width > cap_mgaw(iommu->cap))
1380 guest_width = cap_mgaw(iommu->cap);
1381 domain->gaw = guest_width;
1382 adjust_width = guestwidth_to_adjustwidth(guest_width);
1383 agaw = width_to_agaw(adjust_width);
1384 sagaw = cap_sagaw(iommu->cap);
1385 if (!test_bit(agaw, &sagaw)) {
1386 /* hardware doesn't support it, choose a bigger one */
1387 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1388 agaw = find_next_bit(&sagaw, 5, agaw);
1389 if (agaw >= 5)
1390 return -ENODEV;
1391 }
1392 domain->agaw = agaw;
1393 INIT_LIST_HEAD(&domain->devices);
1394
Weidong Han8e6040972008-12-08 15:49:06 +08001395 if (ecap_coherent(iommu->ecap))
1396 domain->iommu_coherency = 1;
1397 else
1398 domain->iommu_coherency = 0;
1399
Sheng Yang58c610b2009-03-18 15:33:05 +08001400 if (ecap_sc_support(iommu->ecap))
1401 domain->iommu_snooping = 1;
1402 else
1403 domain->iommu_snooping = 0;
1404
Weidong Hanc7151a82008-12-08 22:51:37 +08001405 domain->iommu_count = 1;
1406
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001407 /* always allocate the top pgd */
1408 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
1409 if (!domain->pgd)
1410 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001411 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001412 return 0;
1413}
1414
1415static void domain_exit(struct dmar_domain *domain)
1416{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001417 struct dmar_drhd_unit *drhd;
1418 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001419 u64 end;
1420
1421 /* Domain 0 is reserved, so dont process it */
1422 if (!domain)
1423 return;
1424
1425 domain_remove_dev_info(domain);
1426 /* destroy iovas */
1427 put_iova_domain(&domain->iovad);
1428 end = DOMAIN_MAX_ADDR(domain->gaw);
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001429 end = end & (~PAGE_MASK);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001430
1431 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01001432 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001433
1434 /* free page tables */
1435 dma_pte_free_pagetable(domain, 0, end);
1436
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001437 for_each_active_iommu(iommu, drhd)
1438 if (test_bit(iommu->seq_id, &domain->iommu_bmp))
1439 iommu_detach_domain(domain, iommu);
1440
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001441 free_domain_mem(domain);
1442}
1443
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001444static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1445 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001446{
1447 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001448 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001449 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001450 struct dma_pte *pgd;
1451 unsigned long num;
1452 unsigned long ndomains;
1453 int id;
1454 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001455 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001456
1457 pr_debug("Set context mapping for %02x:%02x.%d\n",
1458 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001459
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001460 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001461 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1462 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001463
David Woodhouse276dbf92009-04-04 01:45:37 +01001464 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001465 if (!iommu)
1466 return -ENODEV;
1467
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468 context = device_to_context_entry(iommu, bus, devfn);
1469 if (!context)
1470 return -ENOMEM;
1471 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001472 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473 spin_unlock_irqrestore(&iommu->lock, flags);
1474 return 0;
1475 }
1476
Weidong Hanea6606b2008-12-08 23:08:15 +08001477 id = domain->id;
1478 pgd = domain->pgd;
1479
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001480 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1481 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001482 int found = 0;
1483
1484 /* find an available domain id for this device in iommu */
1485 ndomains = cap_ndoms(iommu->cap);
1486 num = find_first_bit(iommu->domain_ids, ndomains);
1487 for (; num < ndomains; ) {
1488 if (iommu->domains[num] == domain) {
1489 id = num;
1490 found = 1;
1491 break;
1492 }
1493 num = find_next_bit(iommu->domain_ids,
1494 cap_ndoms(iommu->cap), num+1);
1495 }
1496
1497 if (found == 0) {
1498 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1499 if (num >= ndomains) {
1500 spin_unlock_irqrestore(&iommu->lock, flags);
1501 printk(KERN_ERR "IOMMU: no free domain ids\n");
1502 return -EFAULT;
1503 }
1504
1505 set_bit(num, iommu->domain_ids);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001506 set_bit(iommu->seq_id, &domain->iommu_bmp);
Weidong Hanea6606b2008-12-08 23:08:15 +08001507 iommu->domains[num] = domain;
1508 id = num;
1509 }
1510
1511 /* Skip top levels of page tables for
1512 * iommu which has less agaw than default.
1513 */
1514 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1515 pgd = phys_to_virt(dma_pte_addr(pgd));
1516 if (!dma_pte_present(pgd)) {
1517 spin_unlock_irqrestore(&iommu->lock, flags);
1518 return -ENOMEM;
1519 }
1520 }
1521 }
1522
1523 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001524
Yu Zhao93a23a72009-05-18 13:51:37 +08001525 if (translation != CONTEXT_TT_PASS_THROUGH) {
1526 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1527 translation = info ? CONTEXT_TT_DEV_IOTLB :
1528 CONTEXT_TT_MULTI_LEVEL;
1529 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001530 /*
1531 * In pass through mode, AW must be programmed to indicate the largest
1532 * AGAW value supported by hardware. And ASR is ignored by hardware.
1533 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001534 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001535 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001536 else {
1537 context_set_address_root(context, virt_to_phys(pgd));
1538 context_set_address_width(context, iommu->agaw);
1539 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001540
1541 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001542 context_set_fault_enable(context);
1543 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001544 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001546 /*
1547 * It's a non-present to present mapping. If hardware doesn't cache
1548 * non-present entry we only need to flush the write-buffer. If the
1549 * _does_ cache non-present entries, then it does so in the special
1550 * domain #0, which we have to flush:
1551 */
1552 if (cap_caching_mode(iommu->cap)) {
1553 iommu->flush.flush_context(iommu, 0,
1554 (((u16)bus) << 8) | devfn,
1555 DMA_CCMD_MASK_NOBIT,
1556 DMA_CCMD_DEVICE_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001557 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001558 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001559 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001560 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001561 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001562 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001563
1564 spin_lock_irqsave(&domain->iommu_lock, flags);
1565 if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
1566 domain->iommu_count++;
Sheng Yang58c610b2009-03-18 15:33:05 +08001567 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001568 }
1569 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570 return 0;
1571}
1572
1573static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001574domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1575 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001576{
1577 int ret;
1578 struct pci_dev *tmp, *parent;
1579
David Woodhouse276dbf92009-04-04 01:45:37 +01001580 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001581 pdev->bus->number, pdev->devfn,
1582 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583 if (ret)
1584 return ret;
1585
1586 /* dependent device mapping */
1587 tmp = pci_find_upstream_pcie_bridge(pdev);
1588 if (!tmp)
1589 return 0;
1590 /* Secondary interface's bus number and devfn 0 */
1591 parent = pdev->bus->self;
1592 while (parent != tmp) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001593 ret = domain_context_mapping_one(domain,
1594 pci_domain_nr(parent->bus),
1595 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001596 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 if (ret)
1598 return ret;
1599 parent = parent->bus->self;
1600 }
1601 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
1602 return domain_context_mapping_one(domain,
David Woodhouse276dbf92009-04-04 01:45:37 +01001603 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001604 tmp->subordinate->number, 0,
1605 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606 else /* this is a legacy PCI bridge */
1607 return domain_context_mapping_one(domain,
David Woodhouse276dbf92009-04-04 01:45:37 +01001608 pci_domain_nr(tmp->bus),
1609 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001610 tmp->devfn,
1611 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001612}
1613
Weidong Han5331fe62008-12-08 23:00:00 +08001614static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615{
1616 int ret;
1617 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001618 struct intel_iommu *iommu;
1619
David Woodhouse276dbf92009-04-04 01:45:37 +01001620 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1621 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001622 if (!iommu)
1623 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624
David Woodhouse276dbf92009-04-04 01:45:37 +01001625 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626 if (!ret)
1627 return ret;
1628 /* dependent device mapping */
1629 tmp = pci_find_upstream_pcie_bridge(pdev);
1630 if (!tmp)
1631 return ret;
1632 /* Secondary interface's bus number and devfn 0 */
1633 parent = pdev->bus->self;
1634 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001635 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf92009-04-04 01:45:37 +01001636 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637 if (!ret)
1638 return ret;
1639 parent = parent->bus->self;
1640 }
1641 if (tmp->is_pcie)
David Woodhouse276dbf92009-04-04 01:45:37 +01001642 return device_context_mapped(iommu, tmp->subordinate->number,
1643 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001644 else
David Woodhouse276dbf92009-04-04 01:45:37 +01001645 return device_context_mapped(iommu, tmp->bus->number,
1646 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001647}
1648
1649static int
1650domain_page_mapping(struct dmar_domain *domain, dma_addr_t iova,
1651 u64 hpa, size_t size, int prot)
1652{
1653 u64 start_pfn, end_pfn;
1654 struct dma_pte *pte;
1655 int index;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001656 int addr_width = agaw_to_width(domain->agaw);
1657
David Woodhouse66eae842009-06-27 19:00:32 +01001658 BUG_ON(hpa >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659
1660 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1661 return -EINVAL;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001662 iova &= PAGE_MASK;
1663 start_pfn = ((u64)hpa) >> VTD_PAGE_SHIFT;
1664 end_pfn = (VTD_PAGE_ALIGN(((u64)hpa) + size)) >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665 index = 0;
1666 while (start_pfn < end_pfn) {
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001667 pte = addr_to_dma_pte(domain, iova + VTD_PAGE_SIZE * index);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668 if (!pte)
1669 return -ENOMEM;
1670 /* We don't need lock here, nobody else
1671 * touches the iova range
1672 */
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001673 BUG_ON(dma_pte_addr(pte));
David Woodhousedd4e8312009-06-27 16:21:20 +01001674 dma_set_pte_pfn(pte, start_pfn);
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001675 dma_set_pte_prot(pte, prot);
Sheng Yang9cf06692009-03-18 15:33:07 +08001676 if (prot & DMA_PTE_SNP)
1677 dma_set_pte_snp(pte);
Weidong Han5331fe62008-12-08 23:00:00 +08001678 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001679 start_pfn++;
1680 index++;
1681 }
1682 return 0;
1683}
1684
Weidong Hanc7151a82008-12-08 22:51:37 +08001685static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686{
Weidong Hanc7151a82008-12-08 22:51:37 +08001687 if (!iommu)
1688 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001689
1690 clear_context_table(iommu, bus, devfn);
1691 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001692 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001693 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001694}
1695
1696static void domain_remove_dev_info(struct dmar_domain *domain)
1697{
1698 struct device_domain_info *info;
1699 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001700 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001701
1702 spin_lock_irqsave(&device_domain_lock, flags);
1703 while (!list_empty(&domain->devices)) {
1704 info = list_entry(domain->devices.next,
1705 struct device_domain_info, link);
1706 list_del(&info->link);
1707 list_del(&info->global);
1708 if (info->dev)
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001709 info->dev->dev.archdata.iommu = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710 spin_unlock_irqrestore(&device_domain_lock, flags);
1711
Yu Zhao93a23a72009-05-18 13:51:37 +08001712 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf92009-04-04 01:45:37 +01001713 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001714 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715 free_devinfo_mem(info);
1716
1717 spin_lock_irqsave(&device_domain_lock, flags);
1718 }
1719 spin_unlock_irqrestore(&device_domain_lock, flags);
1720}
1721
1722/*
1723 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001724 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725 */
Kay, Allen M38717942008-09-09 18:37:29 +03001726static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001727find_domain(struct pci_dev *pdev)
1728{
1729 struct device_domain_info *info;
1730
1731 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001732 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001733 if (info)
1734 return info->domain;
1735 return NULL;
1736}
1737
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001738/* domain is initialized */
1739static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1740{
1741 struct dmar_domain *domain, *found = NULL;
1742 struct intel_iommu *iommu;
1743 struct dmar_drhd_unit *drhd;
1744 struct device_domain_info *info, *tmp;
1745 struct pci_dev *dev_tmp;
1746 unsigned long flags;
1747 int bus = 0, devfn = 0;
David Woodhouse276dbf92009-04-04 01:45:37 +01001748 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001749 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001750
1751 domain = find_domain(pdev);
1752 if (domain)
1753 return domain;
1754
David Woodhouse276dbf92009-04-04 01:45:37 +01001755 segment = pci_domain_nr(pdev->bus);
1756
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001757 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1758 if (dev_tmp) {
1759 if (dev_tmp->is_pcie) {
1760 bus = dev_tmp->subordinate->number;
1761 devfn = 0;
1762 } else {
1763 bus = dev_tmp->bus->number;
1764 devfn = dev_tmp->devfn;
1765 }
1766 spin_lock_irqsave(&device_domain_lock, flags);
1767 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001768 if (info->segment == segment &&
1769 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001770 found = info->domain;
1771 break;
1772 }
1773 }
1774 spin_unlock_irqrestore(&device_domain_lock, flags);
1775 /* pcie-pci bridge already has a domain, uses it */
1776 if (found) {
1777 domain = found;
1778 goto found_domain;
1779 }
1780 }
1781
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001782 domain = alloc_domain();
1783 if (!domain)
1784 goto error;
1785
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001786 /* Allocate new domain for the device */
1787 drhd = dmar_find_matched_drhd_unit(pdev);
1788 if (!drhd) {
1789 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1790 pci_name(pdev));
1791 return NULL;
1792 }
1793 iommu = drhd->iommu;
1794
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001795 ret = iommu_attach_domain(domain, iommu);
1796 if (ret) {
1797 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001798 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001799 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001800
1801 if (domain_init(domain, gaw)) {
1802 domain_exit(domain);
1803 goto error;
1804 }
1805
1806 /* register pcie-to-pci device */
1807 if (dev_tmp) {
1808 info = alloc_devinfo_mem();
1809 if (!info) {
1810 domain_exit(domain);
1811 goto error;
1812 }
David Woodhouse276dbf92009-04-04 01:45:37 +01001813 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814 info->bus = bus;
1815 info->devfn = devfn;
1816 info->dev = NULL;
1817 info->domain = domain;
1818 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08001819 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001820
1821 /* pcie-to-pci bridge already has a domain, uses it */
1822 found = NULL;
1823 spin_lock_irqsave(&device_domain_lock, flags);
1824 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001825 if (tmp->segment == segment &&
1826 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827 found = tmp->domain;
1828 break;
1829 }
1830 }
1831 if (found) {
1832 free_devinfo_mem(info);
1833 domain_exit(domain);
1834 domain = found;
1835 } else {
1836 list_add(&info->link, &domain->devices);
1837 list_add(&info->global, &device_domain_list);
1838 }
1839 spin_unlock_irqrestore(&device_domain_lock, flags);
1840 }
1841
1842found_domain:
1843 info = alloc_devinfo_mem();
1844 if (!info)
1845 goto error;
David Woodhouse276dbf92009-04-04 01:45:37 +01001846 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001847 info->bus = pdev->bus->number;
1848 info->devfn = pdev->devfn;
1849 info->dev = pdev;
1850 info->domain = domain;
1851 spin_lock_irqsave(&device_domain_lock, flags);
1852 /* somebody is fast */
1853 found = find_domain(pdev);
1854 if (found != NULL) {
1855 spin_unlock_irqrestore(&device_domain_lock, flags);
1856 if (found != domain) {
1857 domain_exit(domain);
1858 domain = found;
1859 }
1860 free_devinfo_mem(info);
1861 return domain;
1862 }
1863 list_add(&info->link, &domain->devices);
1864 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001865 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866 spin_unlock_irqrestore(&device_domain_lock, flags);
1867 return domain;
1868error:
1869 /* recheck it here, maybe others set it */
1870 return find_domain(pdev);
1871}
1872
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001873static int iommu_identity_mapping;
1874
David Woodhouseb2132032009-06-26 18:50:28 +01001875static int iommu_domain_identity_map(struct dmar_domain *domain,
1876 unsigned long long start,
1877 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879 unsigned long size;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001880 unsigned long long base;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881
1882 /* The address might not be aligned */
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001883 base = start & PAGE_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884 size = end - base;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001885 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001886 if (!reserve_iova(&domain->iovad, IOVA_PFN(base),
1887 IOVA_PFN(base + size) - 1)) {
1888 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01001889 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890 }
1891
David Woodhouseb2132032009-06-26 18:50:28 +01001892 pr_debug("Mapping reserved region %lx@%llx for domain %d\n",
1893 size, base, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894 /*
1895 * RMRR range might have overlap with physical memory range,
1896 * clear it first
1897 */
David Woodhouse595badf2009-06-27 22:09:11 +01001898 dma_pte_clear_range(domain, base >> VTD_PAGE_SHIFT,
1899 (base + size - 1) >> VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001900
David Woodhouseb2132032009-06-26 18:50:28 +01001901 return domain_page_mapping(domain, base, base, size,
1902 DMA_PTE_READ|DMA_PTE_WRITE);
1903}
1904
1905static int iommu_prepare_identity_map(struct pci_dev *pdev,
1906 unsigned long long start,
1907 unsigned long long end)
1908{
1909 struct dmar_domain *domain;
1910 int ret;
1911
1912 printk(KERN_INFO
1913 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
1914 pci_name(pdev), start, end);
1915
David Woodhousec7ab48d2009-06-26 19:10:36 +01001916 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01001917 if (!domain)
1918 return -ENOMEM;
1919
1920 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921 if (ret)
1922 goto error;
1923
1924 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001925 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01001926 if (ret)
1927 goto error;
1928
1929 return 0;
1930
1931 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932 domain_exit(domain);
1933 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001934}
1935
1936static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
1937 struct pci_dev *pdev)
1938{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001939 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001940 return 0;
1941 return iommu_prepare_identity_map(pdev, rmrr->base_address,
1942 rmrr->end_address + 1);
1943}
1944
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001945#ifdef CONFIG_DMAR_FLOPPY_WA
1946static inline void iommu_prepare_isa(void)
1947{
1948 struct pci_dev *pdev;
1949 int ret;
1950
1951 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
1952 if (!pdev)
1953 return;
1954
David Woodhousec7ab48d2009-06-26 19:10:36 +01001955 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001956 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
1957
1958 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01001959 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
1960 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001961
1962}
1963#else
1964static inline void iommu_prepare_isa(void)
1965{
1966 return;
1967}
1968#endif /* !CONFIG_DMAR_FLPY_WA */
1969
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001970/* Initialize each context entry as pass through.*/
1971static int __init init_context_pass_through(void)
1972{
1973 struct pci_dev *pdev = NULL;
1974 struct dmar_domain *domain;
1975 int ret;
1976
1977 for_each_pci_dev(pdev) {
1978 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
1979 ret = domain_context_mapping(domain, pdev,
1980 CONTEXT_TT_PASS_THROUGH);
1981 if (ret)
1982 return ret;
1983 }
1984 return 0;
1985}
1986
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001987static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01001988
1989static int __init si_domain_work_fn(unsigned long start_pfn,
1990 unsigned long end_pfn, void *datax)
1991{
1992 int *ret = datax;
1993
1994 *ret = iommu_domain_identity_map(si_domain,
1995 (uint64_t)start_pfn << PAGE_SHIFT,
1996 (uint64_t)end_pfn << PAGE_SHIFT);
1997 return *ret;
1998
1999}
2000
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002001static int si_domain_init(void)
2002{
2003 struct dmar_drhd_unit *drhd;
2004 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002005 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002006
2007 si_domain = alloc_domain();
2008 if (!si_domain)
2009 return -EFAULT;
2010
David Woodhousec7ab48d2009-06-26 19:10:36 +01002011 pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002012
2013 for_each_active_iommu(iommu, drhd) {
2014 ret = iommu_attach_domain(si_domain, iommu);
2015 if (ret) {
2016 domain_exit(si_domain);
2017 return -EFAULT;
2018 }
2019 }
2020
2021 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2022 domain_exit(si_domain);
2023 return -EFAULT;
2024 }
2025
2026 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2027
David Woodhousec7ab48d2009-06-26 19:10:36 +01002028 for_each_online_node(nid) {
2029 work_with_active_regions(nid, si_domain_work_fn, &ret);
2030 if (ret)
2031 return ret;
2032 }
2033
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002034 return 0;
2035}
2036
2037static void domain_remove_one_dev_info(struct dmar_domain *domain,
2038 struct pci_dev *pdev);
2039static int identity_mapping(struct pci_dev *pdev)
2040{
2041 struct device_domain_info *info;
2042
2043 if (likely(!iommu_identity_mapping))
2044 return 0;
2045
2046
2047 list_for_each_entry(info, &si_domain->devices, link)
2048 if (info->dev == pdev)
2049 return 1;
2050 return 0;
2051}
2052
2053static int domain_add_dev_info(struct dmar_domain *domain,
2054 struct pci_dev *pdev)
2055{
2056 struct device_domain_info *info;
2057 unsigned long flags;
2058
2059 info = alloc_devinfo_mem();
2060 if (!info)
2061 return -ENOMEM;
2062
2063 info->segment = pci_domain_nr(pdev->bus);
2064 info->bus = pdev->bus->number;
2065 info->devfn = pdev->devfn;
2066 info->dev = pdev;
2067 info->domain = domain;
2068
2069 spin_lock_irqsave(&device_domain_lock, flags);
2070 list_add(&info->link, &domain->devices);
2071 list_add(&info->global, &device_domain_list);
2072 pdev->dev.archdata.iommu = info;
2073 spin_unlock_irqrestore(&device_domain_lock, flags);
2074
2075 return 0;
2076}
2077
2078static int iommu_prepare_static_identity_mapping(void)
2079{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002080 struct pci_dev *pdev = NULL;
2081 int ret;
2082
2083 ret = si_domain_init();
2084 if (ret)
2085 return -EFAULT;
2086
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002087 for_each_pci_dev(pdev) {
David Woodhousec7ab48d2009-06-26 19:10:36 +01002088 printk(KERN_INFO "IOMMU: identity mapping for device %s\n",
2089 pci_name(pdev));
2090
2091 ret = domain_context_mapping(si_domain, pdev,
2092 CONTEXT_TT_MULTI_LEVEL);
2093 if (ret)
2094 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002095 ret = domain_add_dev_info(si_domain, pdev);
2096 if (ret)
2097 return ret;
2098 }
2099
2100 return 0;
2101}
2102
2103int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002104{
2105 struct dmar_drhd_unit *drhd;
2106 struct dmar_rmrr_unit *rmrr;
2107 struct pci_dev *pdev;
2108 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002109 int i, ret;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002110 int pass_through = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002111
2112 /*
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002113 * In case pass through can not be enabled, iommu tries to use identity
2114 * mapping.
2115 */
2116 if (iommu_pass_through)
2117 iommu_identity_mapping = 1;
2118
2119 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002120 * for each drhd
2121 * allocate root
2122 * initialize and program root entry to not present
2123 * endfor
2124 */
2125 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002126 g_num_of_iommus++;
2127 /*
2128 * lock not needed as this is only incremented in the single
2129 * threaded kernel __init code path all other access are read
2130 * only
2131 */
2132 }
2133
Weidong Hand9630fe2008-12-08 11:06:32 +08002134 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2135 GFP_KERNEL);
2136 if (!g_iommus) {
2137 printk(KERN_ERR "Allocating global iommu array failed\n");
2138 ret = -ENOMEM;
2139 goto error;
2140 }
2141
mark gross80b20dd2008-04-18 13:53:58 -07002142 deferred_flush = kzalloc(g_num_of_iommus *
2143 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2144 if (!deferred_flush) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002145 kfree(g_iommus);
mark gross5e0d2a62008-03-04 15:22:08 -08002146 ret = -ENOMEM;
2147 goto error;
2148 }
2149
mark gross5e0d2a62008-03-04 15:22:08 -08002150 for_each_drhd_unit(drhd) {
2151 if (drhd->ignored)
2152 continue;
Suresh Siddha1886e8a2008-07-10 11:16:37 -07002153
2154 iommu = drhd->iommu;
Weidong Hand9630fe2008-12-08 11:06:32 +08002155 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002156
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002157 ret = iommu_init_domains(iommu);
2158 if (ret)
2159 goto error;
2160
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002161 /*
2162 * TBD:
2163 * we could share the same root & context tables
2164 * amoung all IOMMU's. Need to Split it later.
2165 */
2166 ret = iommu_alloc_root_entry(iommu);
2167 if (ret) {
2168 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2169 goto error;
2170 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002171 if (!ecap_pass_through(iommu->ecap))
2172 pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002173 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002174 if (iommu_pass_through)
2175 if (!pass_through) {
2176 printk(KERN_INFO
2177 "Pass Through is not supported by hardware.\n");
2178 iommu_pass_through = 0;
2179 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002180
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002181 /*
2182 * Start from the sane iommu hardware state.
2183 */
Youquan Songa77b67d2008-10-16 16:31:56 -07002184 for_each_drhd_unit(drhd) {
2185 if (drhd->ignored)
2186 continue;
2187
2188 iommu = drhd->iommu;
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002189
2190 /*
2191 * If the queued invalidation is already initialized by us
2192 * (for example, while enabling interrupt-remapping) then
2193 * we got the things already rolling from a sane state.
2194 */
2195 if (iommu->qi)
2196 continue;
2197
2198 /*
2199 * Clear any previous faults.
2200 */
2201 dmar_fault(-1, iommu);
2202 /*
2203 * Disable queued invalidation if supported and already enabled
2204 * before OS handover.
2205 */
2206 dmar_disable_qi(iommu);
2207 }
2208
2209 for_each_drhd_unit(drhd) {
2210 if (drhd->ignored)
2211 continue;
2212
2213 iommu = drhd->iommu;
2214
Youquan Songa77b67d2008-10-16 16:31:56 -07002215 if (dmar_enable_qi(iommu)) {
2216 /*
2217 * Queued Invalidate not enabled, use Register Based
2218 * Invalidate
2219 */
2220 iommu->flush.flush_context = __iommu_flush_context;
2221 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
2222 printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002223 "invalidation\n",
2224 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002225 } else {
2226 iommu->flush.flush_context = qi_flush_context;
2227 iommu->flush.flush_iotlb = qi_flush_iotlb;
2228 printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002229 "invalidation\n",
2230 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002231 }
2232 }
2233
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002234 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002235 * If pass through is set and enabled, context entries of all pci
2236 * devices are intialized by pass through translation type.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002237 */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002238 if (iommu_pass_through) {
2239 ret = init_context_pass_through();
2240 if (ret) {
2241 printk(KERN_ERR "IOMMU: Pass through init failed.\n");
2242 iommu_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002243 }
2244 }
2245
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002246 /*
2247 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002248 * identity mappings for rmrr, gfx, and isa and may fall back to static
2249 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002250 */
2251 if (!iommu_pass_through) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002252 if (iommu_identity_mapping)
2253 iommu_prepare_static_identity_mapping();
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002254 /*
2255 * For each rmrr
2256 * for each dev attached to rmrr
2257 * do
2258 * locate drhd for dev, alloc domain for dev
2259 * allocate free domain
2260 * allocate page table entries for rmrr
2261 * if context not allocated for bus
2262 * allocate and init context
2263 * set present in root table for this bus
2264 * init context with domain, translation etc
2265 * endfor
2266 * endfor
2267 */
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002268 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002269 for_each_rmrr_units(rmrr) {
2270 for (i = 0; i < rmrr->devices_cnt; i++) {
2271 pdev = rmrr->devices[i];
2272 /*
2273 * some BIOS lists non-exist devices in DMAR
2274 * table.
2275 */
2276 if (!pdev)
2277 continue;
2278 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2279 if (ret)
2280 printk(KERN_ERR
2281 "IOMMU: mapping reserved region failed\n");
2282 }
2283 }
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07002284
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002285 iommu_prepare_isa();
2286 }
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002287
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002288 /*
2289 * for each drhd
2290 * enable fault log
2291 * global invalidate context cache
2292 * global invalidate iotlb
2293 * enable translation
2294 */
2295 for_each_drhd_unit(drhd) {
2296 if (drhd->ignored)
2297 continue;
2298 iommu = drhd->iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002299
2300 iommu_flush_write_buffer(iommu);
2301
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002302 ret = dmar_set_interrupt(iommu);
2303 if (ret)
2304 goto error;
2305
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002306 iommu_set_root_entry(iommu);
2307
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002308 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002309 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002310 iommu_disable_protect_mem_regions(iommu);
2311
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002312 ret = iommu_enable_translation(iommu);
2313 if (ret)
2314 goto error;
2315 }
2316
2317 return 0;
2318error:
2319 for_each_drhd_unit(drhd) {
2320 if (drhd->ignored)
2321 continue;
2322 iommu = drhd->iommu;
2323 free_iommu(iommu);
2324 }
Weidong Hand9630fe2008-12-08 11:06:32 +08002325 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002326 return ret;
2327}
2328
2329static inline u64 aligned_size(u64 host_addr, size_t size)
2330{
2331 u64 addr;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002332 addr = (host_addr & (~PAGE_MASK)) + size;
2333 return PAGE_ALIGN(addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002334}
2335
2336struct iova *
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002337iommu_alloc_iova(struct dmar_domain *domain, size_t size, u64 end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002338{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002339 struct iova *piova;
2340
2341 /* Make sure it's in range */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002342 end = min_t(u64, DOMAIN_MAX_ADDR(domain->gaw), end);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002343 if (!size || (IOVA_START_ADDR + size > end))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002344 return NULL;
2345
2346 piova = alloc_iova(&domain->iovad,
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002347 size >> PAGE_SHIFT, IOVA_PFN(end), 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002348 return piova;
2349}
2350
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002351static struct iova *
2352__intel_alloc_iova(struct device *dev, struct dmar_domain *domain,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002353 size_t size, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002354{
2355 struct pci_dev *pdev = to_pci_dev(dev);
2356 struct iova *iova = NULL;
2357
Yang Hongyang284901a2009-04-06 19:01:15 -07002358 if (dma_mask <= DMA_BIT_MASK(32) || dmar_forcedac)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002359 iova = iommu_alloc_iova(domain, size, dma_mask);
2360 else {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002361 /*
2362 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002363 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002364 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002365 */
Yang Hongyang284901a2009-04-06 19:01:15 -07002366 iova = iommu_alloc_iova(domain, size, DMA_BIT_MASK(32));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002367 if (!iova)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002368 iova = iommu_alloc_iova(domain, size, dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002369 }
2370
2371 if (!iova) {
2372 printk(KERN_ERR"Allocating iova for %s failed", pci_name(pdev));
2373 return NULL;
2374 }
2375
2376 return iova;
2377}
2378
2379static struct dmar_domain *
2380get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002381{
2382 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002383 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002384
2385 domain = get_domain_for_dev(pdev,
2386 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2387 if (!domain) {
2388 printk(KERN_ERR
2389 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002390 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002391 }
2392
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002393 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002394 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002395 ret = domain_context_mapping(domain, pdev,
2396 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002397 if (ret) {
2398 printk(KERN_ERR
2399 "Domain context map for %s failed",
2400 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002401 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002402 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002403 }
2404
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002405 return domain;
2406}
2407
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002408static int iommu_dummy(struct pci_dev *pdev)
2409{
2410 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2411}
2412
2413/* Check if the pdev needs to go through non-identity map and unmap process.*/
2414static int iommu_no_mapping(struct pci_dev *pdev)
2415{
2416 int found;
2417
2418 if (!iommu_identity_mapping)
2419 return iommu_dummy(pdev);
2420
2421 found = identity_mapping(pdev);
2422 if (found) {
2423 if (pdev->dma_mask > DMA_BIT_MASK(32))
2424 return 1;
2425 else {
2426 /*
2427 * 32 bit DMA is removed from si_domain and fall back
2428 * to non-identity mapping.
2429 */
2430 domain_remove_one_dev_info(si_domain, pdev);
2431 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2432 pci_name(pdev));
2433 return 0;
2434 }
2435 } else {
2436 /*
2437 * In case of a detached 64 bit DMA device from vm, the device
2438 * is put into si_domain for identity mapping.
2439 */
2440 if (pdev->dma_mask > DMA_BIT_MASK(32)) {
2441 int ret;
2442 ret = domain_add_dev_info(si_domain, pdev);
2443 if (!ret) {
2444 printk(KERN_INFO "64bit %s uses identity mapping\n",
2445 pci_name(pdev));
2446 return 1;
2447 }
2448 }
2449 }
2450
2451 return iommu_dummy(pdev);
2452}
2453
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002454static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2455 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002456{
2457 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002458 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002459 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002460 struct iova *iova;
2461 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002462 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002463 struct intel_iommu *iommu;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002464
2465 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002466
2467 if (iommu_no_mapping(pdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002468 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002469
2470 domain = get_valid_domain_for_dev(pdev);
2471 if (!domain)
2472 return 0;
2473
Weidong Han8c11e792008-12-08 15:29:22 +08002474 iommu = domain_get_iommu(domain);
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002475 size = aligned_size((u64)paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002476
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002477 iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002478 if (!iova)
2479 goto error;
2480
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002481 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002482
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002483 /*
2484 * Check if DMAR supports zero-length reads on write only
2485 * mappings..
2486 */
2487 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002488 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002489 prot |= DMA_PTE_READ;
2490 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2491 prot |= DMA_PTE_WRITE;
2492 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002493 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002494 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002495 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002496 * is not a big problem
2497 */
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002498 ret = domain_page_mapping(domain, start_paddr,
David Woodhousefd18de52009-05-10 23:57:41 +01002499 ((u64)paddr) & PHYSICAL_PAGE_MASK,
2500 size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002501 if (ret)
2502 goto error;
2503
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002504 /* it's a non-present to present mapping. Only flush if caching mode */
2505 if (cap_caching_mode(iommu->cap))
2506 iommu_flush_iotlb_psi(iommu, 0, start_paddr,
2507 size >> VTD_PAGE_SHIFT);
2508 else
Weidong Han8c11e792008-12-08 15:29:22 +08002509 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002510
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002511 return start_paddr + ((u64)paddr & (~PAGE_MASK));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002512
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002513error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002514 if (iova)
2515 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002516 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002517 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002518 return 0;
2519}
2520
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002521static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2522 unsigned long offset, size_t size,
2523 enum dma_data_direction dir,
2524 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002525{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002526 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2527 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002528}
2529
mark gross5e0d2a62008-03-04 15:22:08 -08002530static void flush_unmaps(void)
2531{
mark gross80b20dd2008-04-18 13:53:58 -07002532 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002533
mark gross5e0d2a62008-03-04 15:22:08 -08002534 timer_on = 0;
2535
2536 /* just flush them all */
2537 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002538 struct intel_iommu *iommu = g_iommus[i];
2539 if (!iommu)
2540 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002541
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002542 if (!deferred_flush[i].next)
2543 continue;
2544
2545 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002546 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002547 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002548 unsigned long mask;
2549 struct iova *iova = deferred_flush[i].iova[j];
2550
2551 mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
2552 mask = ilog2(mask >> VTD_PAGE_SHIFT);
2553 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2554 iova->pfn_lo << PAGE_SHIFT, mask);
2555 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002556 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002557 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002558 }
2559
mark gross5e0d2a62008-03-04 15:22:08 -08002560 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002561}
2562
2563static void flush_unmaps_timeout(unsigned long data)
2564{
mark gross80b20dd2008-04-18 13:53:58 -07002565 unsigned long flags;
2566
2567 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002568 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002569 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002570}
2571
2572static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2573{
2574 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002575 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002576 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002577
2578 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002579 if (list_size == HIGH_WATER_MARK)
2580 flush_unmaps();
2581
Weidong Han8c11e792008-12-08 15:29:22 +08002582 iommu = domain_get_iommu(dom);
2583 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002584
mark gross80b20dd2008-04-18 13:53:58 -07002585 next = deferred_flush[iommu_id].next;
2586 deferred_flush[iommu_id].domain[next] = dom;
2587 deferred_flush[iommu_id].iova[next] = iova;
2588 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002589
2590 if (!timer_on) {
2591 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2592 timer_on = 1;
2593 }
2594 list_size++;
2595 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2596}
2597
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002598static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2599 size_t size, enum dma_data_direction dir,
2600 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002601{
2602 struct pci_dev *pdev = to_pci_dev(dev);
2603 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002604 unsigned long start_addr;
2605 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002606 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002607
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002608 if (iommu_no_mapping(pdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002609 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002610
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002611 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002612 BUG_ON(!domain);
2613
Weidong Han8c11e792008-12-08 15:29:22 +08002614 iommu = domain_get_iommu(domain);
2615
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002616 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2617 if (!iova)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002618 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002619
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002620 start_addr = iova->pfn_lo << PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002621 size = aligned_size((u64)dev_addr, size);
2622
David Woodhouse4cf2e752009-02-11 17:23:43 +00002623 pr_debug("Device %s unmapping: %zx@%llx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002624 pci_name(pdev), size, (unsigned long long)start_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002625
2626 /* clear the whole page */
David Woodhouse595badf2009-06-27 22:09:11 +01002627 dma_pte_clear_range(domain, start_addr >> VTD_PAGE_SHIFT,
2628 (start_addr + size - 1) >> VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002629 /* free page tables */
2630 dma_pte_free_pagetable(domain, start_addr, start_addr + size);
mark gross5e0d2a62008-03-04 15:22:08 -08002631 if (intel_iommu_strict) {
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002632 iommu_flush_iotlb_psi(iommu, domain->id, start_addr,
2633 size >> VTD_PAGE_SHIFT);
mark gross5e0d2a62008-03-04 15:22:08 -08002634 /* free iova */
2635 __free_iova(&domain->iovad, iova);
2636 } else {
2637 add_unmap(domain, iova);
2638 /*
2639 * queue up the release of the unmap to save the 1/6th of the
2640 * cpu used up by the iotlb flush operation...
2641 */
mark gross5e0d2a62008-03-04 15:22:08 -08002642 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002643}
2644
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002645static void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
2646 int dir)
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002647{
2648 intel_unmap_page(dev, dev_addr, size, dir, NULL);
2649}
2650
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002651static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2652 dma_addr_t *dma_handle, gfp_t flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002653{
2654 void *vaddr;
2655 int order;
2656
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002657 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002658 order = get_order(size);
2659 flags &= ~(GFP_DMA | GFP_DMA32);
2660
2661 vaddr = (void *)__get_free_pages(flags, order);
2662 if (!vaddr)
2663 return NULL;
2664 memset(vaddr, 0, size);
2665
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002666 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2667 DMA_BIDIRECTIONAL,
2668 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002669 if (*dma_handle)
2670 return vaddr;
2671 free_pages((unsigned long)vaddr, order);
2672 return NULL;
2673}
2674
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002675static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2676 dma_addr_t dma_handle)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002677{
2678 int order;
2679
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002680 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002681 order = get_order(size);
2682
2683 intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
2684 free_pages((unsigned long)vaddr, order);
2685}
2686
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002687static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2688 int nelems, enum dma_data_direction dir,
2689 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690{
2691 int i;
2692 struct pci_dev *pdev = to_pci_dev(hwdev);
2693 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002694 unsigned long start_addr;
2695 struct iova *iova;
2696 size_t size = 0;
David Woodhouse4cf2e752009-02-11 17:23:43 +00002697 phys_addr_t addr;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002698 struct scatterlist *sg;
Weidong Han8c11e792008-12-08 15:29:22 +08002699 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002700
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002701 if (iommu_no_mapping(pdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002702 return;
2703
2704 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08002705 BUG_ON(!domain);
2706
2707 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002708
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002709 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002710 if (!iova)
2711 return;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002712 for_each_sg(sglist, sg, nelems, i) {
David Woodhouse4cf2e752009-02-11 17:23:43 +00002713 addr = page_to_phys(sg_page(sg)) + sg->offset;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002714 size += aligned_size((u64)addr, sg->length);
2715 }
2716
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002717 start_addr = iova->pfn_lo << PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002718
2719 /* clear the whole page */
David Woodhouse595badf2009-06-27 22:09:11 +01002720 dma_pte_clear_range(domain, start_addr >> VTD_PAGE_SHIFT,
2721 (start_addr + size - 1) >> VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002722 /* free page tables */
2723 dma_pte_free_pagetable(domain, start_addr, start_addr + size);
2724
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002725 iommu_flush_iotlb_psi(iommu, domain->id, start_addr,
2726 size >> VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002727
2728 /* free iova */
2729 __free_iova(&domain->iovad, iova);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002730}
2731
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002732static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002733 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002734{
2735 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002736 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002737
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002738 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02002739 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00002740 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002741 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002742 }
2743 return nelems;
2744}
2745
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002746static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
2747 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002748{
David Woodhouse4cf2e752009-02-11 17:23:43 +00002749 phys_addr_t addr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002750 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002751 struct pci_dev *pdev = to_pci_dev(hwdev);
2752 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002753 size_t size = 0;
2754 int prot = 0;
2755 size_t offset = 0;
2756 struct iova *iova = NULL;
2757 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002758 struct scatterlist *sg;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002759 unsigned long start_addr;
Weidong Han8c11e792008-12-08 15:29:22 +08002760 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002761
2762 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002763 if (iommu_no_mapping(pdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002764 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002766 domain = get_valid_domain_for_dev(pdev);
2767 if (!domain)
2768 return 0;
2769
Weidong Han8c11e792008-12-08 15:29:22 +08002770 iommu = domain_get_iommu(domain);
2771
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002772 for_each_sg(sglist, sg, nelems, i) {
David Woodhouse4cf2e752009-02-11 17:23:43 +00002773 addr = page_to_phys(sg_page(sg)) + sg->offset;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002774 size += aligned_size((u64)addr, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002775 }
2776
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002777 iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002778 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002779 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002780 return 0;
2781 }
2782
2783 /*
2784 * Check if DMAR supports zero-length reads on write only
2785 * mappings..
2786 */
2787 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002788 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002789 prot |= DMA_PTE_READ;
2790 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2791 prot |= DMA_PTE_WRITE;
2792
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002793 start_addr = iova->pfn_lo << PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002794 offset = 0;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002795 for_each_sg(sglist, sg, nelems, i) {
David Woodhouse4cf2e752009-02-11 17:23:43 +00002796 addr = page_to_phys(sg_page(sg)) + sg->offset;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002797 size = aligned_size((u64)addr, sg->length);
2798 ret = domain_page_mapping(domain, start_addr + offset,
David Woodhousefd18de52009-05-10 23:57:41 +01002799 ((u64)addr) & PHYSICAL_PAGE_MASK,
2800 size, prot);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002801 if (ret) {
2802 /* clear the page */
David Woodhouse595badf2009-06-27 22:09:11 +01002803 dma_pte_clear_range(domain,
2804 start_addr >> VTD_PAGE_SHIFT,
2805 (start_addr + offset - 1) >> VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002806 /* free page tables */
2807 dma_pte_free_pagetable(domain, start_addr,
2808 start_addr + offset);
2809 /* free iova */
2810 __free_iova(&domain->iovad, iova);
2811 return 0;
2812 }
2813 sg->dma_address = start_addr + offset +
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002814 ((u64)addr & (~PAGE_MASK));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002815 sg->dma_length = sg->length;
2816 offset += size;
2817 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002818
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002819 /* it's a non-present to present mapping. Only flush if caching mode */
2820 if (cap_caching_mode(iommu->cap))
2821 iommu_flush_iotlb_psi(iommu, 0, start_addr,
2822 offset >> VTD_PAGE_SHIFT);
2823 else
Weidong Han8c11e792008-12-08 15:29:22 +08002824 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002825
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002826 return nelems;
2827}
2828
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002829static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
2830{
2831 return !dma_addr;
2832}
2833
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002834struct dma_map_ops intel_dma_ops = {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002835 .alloc_coherent = intel_alloc_coherent,
2836 .free_coherent = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002837 .map_sg = intel_map_sg,
2838 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002839 .map_page = intel_map_page,
2840 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002841 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002842};
2843
2844static inline int iommu_domain_cache_init(void)
2845{
2846 int ret = 0;
2847
2848 iommu_domain_cache = kmem_cache_create("iommu_domain",
2849 sizeof(struct dmar_domain),
2850 0,
2851 SLAB_HWCACHE_ALIGN,
2852
2853 NULL);
2854 if (!iommu_domain_cache) {
2855 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
2856 ret = -ENOMEM;
2857 }
2858
2859 return ret;
2860}
2861
2862static inline int iommu_devinfo_cache_init(void)
2863{
2864 int ret = 0;
2865
2866 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
2867 sizeof(struct device_domain_info),
2868 0,
2869 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002870 NULL);
2871 if (!iommu_devinfo_cache) {
2872 printk(KERN_ERR "Couldn't create devinfo cache\n");
2873 ret = -ENOMEM;
2874 }
2875
2876 return ret;
2877}
2878
2879static inline int iommu_iova_cache_init(void)
2880{
2881 int ret = 0;
2882
2883 iommu_iova_cache = kmem_cache_create("iommu_iova",
2884 sizeof(struct iova),
2885 0,
2886 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002887 NULL);
2888 if (!iommu_iova_cache) {
2889 printk(KERN_ERR "Couldn't create iova cache\n");
2890 ret = -ENOMEM;
2891 }
2892
2893 return ret;
2894}
2895
2896static int __init iommu_init_mempool(void)
2897{
2898 int ret;
2899 ret = iommu_iova_cache_init();
2900 if (ret)
2901 return ret;
2902
2903 ret = iommu_domain_cache_init();
2904 if (ret)
2905 goto domain_error;
2906
2907 ret = iommu_devinfo_cache_init();
2908 if (!ret)
2909 return ret;
2910
2911 kmem_cache_destroy(iommu_domain_cache);
2912domain_error:
2913 kmem_cache_destroy(iommu_iova_cache);
2914
2915 return -ENOMEM;
2916}
2917
2918static void __init iommu_exit_mempool(void)
2919{
2920 kmem_cache_destroy(iommu_devinfo_cache);
2921 kmem_cache_destroy(iommu_domain_cache);
2922 kmem_cache_destroy(iommu_iova_cache);
2923
2924}
2925
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002926static void __init init_no_remapping_devices(void)
2927{
2928 struct dmar_drhd_unit *drhd;
2929
2930 for_each_drhd_unit(drhd) {
2931 if (!drhd->include_all) {
2932 int i;
2933 for (i = 0; i < drhd->devices_cnt; i++)
2934 if (drhd->devices[i] != NULL)
2935 break;
2936 /* ignore DMAR unit if no pci devices exist */
2937 if (i == drhd->devices_cnt)
2938 drhd->ignored = 1;
2939 }
2940 }
2941
2942 if (dmar_map_gfx)
2943 return;
2944
2945 for_each_drhd_unit(drhd) {
2946 int i;
2947 if (drhd->ignored || drhd->include_all)
2948 continue;
2949
2950 for (i = 0; i < drhd->devices_cnt; i++)
2951 if (drhd->devices[i] &&
2952 !IS_GFX_DEVICE(drhd->devices[i]))
2953 break;
2954
2955 if (i < drhd->devices_cnt)
2956 continue;
2957
2958 /* bypass IOMMU if it is just for gfx devices */
2959 drhd->ignored = 1;
2960 for (i = 0; i < drhd->devices_cnt; i++) {
2961 if (!drhd->devices[i])
2962 continue;
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002963 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002964 }
2965 }
2966}
2967
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002968#ifdef CONFIG_SUSPEND
2969static int init_iommu_hw(void)
2970{
2971 struct dmar_drhd_unit *drhd;
2972 struct intel_iommu *iommu = NULL;
2973
2974 for_each_active_iommu(iommu, drhd)
2975 if (iommu->qi)
2976 dmar_reenable_qi(iommu);
2977
2978 for_each_active_iommu(iommu, drhd) {
2979 iommu_flush_write_buffer(iommu);
2980
2981 iommu_set_root_entry(iommu);
2982
2983 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002984 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002985 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002986 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002987 iommu_disable_protect_mem_regions(iommu);
2988 iommu_enable_translation(iommu);
2989 }
2990
2991 return 0;
2992}
2993
2994static void iommu_flush_all(void)
2995{
2996 struct dmar_drhd_unit *drhd;
2997 struct intel_iommu *iommu;
2998
2999 for_each_active_iommu(iommu, drhd) {
3000 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003001 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003002 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003003 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003004 }
3005}
3006
3007static int iommu_suspend(struct sys_device *dev, pm_message_t state)
3008{
3009 struct dmar_drhd_unit *drhd;
3010 struct intel_iommu *iommu = NULL;
3011 unsigned long flag;
3012
3013 for_each_active_iommu(iommu, drhd) {
3014 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3015 GFP_ATOMIC);
3016 if (!iommu->iommu_state)
3017 goto nomem;
3018 }
3019
3020 iommu_flush_all();
3021
3022 for_each_active_iommu(iommu, drhd) {
3023 iommu_disable_translation(iommu);
3024
3025 spin_lock_irqsave(&iommu->register_lock, flag);
3026
3027 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3028 readl(iommu->reg + DMAR_FECTL_REG);
3029 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3030 readl(iommu->reg + DMAR_FEDATA_REG);
3031 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3032 readl(iommu->reg + DMAR_FEADDR_REG);
3033 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3034 readl(iommu->reg + DMAR_FEUADDR_REG);
3035
3036 spin_unlock_irqrestore(&iommu->register_lock, flag);
3037 }
3038 return 0;
3039
3040nomem:
3041 for_each_active_iommu(iommu, drhd)
3042 kfree(iommu->iommu_state);
3043
3044 return -ENOMEM;
3045}
3046
3047static int iommu_resume(struct sys_device *dev)
3048{
3049 struct dmar_drhd_unit *drhd;
3050 struct intel_iommu *iommu = NULL;
3051 unsigned long flag;
3052
3053 if (init_iommu_hw()) {
3054 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3055 return -EIO;
3056 }
3057
3058 for_each_active_iommu(iommu, drhd) {
3059
3060 spin_lock_irqsave(&iommu->register_lock, flag);
3061
3062 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3063 iommu->reg + DMAR_FECTL_REG);
3064 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3065 iommu->reg + DMAR_FEDATA_REG);
3066 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3067 iommu->reg + DMAR_FEADDR_REG);
3068 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3069 iommu->reg + DMAR_FEUADDR_REG);
3070
3071 spin_unlock_irqrestore(&iommu->register_lock, flag);
3072 }
3073
3074 for_each_active_iommu(iommu, drhd)
3075 kfree(iommu->iommu_state);
3076
3077 return 0;
3078}
3079
3080static struct sysdev_class iommu_sysclass = {
3081 .name = "iommu",
3082 .resume = iommu_resume,
3083 .suspend = iommu_suspend,
3084};
3085
3086static struct sys_device device_iommu = {
3087 .cls = &iommu_sysclass,
3088};
3089
3090static int __init init_iommu_sysfs(void)
3091{
3092 int error;
3093
3094 error = sysdev_class_register(&iommu_sysclass);
3095 if (error)
3096 return error;
3097
3098 error = sysdev_register(&device_iommu);
3099 if (error)
3100 sysdev_class_unregister(&iommu_sysclass);
3101
3102 return error;
3103}
3104
3105#else
3106static int __init init_iommu_sysfs(void)
3107{
3108 return 0;
3109}
3110#endif /* CONFIG_PM */
3111
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003112int __init intel_iommu_init(void)
3113{
3114 int ret = 0;
3115
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003116 if (dmar_table_init())
3117 return -ENODEV;
3118
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003119 if (dmar_dev_scope_init())
3120 return -ENODEV;
3121
Suresh Siddha2ae21012008-07-10 11:16:43 -07003122 /*
3123 * Check the need for DMA-remapping initialization now.
3124 * Above initialization will also be used by Interrupt-remapping.
3125 */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003126 if (no_iommu || (swiotlb && !iommu_pass_through) || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003127 return -ENODEV;
3128
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003129 iommu_init_mempool();
3130 dmar_init_reserved_ranges();
3131
3132 init_no_remapping_devices();
3133
3134 ret = init_dmars();
3135 if (ret) {
3136 printk(KERN_ERR "IOMMU: dmar init failed\n");
3137 put_iova_domain(&reserved_iova_list);
3138 iommu_exit_mempool();
3139 return ret;
3140 }
3141 printk(KERN_INFO
3142 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3143
mark gross5e0d2a62008-03-04 15:22:08 -08003144 init_timer(&unmap_timer);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003145 force_iommu = 1;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003146
3147 if (!iommu_pass_through) {
3148 printk(KERN_INFO
3149 "Multi-level page-table translation for DMAR.\n");
3150 dma_ops = &intel_dma_ops;
3151 } else
3152 printk(KERN_INFO
3153 "DMAR: Pass through translation for DMAR.\n");
3154
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003155 init_iommu_sysfs();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003156
3157 register_iommu(&intel_iommu_ops);
3158
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003159 return 0;
3160}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003161
Han, Weidong3199aa62009-02-26 17:31:12 +08003162static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3163 struct pci_dev *pdev)
3164{
3165 struct pci_dev *tmp, *parent;
3166
3167 if (!iommu || !pdev)
3168 return;
3169
3170 /* dependent device detach */
3171 tmp = pci_find_upstream_pcie_bridge(pdev);
3172 /* Secondary interface's bus number and devfn 0 */
3173 if (tmp) {
3174 parent = pdev->bus->self;
3175 while (parent != tmp) {
3176 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf92009-04-04 01:45:37 +01003177 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003178 parent = parent->bus->self;
3179 }
3180 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
3181 iommu_detach_dev(iommu,
3182 tmp->subordinate->number, 0);
3183 else /* this is a legacy PCI bridge */
David Woodhouse276dbf92009-04-04 01:45:37 +01003184 iommu_detach_dev(iommu, tmp->bus->number,
3185 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003186 }
3187}
3188
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003189static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003190 struct pci_dev *pdev)
3191{
3192 struct device_domain_info *info;
3193 struct intel_iommu *iommu;
3194 unsigned long flags;
3195 int found = 0;
3196 struct list_head *entry, *tmp;
3197
David Woodhouse276dbf92009-04-04 01:45:37 +01003198 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3199 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003200 if (!iommu)
3201 return;
3202
3203 spin_lock_irqsave(&device_domain_lock, flags);
3204 list_for_each_safe(entry, tmp, &domain->devices) {
3205 info = list_entry(entry, struct device_domain_info, link);
David Woodhouse276dbf92009-04-04 01:45:37 +01003206 /* No need to compare PCI domain; it has to be the same */
Weidong Hanc7151a82008-12-08 22:51:37 +08003207 if (info->bus == pdev->bus->number &&
3208 info->devfn == pdev->devfn) {
3209 list_del(&info->link);
3210 list_del(&info->global);
3211 if (info->dev)
3212 info->dev->dev.archdata.iommu = NULL;
3213 spin_unlock_irqrestore(&device_domain_lock, flags);
3214
Yu Zhao93a23a72009-05-18 13:51:37 +08003215 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003216 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003217 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003218 free_devinfo_mem(info);
3219
3220 spin_lock_irqsave(&device_domain_lock, flags);
3221
3222 if (found)
3223 break;
3224 else
3225 continue;
3226 }
3227
3228 /* if there is no other devices under the same iommu
3229 * owned by this domain, clear this iommu in iommu_bmp
3230 * update iommu count and coherency
3231 */
David Woodhouse276dbf92009-04-04 01:45:37 +01003232 if (iommu == device_to_iommu(info->segment, info->bus,
3233 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003234 found = 1;
3235 }
3236
3237 if (found == 0) {
3238 unsigned long tmp_flags;
3239 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3240 clear_bit(iommu->seq_id, &domain->iommu_bmp);
3241 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003242 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003243 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3244 }
3245
3246 spin_unlock_irqrestore(&device_domain_lock, flags);
3247}
3248
3249static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3250{
3251 struct device_domain_info *info;
3252 struct intel_iommu *iommu;
3253 unsigned long flags1, flags2;
3254
3255 spin_lock_irqsave(&device_domain_lock, flags1);
3256 while (!list_empty(&domain->devices)) {
3257 info = list_entry(domain->devices.next,
3258 struct device_domain_info, link);
3259 list_del(&info->link);
3260 list_del(&info->global);
3261 if (info->dev)
3262 info->dev->dev.archdata.iommu = NULL;
3263
3264 spin_unlock_irqrestore(&device_domain_lock, flags1);
3265
Yu Zhao93a23a72009-05-18 13:51:37 +08003266 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf92009-04-04 01:45:37 +01003267 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003268 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003269 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003270
3271 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003272 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003273 */
3274 spin_lock_irqsave(&domain->iommu_lock, flags2);
3275 if (test_and_clear_bit(iommu->seq_id,
3276 &domain->iommu_bmp)) {
3277 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003278 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003279 }
3280 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3281
3282 free_devinfo_mem(info);
3283 spin_lock_irqsave(&device_domain_lock, flags1);
3284 }
3285 spin_unlock_irqrestore(&device_domain_lock, flags1);
3286}
3287
Weidong Han5e98c4b2008-12-08 23:03:27 +08003288/* domain id for virtual machine, it won't be set in context */
3289static unsigned long vm_domid;
3290
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003291static int vm_domain_min_agaw(struct dmar_domain *domain)
3292{
3293 int i;
3294 int min_agaw = domain->agaw;
3295
3296 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
3297 for (; i < g_num_of_iommus; ) {
3298 if (min_agaw > g_iommus[i]->agaw)
3299 min_agaw = g_iommus[i]->agaw;
3300
3301 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
3302 }
3303
3304 return min_agaw;
3305}
3306
Weidong Han5e98c4b2008-12-08 23:03:27 +08003307static struct dmar_domain *iommu_alloc_vm_domain(void)
3308{
3309 struct dmar_domain *domain;
3310
3311 domain = alloc_domain_mem();
3312 if (!domain)
3313 return NULL;
3314
3315 domain->id = vm_domid++;
3316 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
3317 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3318
3319 return domain;
3320}
3321
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003322static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003323{
3324 int adjust_width;
3325
3326 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
3327 spin_lock_init(&domain->mapping_lock);
3328 spin_lock_init(&domain->iommu_lock);
3329
3330 domain_reserve_special_ranges(domain);
3331
3332 /* calculate AGAW */
3333 domain->gaw = guest_width;
3334 adjust_width = guestwidth_to_adjustwidth(guest_width);
3335 domain->agaw = width_to_agaw(adjust_width);
3336
3337 INIT_LIST_HEAD(&domain->devices);
3338
3339 domain->iommu_count = 0;
3340 domain->iommu_coherency = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003341 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003342
3343 /* always allocate the top pgd */
3344 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
3345 if (!domain->pgd)
3346 return -ENOMEM;
3347 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3348 return 0;
3349}
3350
3351static void iommu_free_vm_domain(struct dmar_domain *domain)
3352{
3353 unsigned long flags;
3354 struct dmar_drhd_unit *drhd;
3355 struct intel_iommu *iommu;
3356 unsigned long i;
3357 unsigned long ndomains;
3358
3359 for_each_drhd_unit(drhd) {
3360 if (drhd->ignored)
3361 continue;
3362 iommu = drhd->iommu;
3363
3364 ndomains = cap_ndoms(iommu->cap);
3365 i = find_first_bit(iommu->domain_ids, ndomains);
3366 for (; i < ndomains; ) {
3367 if (iommu->domains[i] == domain) {
3368 spin_lock_irqsave(&iommu->lock, flags);
3369 clear_bit(i, iommu->domain_ids);
3370 iommu->domains[i] = NULL;
3371 spin_unlock_irqrestore(&iommu->lock, flags);
3372 break;
3373 }
3374 i = find_next_bit(iommu->domain_ids, ndomains, i+1);
3375 }
3376 }
3377}
3378
3379static void vm_domain_exit(struct dmar_domain *domain)
3380{
3381 u64 end;
3382
3383 /* Domain 0 is reserved, so dont process it */
3384 if (!domain)
3385 return;
3386
3387 vm_domain_remove_all_dev_info(domain);
3388 /* destroy iovas */
3389 put_iova_domain(&domain->iovad);
3390 end = DOMAIN_MAX_ADDR(domain->gaw);
3391 end = end & (~VTD_PAGE_MASK);
3392
3393 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01003394 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003395
3396 /* free page tables */
3397 dma_pte_free_pagetable(domain, 0, end);
3398
3399 iommu_free_vm_domain(domain);
3400 free_domain_mem(domain);
3401}
3402
Joerg Roedel5d450802008-12-03 14:52:32 +01003403static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003404{
Joerg Roedel5d450802008-12-03 14:52:32 +01003405 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003406
Joerg Roedel5d450802008-12-03 14:52:32 +01003407 dmar_domain = iommu_alloc_vm_domain();
3408 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003409 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003410 "intel_iommu_domain_init: dmar_domain == NULL\n");
3411 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003412 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003413 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003414 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003415 "intel_iommu_domain_init() failed\n");
3416 vm_domain_exit(dmar_domain);
3417 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003418 }
Joerg Roedel5d450802008-12-03 14:52:32 +01003419 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003420
Joerg Roedel5d450802008-12-03 14:52:32 +01003421 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003422}
Kay, Allen M38717942008-09-09 18:37:29 +03003423
Joerg Roedel5d450802008-12-03 14:52:32 +01003424static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003425{
Joerg Roedel5d450802008-12-03 14:52:32 +01003426 struct dmar_domain *dmar_domain = domain->priv;
3427
3428 domain->priv = NULL;
3429 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003430}
Kay, Allen M38717942008-09-09 18:37:29 +03003431
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003432static int intel_iommu_attach_device(struct iommu_domain *domain,
3433 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003434{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003435 struct dmar_domain *dmar_domain = domain->priv;
3436 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003437 struct intel_iommu *iommu;
3438 int addr_width;
3439 u64 end;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003440 int ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003441
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003442 /* normally pdev is not mapped */
3443 if (unlikely(domain_context_mapped(pdev))) {
3444 struct dmar_domain *old_domain;
3445
3446 old_domain = find_domain(pdev);
3447 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003448 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3449 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3450 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003451 else
3452 domain_remove_dev_info(old_domain);
3453 }
3454 }
3455
David Woodhouse276dbf92009-04-04 01:45:37 +01003456 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3457 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003458 if (!iommu)
3459 return -ENODEV;
3460
3461 /* check if this iommu agaw is sufficient for max mapped address */
3462 addr_width = agaw_to_width(iommu->agaw);
3463 end = DOMAIN_MAX_ADDR(addr_width);
3464 end = end & VTD_PAGE_MASK;
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003465 if (end < dmar_domain->max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003466 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3467 "sufficient for the mapped address (%llx)\n",
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003468 __func__, iommu->agaw, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003469 return -EFAULT;
3470 }
3471
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003472 ret = domain_add_dev_info(dmar_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003473 if (ret)
3474 return ret;
3475
Yu Zhao93a23a72009-05-18 13:51:37 +08003476 ret = domain_context_mapping(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003477 return ret;
3478}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003479
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003480static void intel_iommu_detach_device(struct iommu_domain *domain,
3481 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003482{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003483 struct dmar_domain *dmar_domain = domain->priv;
3484 struct pci_dev *pdev = to_pci_dev(dev);
3485
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003486 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03003487}
Kay, Allen M38717942008-09-09 18:37:29 +03003488
Joerg Roedeldde57a22008-12-03 15:04:09 +01003489static int intel_iommu_map_range(struct iommu_domain *domain,
3490 unsigned long iova, phys_addr_t hpa,
3491 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03003492{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003493 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003494 u64 max_addr;
3495 int addr_width;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003496 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003497 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003498
Joerg Roedeldde57a22008-12-03 15:04:09 +01003499 if (iommu_prot & IOMMU_READ)
3500 prot |= DMA_PTE_READ;
3501 if (iommu_prot & IOMMU_WRITE)
3502 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08003503 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
3504 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003505
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003506 max_addr = (iova & VTD_PAGE_MASK) + VTD_PAGE_ALIGN(size);
Joerg Roedeldde57a22008-12-03 15:04:09 +01003507 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003508 int min_agaw;
3509 u64 end;
3510
3511 /* check if minimum agaw is sufficient for mapped address */
Joerg Roedeldde57a22008-12-03 15:04:09 +01003512 min_agaw = vm_domain_min_agaw(dmar_domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003513 addr_width = agaw_to_width(min_agaw);
3514 end = DOMAIN_MAX_ADDR(addr_width);
3515 end = end & VTD_PAGE_MASK;
3516 if (end < max_addr) {
3517 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3518 "sufficient for the mapped address (%llx)\n",
3519 __func__, min_agaw, max_addr);
3520 return -EFAULT;
3521 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01003522 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003523 }
3524
Joerg Roedeldde57a22008-12-03 15:04:09 +01003525 ret = domain_page_mapping(dmar_domain, iova, hpa, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003526 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003527}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003528
Joerg Roedeldde57a22008-12-03 15:04:09 +01003529static void intel_iommu_unmap_range(struct iommu_domain *domain,
3530 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003531{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003532 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003533 dma_addr_t base;
3534
3535 /* The address might not be aligned */
3536 base = iova & VTD_PAGE_MASK;
3537 size = VTD_PAGE_ALIGN(size);
David Woodhouse595badf2009-06-27 22:09:11 +01003538 dma_pte_clear_range(dmar_domain, base >> VTD_PAGE_SHIFT,
3539 (base + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003540
Joerg Roedeldde57a22008-12-03 15:04:09 +01003541 if (dmar_domain->max_addr == base + size)
3542 dmar_domain->max_addr = base;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003543}
Kay, Allen M38717942008-09-09 18:37:29 +03003544
Joerg Roedeld14d6572008-12-03 15:06:57 +01003545static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
3546 unsigned long iova)
Kay, Allen M38717942008-09-09 18:37:29 +03003547{
Joerg Roedeld14d6572008-12-03 15:06:57 +01003548 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03003549 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003550 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003551
Joerg Roedeld14d6572008-12-03 15:06:57 +01003552 pte = addr_to_dma_pte(dmar_domain, iova);
Kay, Allen M38717942008-09-09 18:37:29 +03003553 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003554 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03003555
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003556 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03003557}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003558
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003559static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
3560 unsigned long cap)
3561{
3562 struct dmar_domain *dmar_domain = domain->priv;
3563
3564 if (cap == IOMMU_CAP_CACHE_COHERENCY)
3565 return dmar_domain->iommu_snooping;
3566
3567 return 0;
3568}
3569
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003570static struct iommu_ops intel_iommu_ops = {
3571 .domain_init = intel_iommu_domain_init,
3572 .domain_destroy = intel_iommu_domain_destroy,
3573 .attach_dev = intel_iommu_attach_device,
3574 .detach_dev = intel_iommu_detach_device,
3575 .map = intel_iommu_map_range,
3576 .unmap = intel_iommu_unmap_range,
3577 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003578 .domain_has_cap = intel_iommu_domain_has_cap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003579};
David Woodhouse9af88142009-02-13 23:18:03 +00003580
3581static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
3582{
3583 /*
3584 * Mobile 4 Series Chipset neglects to set RWBF capability,
3585 * but needs it:
3586 */
3587 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
3588 rwbf_quirk = 1;
3589}
3590
3591DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);