blob: 95a4f96a5fc6aaf531533e4bf93af0b1e850e3b8 [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: Data structures and registers for the rt2800usb module.
24 Supported chipsets: RT2800U.
25 */
26
27#ifndef RT2800USB_H
28#define RT2800USB_H
29
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010030static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
31 const unsigned int offset,
32 u32 *value)
33{
34 rt2x00usb_register_read(rt2x00dev, offset, value);
35}
36
37static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
38 const unsigned int offset,
39 u32 value)
40{
41 rt2x00usb_register_write(rt2x00dev, offset, value);
42}
43
44static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
45 const unsigned int offset,
46 u32 value)
47{
48 rt2x00usb_register_write_lock(rt2x00dev, offset, value);
49}
50
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +010051static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
52 const unsigned int offset,
53 void *value, const u32 length)
54{
55 rt2x00usb_register_multiread(rt2x00dev, offset, value, length);
56}
57
58static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
59 const unsigned int offset,
60 void *value, const u32 length)
61{
62 rt2x00usb_register_multiwrite(rt2x00dev, offset, value, length);
63}
64
Ivo van Doornd53d9e62009-04-26 15:47:48 +020065/*
66 * RF chip defines.
67 *
68 * RF2820 2.4G 2T3R
69 * RF2850 2.4G/5G 2T3R
70 * RF2720 2.4G 1T2R
71 * RF2750 2.4G/5G 1T2R
72 * RF3020 2.4G 1T1R
73 * RF2020 2.4G B/G
Ivo van Doorn05a32732009-08-17 18:54:47 +020074 * RF3021 2.4G 1T2R
75 * RF3022 2.4G 2T2R
76 * RF3052 2.4G 2T2R
Ivo van Doornd53d9e62009-04-26 15:47:48 +020077 */
78#define RF2820 0x0001
79#define RF2850 0x0002
80#define RF2720 0x0003
81#define RF2750 0x0004
82#define RF3020 0x0005
83#define RF2020 0x0006
Ivo van Doorn05a32732009-08-17 18:54:47 +020084#define RF3021 0x0007
85#define RF3022 0x0008
86#define RF3052 0x0009
Ivo van Doornd53d9e62009-04-26 15:47:48 +020087
88/*
89 * RT2870 version
90 */
91#define RT2860C_VERSION 0x28600100
92#define RT2860D_VERSION 0x28600101
93#define RT2880E_VERSION 0x28720200
94#define RT2883_VERSION 0x28830300
95#define RT3070_VERSION 0x30700200
96
97/*
98 * Signal information.
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +010099 * Default offset is required for RSSI <-> dBm conversion.
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200100 */
101#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
102
103/*
104 * Register layout information.
105 */
106#define CSR_REG_BASE 0x1000
107#define CSR_REG_SIZE 0x0800
108#define EEPROM_BASE 0x0000
109#define EEPROM_SIZE 0x0110
110#define BBP_BASE 0x0000
111#define BBP_SIZE 0x0080
112#define RF_BASE 0x0004
113#define RF_SIZE 0x0010
114
115/*
116 * Number of TX queues.
117 */
118#define NUM_TX_QUEUES 4
119
120/*
121 * USB registers.
122 */
123
124/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200125 * INT_SOURCE_CSR: Interrupt source register.
126 * Write one to clear corresponding bit.
127 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
128 */
129#define INT_SOURCE_CSR 0x0200
130#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
131#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
132#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
133#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
134#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
135#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
136#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
137#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
138#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
139#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
140#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
141#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
142#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
143#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
144#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
145#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
146#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
147#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
148
149/*
150 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
151 */
152#define INT_MASK_CSR 0x0204
153#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
154#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
155#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
156#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
157#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
158#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
159#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
160#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
161#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
162#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
163#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
164#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
165#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
166#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
167#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
168#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
169#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
170#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
171
172/*
173 * WPDMA_GLO_CFG
174 */
175#define WPDMA_GLO_CFG 0x0208
176#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
177#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
178#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
179#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
180#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
181#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
182#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
183#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
184#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
185
186/*
187 * WPDMA_RST_IDX
188 */
189#define WPDMA_RST_IDX 0x020c
190#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
191#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
192#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
193#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
194#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
195#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
196#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
197
198/*
199 * DELAY_INT_CFG
200 */
201#define DELAY_INT_CFG 0x0210
202#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
203#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
204#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
205#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
206#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
207#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
208
209/*
210 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
211 * AIFSN0: AC_BE
212 * AIFSN1: AC_BK
213 * AIFSN1: AC_VI
214 * AIFSN1: AC_VO
215 */
216#define WMM_AIFSN_CFG 0x0214
217#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
218#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
219#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
220#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
221
222/*
223 * WMM_CWMIN_CSR: CWmin for each EDCA AC
224 * CWMIN0: AC_BE
225 * CWMIN1: AC_BK
226 * CWMIN1: AC_VI
227 * CWMIN1: AC_VO
228 */
229#define WMM_CWMIN_CFG 0x0218
230#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
231#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
232#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
233#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
234
235/*
236 * WMM_CWMAX_CSR: CWmax for each EDCA AC
237 * CWMAX0: AC_BE
238 * CWMAX1: AC_BK
239 * CWMAX1: AC_VI
240 * CWMAX1: AC_VO
241 */
242#define WMM_CWMAX_CFG 0x021c
243#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
244#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
245#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
246#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
247
248/*
249 * AC_TXOP0: AC_BK/AC_BE TXOP register
250 * AC0TXOP: AC_BK in unit of 32us
251 * AC1TXOP: AC_BE in unit of 32us
252 */
253#define WMM_TXOP0_CFG 0x0220
254#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
255#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
256
257/*
258 * AC_TXOP1: AC_VO/AC_VI TXOP register
259 * AC2TXOP: AC_VI in unit of 32us
260 * AC3TXOP: AC_VO in unit of 32us
261 */
262#define WMM_TXOP1_CFG 0x0224
263#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
264#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
265
266/*
267 * GPIO_CTRL_CFG:
268 */
269#define GPIO_CTRL_CFG 0x0228
270#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
271#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
272#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
273#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
274#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
275#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
276#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
277#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
278#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
279
280/*
281 * MCU_CMD_CFG
282 */
283#define MCU_CMD_CFG 0x022c
284
285/*
286 * AC_BK register offsets
287 */
288#define TX_BASE_PTR0 0x0230
289#define TX_MAX_CNT0 0x0234
290#define TX_CTX_IDX0 0x0238
291#define TX_DTX_IDX0 0x023c
292
293/*
294 * AC_BE register offsets
295 */
296#define TX_BASE_PTR1 0x0240
297#define TX_MAX_CNT1 0x0244
298#define TX_CTX_IDX1 0x0248
299#define TX_DTX_IDX1 0x024c
300
301/*
302 * AC_VI register offsets
303 */
304#define TX_BASE_PTR2 0x0250
305#define TX_MAX_CNT2 0x0254
306#define TX_CTX_IDX2 0x0258
307#define TX_DTX_IDX2 0x025c
308
309/*
310 * AC_VO register offsets
311 */
312#define TX_BASE_PTR3 0x0260
313#define TX_MAX_CNT3 0x0264
314#define TX_CTX_IDX3 0x0268
315#define TX_DTX_IDX3 0x026c
316
317/*
318 * HCCA register offsets
319 */
320#define TX_BASE_PTR4 0x0270
321#define TX_MAX_CNT4 0x0274
322#define TX_CTX_IDX4 0x0278
323#define TX_DTX_IDX4 0x027c
324
325/*
326 * MGMT register offsets
327 */
328#define TX_BASE_PTR5 0x0280
329#define TX_MAX_CNT5 0x0284
330#define TX_CTX_IDX5 0x0288
331#define TX_DTX_IDX5 0x028c
332
333/*
334 * RX register offsets
335 */
336#define RX_BASE_PTR 0x0290
337#define RX_MAX_CNT 0x0294
338#define RX_CRX_IDX 0x0298
339#define RX_DRX_IDX 0x029c
340
341/*
342 * USB_DMA_CFG
343 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
344 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
345 * PHY_CLEAR: phy watch dog enable.
346 * TX_CLEAR: Clear USB DMA TX path.
347 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
348 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
349 * RX_BULK_EN: Enable USB DMA Rx.
350 * TX_BULK_EN: Enable USB DMA Tx.
351 * EP_OUT_VALID: OUT endpoint data valid.
352 * RX_BUSY: USB DMA RX FSM busy.
353 * TX_BUSY: USB DMA TX FSM busy.
354 */
355#define USB_DMA_CFG 0x02a0
356#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
357#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
358#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
359#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
360#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
361#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
362#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
363#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
364#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
365#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
366#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
367
368/*
369 * USB_CYC_CFG
370 */
371#define USB_CYC_CFG 0x02a4
372#define USB_CYC_CFG_CLOCK_CYCLE FIELD32(0x000000ff)
373
374/*
375 * PBF_SYS_CTRL
376 * HOST_RAM_WRITE: enable Host program ram write selection
377 */
378#define PBF_SYS_CTRL 0x0400
379#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
380#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
381
382/*
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +0100383 * HOST-MCU shared memory
384 */
385#define HOST_CMD_CSR 0x0404
386#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
387
388/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200389 * PBF registers
390 * Most are for debug. Driver doesn't touch PBF register.
391 */
392#define PBF_CFG 0x0408
393#define PBF_MAX_PCNT 0x040c
394#define PBF_CTRL 0x0410
395#define PBF_INT_STA 0x0414
396#define PBF_INT_ENA 0x0418
397
398/*
399 * BCN_OFFSET0:
400 */
401#define BCN_OFFSET0 0x042c
402#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
403#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
404#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
405#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
406
407/*
408 * BCN_OFFSET1:
409 */
410#define BCN_OFFSET1 0x0430
411#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
412#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
413#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
414#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
415
416/*
417 * PBF registers
418 * Most are for debug. Driver doesn't touch PBF register.
419 */
420#define TXRXQ_PCNT 0x0438
421#define PBF_DBG 0x043c
422
423/*
424 * RF registers
425 */
426#define RF_CSR_CFG 0x0500
427#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
428#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
429#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
430#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
431
432/*
433 * MAC Control/Status Registers(CSR).
434 * Some values are set in TU, whereas 1 TU == 1024 us.
435 */
436
437/*
438 * MAC_CSR0: ASIC revision number.
439 * ASIC_REV: 0
440 * ASIC_VER: 2870
441 */
442#define MAC_CSR0 0x1000
443#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
444#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
445
446/*
447 * MAC_SYS_CTRL:
448 */
449#define MAC_SYS_CTRL 0x1004
450#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
451#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
452#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
453#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
454#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
455#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
456#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
457#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
458
459/*
460 * MAC_ADDR_DW0: STA MAC register 0
461 */
462#define MAC_ADDR_DW0 0x1008
463#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
464#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
465#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
466#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
467
468/*
469 * MAC_ADDR_DW1: STA MAC register 1
470 * UNICAST_TO_ME_MASK:
471 * Used to mask off bits from byte 5 of the MAC address
472 * to determine the UNICAST_TO_ME bit for RX frames.
473 * The full mask is complemented by BSS_ID_MASK:
474 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
475 */
476#define MAC_ADDR_DW1 0x100c
477#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
478#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
479#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
480
481/*
482 * MAC_BSSID_DW0: BSSID register 0
483 */
484#define MAC_BSSID_DW0 0x1010
485#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
486#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
487#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
488#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
489
490/*
491 * MAC_BSSID_DW1: BSSID register 1
492 * BSS_ID_MASK:
493 * 0: 1-BSSID mode (BSS index = 0)
494 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
495 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
496 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
497 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
498 * BSSID. This will make sure that those bits will be ignored
499 * when determining the MY_BSS of RX frames.
500 */
501#define MAC_BSSID_DW1 0x1014
502#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
503#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
504#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
505#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
506
507/*
508 * MAX_LEN_CFG: Maximum frame length register.
509 * MAX_MPDU: rt2860b max 16k bytes
510 * MAX_PSDU: Maximum PSDU length
511 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
512 */
513#define MAX_LEN_CFG 0x1018
514#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
515#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
516#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
517#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
518
519/*
520 * BBP_CSR_CFG: BBP serial control register
521 * VALUE: Register value to program into BBP
522 * REG_NUM: Selected BBP register
523 * READ_CONTROL: 0 write BBP, 1 read BBP
524 * BUSY: ASIC is busy executing BBP commands
525 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
526 * BBP_RW_MODE: 0 serial, 1 paralell
527 */
528#define BBP_CSR_CFG 0x101c
529#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
530#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
531#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
532#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
533#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
534#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
535
536/*
537 * RF_CSR_CFG0: RF control register
538 * REGID_AND_VALUE: Register value to program into RF
539 * BITWIDTH: Selected RF register
540 * STANDBYMODE: 0 high when standby, 1 low when standby
541 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
542 * BUSY: ASIC is busy executing RF commands
543 */
544#define RF_CSR_CFG0 0x1020
545#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
546#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
547#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
548#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
549#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
550#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
551
552/*
553 * RF_CSR_CFG1: RF control register
554 * REGID_AND_VALUE: Register value to program into RF
555 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
556 * 0: 3 system clock cycle (37.5usec)
557 * 1: 5 system clock cycle (62.5usec)
558 */
559#define RF_CSR_CFG1 0x1024
560#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
561#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
562
563/*
564 * RF_CSR_CFG2: RF control register
565 * VALUE: Register value to program into RF
566 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
567 * 0: 3 system clock cycle (37.5usec)
568 * 1: 5 system clock cycle (62.5usec)
569 */
570#define RF_CSR_CFG2 0x1028
571#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
572
573/*
574 * LED_CFG: LED control
575 * color LED's:
576 * 0: off
577 * 1: blinking upon TX2
578 * 2: periodic slow blinking
579 * 3: always on
580 * LED polarity:
581 * 0: active low
582 * 1: active high
583 */
584#define LED_CFG 0x102c
585#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
586#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
587#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
588#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
589#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
590#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
591#define LED_CFG_LED_POLAR FIELD32(0x40000000)
592
593/*
594 * XIFS_TIME_CFG: MAC timing
595 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
596 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
597 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
598 * when MAC doesn't reference BBP signal BBRXEND
599 * EIFS: unit 1us
600 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
601 *
602 */
603#define XIFS_TIME_CFG 0x1100
604#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
605#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
606#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
607#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
608#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
609
610/*
611 * BKOFF_SLOT_CFG:
612 */
613#define BKOFF_SLOT_CFG 0x1104
614#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
615#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
616
617/*
618 * NAV_TIME_CFG:
619 */
620#define NAV_TIME_CFG 0x1108
621#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
622#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
623#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
624#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
625
626/*
627 * CH_TIME_CFG: count as channel busy
628 */
629#define CH_TIME_CFG 0x110c
630
631/*
632 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
633 */
634#define PBF_LIFE_TIMER 0x1110
635
636/*
637 * BCN_TIME_CFG:
638 * BEACON_INTERVAL: in unit of 1/16 TU
639 * TSF_TICKING: Enable TSF auto counting
640 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
641 * BEACON_GEN: Enable beacon generator
642 */
643#define BCN_TIME_CFG 0x1114
644#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
645#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
646#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
647#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
648#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
649#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
650
651/*
652 * TBTT_SYNC_CFG:
653 */
654#define TBTT_SYNC_CFG 0x1118
655
656/*
657 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
658 */
659#define TSF_TIMER_DW0 0x111c
660#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
661
662/*
663 * TSF_TIMER_DW1: Local msb TSF timer, read-only
664 */
665#define TSF_TIMER_DW1 0x1120
666#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
667
668/*
669 * TBTT_TIMER: TImer remains till next TBTT, read-only
670 */
671#define TBTT_TIMER 0x1124
672
673/*
674 * INT_TIMER_CFG:
675 */
676#define INT_TIMER_CFG 0x1128
677
678/*
679 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
680 */
681#define INT_TIMER_EN 0x112c
682
683/*
684 * CH_IDLE_STA: channel idle time
685 */
686#define CH_IDLE_STA 0x1130
687
688/*
689 * CH_BUSY_STA: channel busy time
690 */
691#define CH_BUSY_STA 0x1134
692
693/*
694 * MAC_STATUS_CFG:
695 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
696 * if 1 or higher one of the 2 registers is busy.
697 */
698#define MAC_STATUS_CFG 0x1200
699#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
700
701/*
702 * PWR_PIN_CFG:
703 */
704#define PWR_PIN_CFG 0x1204
705
706/*
707 * AUTOWAKEUP_CFG: Manual power control / status register
708 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
709 * AUTOWAKE: 0:sleep, 1:awake
710 */
711#define AUTOWAKEUP_CFG 0x1208
712#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
713#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
714#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
715
716/*
717 * EDCA_AC0_CFG:
718 */
719#define EDCA_AC0_CFG 0x1300
720#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
721#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
722#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
723#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
724
725/*
726 * EDCA_AC1_CFG:
727 */
728#define EDCA_AC1_CFG 0x1304
729#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
730#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
731#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
732#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
733
734/*
735 * EDCA_AC2_CFG:
736 */
737#define EDCA_AC2_CFG 0x1308
738#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
739#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
740#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
741#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
742
743/*
744 * EDCA_AC3_CFG:
745 */
746#define EDCA_AC3_CFG 0x130c
747#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
748#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
749#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
750#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
751
752/*
753 * EDCA_TID_AC_MAP:
754 */
755#define EDCA_TID_AC_MAP 0x1310
756
757/*
758 * TX_PWR_CFG_0:
759 */
760#define TX_PWR_CFG_0 0x1314
761#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
762#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
763#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
764#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
765#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
766#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
767#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
768#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
769
770/*
771 * TX_PWR_CFG_1:
772 */
773#define TX_PWR_CFG_1 0x1318
774#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
775#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
776#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
777#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
778#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
779#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
780#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
781#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
782
783/*
784 * TX_PWR_CFG_2:
785 */
786#define TX_PWR_CFG_2 0x131c
787#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
788#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
789#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
790#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
791#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
792#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
793#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
794#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
795
796/*
797 * TX_PWR_CFG_3:
798 */
799#define TX_PWR_CFG_3 0x1320
800#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
801#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
802#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
803#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
804#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
805#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
806#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
807#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
808
809/*
810 * TX_PWR_CFG_4:
811 */
812#define TX_PWR_CFG_4 0x1324
813#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
814#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
815#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
816#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
817
818/*
819 * TX_PIN_CFG:
820 */
821#define TX_PIN_CFG 0x1328
822#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
823#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
824#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
825#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
826#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
827#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
828#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
829#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
830#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
831#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
832#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
833#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
834#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
835#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
836#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
837#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
838#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
839#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
840#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
841#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
842
843/*
844 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
845 */
846#define TX_BAND_CFG 0x132c
847#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
848#define TX_BAND_CFG_A FIELD32(0x00000002)
849#define TX_BAND_CFG_BG FIELD32(0x00000004)
850
851/*
852 * TX_SW_CFG0:
853 */
854#define TX_SW_CFG0 0x1330
855
856/*
857 * TX_SW_CFG1:
858 */
859#define TX_SW_CFG1 0x1334
860
861/*
862 * TX_SW_CFG2:
863 */
864#define TX_SW_CFG2 0x1338
865
866/*
867 * TXOP_THRES_CFG:
868 */
869#define TXOP_THRES_CFG 0x133c
870
871/*
872 * TXOP_CTRL_CFG:
873 */
874#define TXOP_CTRL_CFG 0x1340
875
876/*
877 * TX_RTS_CFG:
878 * RTS_THRES: unit:byte
879 * RTS_FBK_EN: enable rts rate fallback
880 */
881#define TX_RTS_CFG 0x1344
882#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
883#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
884#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
885
886/*
887 * TX_TIMEOUT_CFG:
888 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
889 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
890 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
891 * it is recommended that:
892 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
893 */
894#define TX_TIMEOUT_CFG 0x1348
895#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
896#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
897#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
898
899/*
900 * TX_RTY_CFG:
901 * SHORT_RTY_LIMIT: short retry limit
902 * LONG_RTY_LIMIT: long retry limit
903 * LONG_RTY_THRE: Long retry threshoold
904 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
905 * 0:expired by retry limit, 1: expired by mpdu life timer
906 * AGG_RTY_MODE: Aggregate MPDU retry mode
907 * 0:expired by retry limit, 1: expired by mpdu life timer
908 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
909 */
910#define TX_RTY_CFG 0x134c
911#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
912#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
913#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
914#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
915#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
916#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
917
918/*
919 * TX_LINK_CFG:
920 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
921 * MFB_ENABLE: TX apply remote MFB 1:enable
922 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
923 * 0: not apply remote remote unsolicit (MFS=7)
924 * TX_MRQ_EN: MCS request TX enable
925 * TX_RDG_EN: RDG TX enable
926 * TX_CF_ACK_EN: Piggyback CF-ACK enable
927 * REMOTE_MFB: remote MCS feedback
928 * REMOTE_MFS: remote MCS feedback sequence number
929 */
930#define TX_LINK_CFG 0x1350
931#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
932#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
933#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
934#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
935#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
936#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
937#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
938#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
939
940/*
941 * HT_FBK_CFG0:
942 */
943#define HT_FBK_CFG0 0x1354
944#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
945#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
946#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
947#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
948#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
949#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
950#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
951#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
952
953/*
954 * HT_FBK_CFG1:
955 */
956#define HT_FBK_CFG1 0x1358
957#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
958#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
959#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
960#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
961#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
962#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
963#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
964#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
965
966/*
967 * LG_FBK_CFG0:
968 */
969#define LG_FBK_CFG0 0x135c
970#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
971#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
972#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
973#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
974#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
975#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
976#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
977#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
978
979/*
980 * LG_FBK_CFG1:
981 */
982#define LG_FBK_CFG1 0x1360
983#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
984#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
985#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
986#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
987
988/*
989 * CCK_PROT_CFG: CCK Protection
990 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
991 * PROTECT_CTRL: Protection control frame type for CCK TX
992 * 0:none, 1:RTS/CTS, 2:CTS-to-self
993 * PROTECT_NAV: TXOP protection type for CCK TX
994 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
995 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
996 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
997 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
998 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
999 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1000 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1001 * RTS_TH_EN: RTS threshold enable on CCK TX
1002 */
1003#define CCK_PROT_CFG 0x1364
1004#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1005#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1006#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1007#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1008#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1009#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1010#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1011#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1012#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1013#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1014
1015/*
1016 * OFDM_PROT_CFG: OFDM Protection
1017 */
1018#define OFDM_PROT_CFG 0x1368
1019#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1020#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1021#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1022#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1023#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1024#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1025#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1026#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1027#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1028#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1029
1030/*
1031 * MM20_PROT_CFG: MM20 Protection
1032 */
1033#define MM20_PROT_CFG 0x136c
1034#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1035#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1036#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1037#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1038#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1039#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1040#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1041#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1042#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1043#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1044
1045/*
1046 * MM40_PROT_CFG: MM40 Protection
1047 */
1048#define MM40_PROT_CFG 0x1370
1049#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1050#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1051#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1052#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1053#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1054#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1055#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1056#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1057#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1058#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1059
1060/*
1061 * GF20_PROT_CFG: GF20 Protection
1062 */
1063#define GF20_PROT_CFG 0x1374
1064#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1065#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1066#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1067#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1068#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1069#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1070#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1071#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1072#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1073#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1074
1075/*
1076 * GF40_PROT_CFG: GF40 Protection
1077 */
1078#define GF40_PROT_CFG 0x1378
1079#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1080#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1081#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1082#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1083#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1084#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1085#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1086#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1087#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1088#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1089
1090/*
1091 * EXP_CTS_TIME:
1092 */
1093#define EXP_CTS_TIME 0x137c
1094
1095/*
1096 * EXP_ACK_TIME:
1097 */
1098#define EXP_ACK_TIME 0x1380
1099
1100/*
1101 * RX_FILTER_CFG: RX configuration register.
1102 */
1103#define RX_FILTER_CFG 0x1400
1104#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1105#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1106#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1107#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1108#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1109#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1110#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1111#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1112#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1113#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1114#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1115#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1116#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1117#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1118#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1119#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1120#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1121
1122/*
1123 * AUTO_RSP_CFG:
1124 * AUTORESPONDER: 0: disable, 1: enable
1125 * BAC_ACK_POLICY: 0:long, 1:short preamble
1126 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1127 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1128 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1129 * DUAL_CTS_EN: Power bit value in control frame
1130 * ACK_CTS_PSM_BIT:Power bit value in control frame
1131 */
1132#define AUTO_RSP_CFG 0x1404
1133#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1134#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1135#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1136#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1137#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1138#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1139#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1140
1141/*
1142 * LEGACY_BASIC_RATE:
1143 */
1144#define LEGACY_BASIC_RATE 0x1408
1145
1146/*
1147 * HT_BASIC_RATE:
1148 */
1149#define HT_BASIC_RATE 0x140c
1150
1151/*
1152 * HT_CTRL_CFG:
1153 */
1154#define HT_CTRL_CFG 0x1410
1155
1156/*
1157 * SIFS_COST_CFG:
1158 */
1159#define SIFS_COST_CFG 0x1414
1160
1161/*
1162 * RX_PARSER_CFG:
1163 * Set NAV for all received frames
1164 */
1165#define RX_PARSER_CFG 0x1418
1166
1167/*
1168 * TX_SEC_CNT0:
1169 */
1170#define TX_SEC_CNT0 0x1500
1171
1172/*
1173 * RX_SEC_CNT0:
1174 */
1175#define RX_SEC_CNT0 0x1504
1176
1177/*
1178 * CCMP_FC_MUTE:
1179 */
1180#define CCMP_FC_MUTE 0x1508
1181
1182/*
1183 * TXOP_HLDR_ADDR0:
1184 */
1185#define TXOP_HLDR_ADDR0 0x1600
1186
1187/*
1188 * TXOP_HLDR_ADDR1:
1189 */
1190#define TXOP_HLDR_ADDR1 0x1604
1191
1192/*
1193 * TXOP_HLDR_ET:
1194 */
1195#define TXOP_HLDR_ET 0x1608
1196
1197/*
1198 * QOS_CFPOLL_RA_DW0:
1199 */
1200#define QOS_CFPOLL_RA_DW0 0x160c
1201
1202/*
1203 * QOS_CFPOLL_RA_DW1:
1204 */
1205#define QOS_CFPOLL_RA_DW1 0x1610
1206
1207/*
1208 * QOS_CFPOLL_QC:
1209 */
1210#define QOS_CFPOLL_QC 0x1614
1211
1212/*
1213 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1214 */
1215#define RX_STA_CNT0 0x1700
1216#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1217#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1218
1219/*
1220 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1221 */
1222#define RX_STA_CNT1 0x1704
1223#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1224#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1225
1226/*
1227 * RX_STA_CNT2:
1228 */
1229#define RX_STA_CNT2 0x1708
1230#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1231#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1232
1233/*
1234 * TX_STA_CNT0: TX Beacon count
1235 */
1236#define TX_STA_CNT0 0x170c
1237#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1238#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1239
1240/*
1241 * TX_STA_CNT1: TX tx count
1242 */
1243#define TX_STA_CNT1 0x1710
1244#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1245#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1246
1247/*
1248 * TX_STA_CNT2: TX tx count
1249 */
1250#define TX_STA_CNT2 0x1714
1251#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1252#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1253
1254/*
1255 * TX_STA_FIFO: TX Result for specific PID status fifo register
1256 */
1257#define TX_STA_FIFO 0x1718
1258#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1259#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1260#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1261#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1262#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1263#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1264#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1265
1266/*
1267 * TX_AGG_CNT: Debug counter
1268 */
1269#define TX_AGG_CNT 0x171c
1270#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1271#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1272
1273/*
1274 * TX_AGG_CNT0:
1275 */
1276#define TX_AGG_CNT0 0x1720
1277#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1278#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1279
1280/*
1281 * TX_AGG_CNT1:
1282 */
1283#define TX_AGG_CNT1 0x1724
1284#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1285#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1286
1287/*
1288 * TX_AGG_CNT2:
1289 */
1290#define TX_AGG_CNT2 0x1728
1291#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1292#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1293
1294/*
1295 * TX_AGG_CNT3:
1296 */
1297#define TX_AGG_CNT3 0x172c
1298#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1299#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1300
1301/*
1302 * TX_AGG_CNT4:
1303 */
1304#define TX_AGG_CNT4 0x1730
1305#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1306#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1307
1308/*
1309 * TX_AGG_CNT5:
1310 */
1311#define TX_AGG_CNT5 0x1734
1312#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1313#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1314
1315/*
1316 * TX_AGG_CNT6:
1317 */
1318#define TX_AGG_CNT6 0x1738
1319#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1320#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1321
1322/*
1323 * TX_AGG_CNT7:
1324 */
1325#define TX_AGG_CNT7 0x173c
1326#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1327#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1328
1329/*
1330 * MPDU_DENSITY_CNT:
1331 * TX_ZERO_DEL: TX zero length delimiter count
1332 * RX_ZERO_DEL: RX zero length delimiter count
1333 */
1334#define MPDU_DENSITY_CNT 0x1740
1335#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1336#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1337
1338/*
1339 * Security key table memory.
1340 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1341 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1342 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1343 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001344 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1345 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001346 */
1347#define MAC_WCID_BASE 0x1800
1348#define PAIRWISE_KEY_TABLE_BASE 0x4000
1349#define MAC_IVEIV_TABLE_BASE 0x6000
1350#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1351#define SHARED_KEY_TABLE_BASE 0x6c00
1352#define SHARED_KEY_MODE_BASE 0x7000
1353
1354#define MAC_WCID_ENTRY(__idx) \
1355 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1356#define PAIRWISE_KEY_ENTRY(__idx) \
1357 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1358#define MAC_IVEIV_ENTRY(__idx) \
1359 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1360#define MAC_WCID_ATTR_ENTRY(__idx) \
1361 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1362#define SHARED_KEY_ENTRY(__idx) \
1363 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1364#define SHARED_KEY_MODE_ENTRY(__idx) \
1365 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1366
1367struct mac_wcid_entry {
1368 u8 mac[6];
1369 u8 reserved[2];
1370} __attribute__ ((packed));
1371
1372struct hw_key_entry {
1373 u8 key[16];
1374 u8 tx_mic[8];
1375 u8 rx_mic[8];
1376} __attribute__ ((packed));
1377
1378struct mac_iveiv_entry {
1379 u8 iv[8];
1380} __attribute__ ((packed));
1381
1382/*
1383 * MAC_WCID_ATTRIBUTE:
1384 */
1385#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1386#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1387#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1388#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1389
1390/*
1391 * SHARED_KEY_MODE:
1392 */
1393#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1394#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1395#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1396#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1397#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1398#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1399#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1400#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1401
1402/*
1403 * HOST-MCU communication
1404 */
1405
1406/*
1407 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1408 */
1409#define H2M_MAILBOX_CSR 0x7010
1410#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1411#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1412#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1413#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1414
1415/*
1416 * H2M_MAILBOX_CID:
1417 */
1418#define H2M_MAILBOX_CID 0x7014
Ivo van Doorn15e46922009-04-28 20:14:58 +02001419#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1420#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1421#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1422#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001423
1424/*
1425 * H2M_MAILBOX_STATUS:
1426 */
1427#define H2M_MAILBOX_STATUS 0x701c
1428
1429/*
1430 * H2M_INT_SRC:
1431 */
1432#define H2M_INT_SRC 0x7024
1433
1434/*
1435 * H2M_BBP_AGENT:
1436 */
1437#define H2M_BBP_AGENT 0x7028
1438
1439/*
1440 * MCU_LEDCS: LED control for MCU Mailbox.
1441 */
1442#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1443#define MCU_LEDCS_POLARITY FIELD8(0x01)
1444
1445/*
1446 * HW_CS_CTS_BASE:
1447 * Carrier-sense CTS frame base address.
1448 * It's where mac stores carrier-sense frame for carrier-sense function.
1449 */
1450#define HW_CS_CTS_BASE 0x7700
1451
1452/*
1453 * HW_DFS_CTS_BASE:
1454 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1455 */
1456#define HW_DFS_CTS_BASE 0x7780
1457
1458/*
1459 * TXRX control registers - base address 0x3000
1460 */
1461
1462/*
1463 * TXRX_CSR1:
1464 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1465 */
1466#define TXRX_CSR1 0x77d0
1467
1468/*
1469 * HW_DEBUG_SETTING_BASE:
1470 * since NULL frame won't be that long (256 byte)
1471 * We steal 16 tail bytes to save debugging settings
1472 */
1473#define HW_DEBUG_SETTING_BASE 0x77f0
1474#define HW_DEBUG_SETTING_BASE2 0x7770
1475
1476/*
1477 * HW_BEACON_BASE
1478 * In order to support maximum 8 MBSS and its maximum length
1479 * is 512 bytes for each beacon
1480 * Three section discontinue memory segments will be used.
1481 * 1. The original region for BCN 0~3
1482 * 2. Extract memory from FCE table for BCN 4~5
1483 * 3. Extract memory from Pair-wise key table for BCN 6~7
1484 * It occupied those memory of wcid 238~253 for BCN 6
1485 * and wcid 222~237 for BCN 7
1486 *
1487 * IMPORTANT NOTE: Not sure why legacy driver does this,
1488 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1489 */
1490#define HW_BEACON_BASE0 0x7800
1491#define HW_BEACON_BASE1 0x7a00
1492#define HW_BEACON_BASE2 0x7c00
1493#define HW_BEACON_BASE3 0x7e00
1494#define HW_BEACON_BASE4 0x7200
1495#define HW_BEACON_BASE5 0x7400
1496#define HW_BEACON_BASE6 0x5dc0
1497#define HW_BEACON_BASE7 0x5bc0
1498
1499#define HW_BEACON_OFFSET(__index) \
1500 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1501 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1502 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1503
1504/*
1505 * 8051 firmware image.
1506 */
1507#define FIRMWARE_RT2870 "rt2870.bin"
1508#define FIRMWARE_IMAGE_BASE 0x3000
1509
1510/*
1511 * BBP registers.
1512 * The wordsize of the BBP is 8 bits.
1513 */
1514
1515/*
1516 * BBP 1: TX Antenna
1517 */
1518#define BBP1_TX_POWER FIELD8(0x07)
1519#define BBP1_TX_ANTENNA FIELD8(0x18)
1520
1521/*
1522 * BBP 3: RX Antenna
1523 */
1524#define BBP3_RX_ANTENNA FIELD8(0x18)
1525#define BBP3_HT40_PLUS FIELD8(0x20)
1526
1527/*
1528 * BBP 4: Bandwidth
1529 */
1530#define BBP4_TX_BF FIELD8(0x01)
1531#define BBP4_BANDWIDTH FIELD8(0x18)
1532
1533/*
1534 * RFCSR registers
1535 * The wordsize of the RFCSR is 8 bits.
1536 */
1537
1538/*
1539 * RFCSR 6:
1540 */
1541#define RFCSR6_R FIELD8(0x03)
1542
1543/*
1544 * RFCSR 7:
1545 */
1546#define RFCSR7_RF_TUNING FIELD8(0x01)
1547
1548/*
1549 * RFCSR 12:
1550 */
1551#define RFCSR12_TX_POWER FIELD8(0x1f)
1552
1553/*
1554 * RFCSR 22:
1555 */
1556#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1557
1558/*
1559 * RFCSR 23:
1560 */
1561#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1562
1563/*
1564 * RFCSR 30:
1565 */
1566#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1567
1568/*
1569 * RF registers
1570 */
1571
1572/*
1573 * RF 2
1574 */
1575#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1576#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1577#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1578
1579/*
1580 * RF 3
1581 */
1582#define RF3_TXPOWER_G FIELD32(0x00003e00)
1583#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1584#define RF3_TXPOWER_A FIELD32(0x00003c00)
1585
1586/*
1587 * RF 4
1588 */
1589#define RF4_TXPOWER_G FIELD32(0x000007c0)
1590#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1591#define RF4_TXPOWER_A FIELD32(0x00000780)
1592#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1593#define RF4_HT40 FIELD32(0x00200000)
1594
1595/*
1596 * EEPROM content.
1597 * The wordsize of the EEPROM is 16 bits.
1598 */
1599
1600/*
1601 * EEPROM Version
1602 */
1603#define EEPROM_VERSION 0x0001
1604#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1605#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1606
1607/*
1608 * HW MAC address.
1609 */
1610#define EEPROM_MAC_ADDR_0 0x0002
1611#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1612#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1613#define EEPROM_MAC_ADDR_1 0x0003
1614#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1615#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1616#define EEPROM_MAC_ADDR_2 0x0004
1617#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1618#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1619
1620/*
1621 * EEPROM ANTENNA config
1622 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1623 * TXPATH: 1: 1T, 2: 2T
1624 */
1625#define EEPROM_ANTENNA 0x001a
1626#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1627#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1628#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1629
1630/*
1631 * EEPROM NIC config
1632 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1633 */
1634#define EEPROM_NIC 0x001b
1635#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1636#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1637#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1638#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1639#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1640#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1641#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1642#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1643#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1644#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1645
1646/*
1647 * EEPROM frequency
1648 */
1649#define EEPROM_FREQ 0x001d
1650#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1651#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1652#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1653
1654/*
1655 * EEPROM LED
1656 * POLARITY_RDY_G: Polarity RDY_G setting.
1657 * POLARITY_RDY_A: Polarity RDY_A setting.
1658 * POLARITY_ACT: Polarity ACT setting.
1659 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1660 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1661 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1662 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1663 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1664 * LED_MODE: Led mode.
1665 */
1666#define EEPROM_LED1 0x001e
1667#define EEPROM_LED2 0x001f
1668#define EEPROM_LED3 0x0020
1669#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1670#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1671#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1672#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1673#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1674#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1675#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1676#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1677#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1678
1679/*
1680 * EEPROM LNA
1681 */
1682#define EEPROM_LNA 0x0022
1683#define EEPROM_LNA_BG FIELD16(0x00ff)
1684#define EEPROM_LNA_A0 FIELD16(0xff00)
1685
1686/*
1687 * EEPROM RSSI BG offset
1688 */
1689#define EEPROM_RSSI_BG 0x0023
1690#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1691#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1692
1693/*
1694 * EEPROM RSSI BG2 offset
1695 */
1696#define EEPROM_RSSI_BG2 0x0024
1697#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1698#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1699
1700/*
1701 * EEPROM RSSI A offset
1702 */
1703#define EEPROM_RSSI_A 0x0025
1704#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1705#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1706
1707/*
1708 * EEPROM RSSI A2 offset
1709 */
1710#define EEPROM_RSSI_A2 0x0026
1711#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1712#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1713
1714/*
1715 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1716 * This is delta in 40MHZ.
1717 * VALUE: Tx Power dalta value (MAX=4)
1718 * TYPE: 1: Plus the delta value, 0: minus the delta value
1719 * TXPOWER: Enable:
1720 */
1721#define EEPROM_TXPOWER_DELTA 0x0028
1722#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1723#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1724#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1725
1726/*
1727 * EEPROM TXPOWER 802.11BG
1728 */
1729#define EEPROM_TXPOWER_BG1 0x0029
1730#define EEPROM_TXPOWER_BG2 0x0030
1731#define EEPROM_TXPOWER_BG_SIZE 7
1732#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1733#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1734
1735/*
1736 * EEPROM TXPOWER 802.11A
1737 */
1738#define EEPROM_TXPOWER_A1 0x003c
1739#define EEPROM_TXPOWER_A2 0x0053
1740#define EEPROM_TXPOWER_A_SIZE 6
1741#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1742#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1743
1744/*
1745 * EEPROM TXpower byrate: 20MHZ power
1746 */
1747#define EEPROM_TXPOWER_BYRATE 0x006f
1748
1749/*
1750 * EEPROM BBP.
1751 */
1752#define EEPROM_BBP_START 0x0078
1753#define EEPROM_BBP_SIZE 16
1754#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1755#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1756
1757/*
1758 * MCU mailbox commands.
1759 */
1760#define MCU_SLEEP 0x30
1761#define MCU_WAKEUP 0x31
1762#define MCU_RADIO_OFF 0x35
Ivo van Doorn15e46922009-04-28 20:14:58 +02001763#define MCU_CURRENT 0x36
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001764#define MCU_LED 0x50
1765#define MCU_LED_STRENGTH 0x51
1766#define MCU_LED_1 0x52
1767#define MCU_LED_2 0x53
1768#define MCU_LED_3 0x54
1769#define MCU_RADAR 0x60
1770#define MCU_BOOT_SIGNAL 0x72
1771#define MCU_BBP_SIGNAL 0x80
Ivo van Doorn15e46922009-04-28 20:14:58 +02001772#define MCU_POWER_SAVE 0x83
1773
1774/*
1775 * MCU mailbox tokens
1776 */
1777#define TOKEN_WAKUP 3
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001778
1779/*
1780 * DMA descriptor defines.
1781 */
1782#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1783#define TXINFO_DESC_SIZE ( 1 * sizeof(__le32) )
1784#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1785#define RXD_DESC_SIZE ( 1 * sizeof(__le32) )
1786#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1787
1788/*
1789 * TX descriptor format for TX, PRIO and Beacon Ring.
1790 */
1791
1792/*
1793 * Word0
1794 */
1795#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1796
1797/*
1798 * Word1
1799 */
1800#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1801#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1802#define TXD_W1_BURST FIELD32(0x00008000)
1803#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1804#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1805#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1806
1807/*
1808 * Word2
1809 */
1810#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1811
1812/*
1813 * Word3
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +01001814 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001815 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1816 * 0:MGMT, 1:HCCA 2:EDCA
1817 */
1818#define TXD_W3_WIV FIELD32(0x01000000)
1819#define TXD_W3_QSEL FIELD32(0x06000000)
1820#define TXD_W3_TCO FIELD32(0x20000000)
1821#define TXD_W3_UCO FIELD32(0x40000000)
1822#define TXD_W3_ICO FIELD32(0x80000000)
1823
1824/*
1825 * TX Info structure
1826 */
1827
1828/*
1829 * Word0
1830 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1831 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1832 * 0:MGMT, 1:HCCA 2:EDCA
1833 * USB_DMA_NEXT_VALID: Used ONLY in USB bulk Aggregation, NextValid
1834 * DMA_TX_BURST: used ONLY in USB bulk Aggregation.
1835 * Force USB DMA transmit frame from current selected endpoint
1836 */
1837#define TXINFO_W0_USB_DMA_TX_PKT_LEN FIELD32(0x0000ffff)
1838#define TXINFO_W0_WIV FIELD32(0x01000000)
1839#define TXINFO_W0_QSEL FIELD32(0x06000000)
1840#define TXINFO_W0_SW_USE_LAST_ROUND FIELD32(0x08000000)
1841#define TXINFO_W0_USB_DMA_NEXT_VALID FIELD32(0x40000000)
1842#define TXINFO_W0_USB_DMA_TX_BURST FIELD32(0x80000000)
1843
1844/*
1845 * TX WI structure
1846 */
1847
1848/*
1849 * Word0
1850 * FRAG: 1 To inform TKIP engine this is a fragment.
1851 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1852 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1853 * BW: Channel bandwidth 20MHz or 40 MHz
1854 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1855 */
1856#define TXWI_W0_FRAG FIELD32(0x00000001)
1857#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1858#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1859#define TXWI_W0_TS FIELD32(0x00000008)
1860#define TXWI_W0_AMPDU FIELD32(0x00000010)
1861#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1862#define TXWI_W0_TX_OP FIELD32(0x00000300)
1863#define TXWI_W0_MCS FIELD32(0x007f0000)
1864#define TXWI_W0_BW FIELD32(0x00800000)
1865#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1866#define TXWI_W0_STBC FIELD32(0x06000000)
1867#define TXWI_W0_IFS FIELD32(0x08000000)
1868#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1869
1870/*
1871 * Word1
1872 */
1873#define TXWI_W1_ACK FIELD32(0x00000001)
1874#define TXWI_W1_NSEQ FIELD32(0x00000002)
1875#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1876#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1877#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1878#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1879
1880/*
1881 * Word2
1882 */
1883#define TXWI_W2_IV FIELD32(0xffffffff)
1884
1885/*
1886 * Word3
1887 */
1888#define TXWI_W3_EIV FIELD32(0xffffffff)
1889
1890/*
1891 * RX descriptor format for RX Ring.
1892 */
1893
1894/*
1895 * Word0
1896 * UNICAST_TO_ME: This RX frame is unicast to me.
1897 * MULTICAST: This is a multicast frame.
1898 * BROADCAST: This is a broadcast frame.
1899 * MY_BSS: this frame belongs to the same BSSID.
1900 * CRC_ERROR: CRC error.
1901 * CIPHER_ERROR: 0: decryption okay, 1:ICV error, 2:MIC error, 3:KEY not valid.
1902 * AMSDU: rx with 802.3 header, not 802.11 header.
1903 */
1904
1905#define RXD_W0_BA FIELD32(0x00000001)
1906#define RXD_W0_DATA FIELD32(0x00000002)
1907#define RXD_W0_NULLDATA FIELD32(0x00000004)
1908#define RXD_W0_FRAG FIELD32(0x00000008)
1909#define RXD_W0_UNICAST_TO_ME FIELD32(0x00000010)
1910#define RXD_W0_MULTICAST FIELD32(0x00000020)
1911#define RXD_W0_BROADCAST FIELD32(0x00000040)
1912#define RXD_W0_MY_BSS FIELD32(0x00000080)
1913#define RXD_W0_CRC_ERROR FIELD32(0x00000100)
1914#define RXD_W0_CIPHER_ERROR FIELD32(0x00000600)
1915#define RXD_W0_AMSDU FIELD32(0x00000800)
1916#define RXD_W0_HTC FIELD32(0x00001000)
1917#define RXD_W0_RSSI FIELD32(0x00002000)
1918#define RXD_W0_L2PAD FIELD32(0x00004000)
1919#define RXD_W0_AMPDU FIELD32(0x00008000)
1920#define RXD_W0_DECRYPTED FIELD32(0x00010000)
1921#define RXD_W0_PLCP_RSSI FIELD32(0x00020000)
1922#define RXD_W0_CIPHER_ALG FIELD32(0x00040000)
1923#define RXD_W0_LAST_AMSDU FIELD32(0x00080000)
1924#define RXD_W0_PLCP_SIGNAL FIELD32(0xfff00000)
1925
1926/*
1927 * RX WI structure
1928 */
1929
1930/*
1931 * Word0
1932 */
1933#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1934#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1935#define RXWI_W0_BSSID FIELD32(0x00001c00)
1936#define RXWI_W0_UDF FIELD32(0x0000e000)
1937#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1938#define RXWI_W0_TID FIELD32(0xf0000000)
1939
1940/*
1941 * Word1
1942 */
1943#define RXWI_W1_FRAG FIELD32(0x0000000f)
1944#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1945#define RXWI_W1_MCS FIELD32(0x007f0000)
1946#define RXWI_W1_BW FIELD32(0x00800000)
1947#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1948#define RXWI_W1_STBC FIELD32(0x06000000)
1949#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1950
1951/*
1952 * Word2
1953 */
1954#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1955#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1956#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1957
1958/*
1959 * Word3
1960 */
1961#define RXWI_W3_SNR0 FIELD32(0x000000ff)
1962#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
1963
1964/*
Luis Correia49513482009-07-17 21:39:19 +02001965 * Macros for converting txpower from EEPROM to mac80211 value
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001966 * and from mac80211 value to register value.
1967 */
1968#define MIN_G_TXPOWER 0
1969#define MIN_A_TXPOWER -7
1970#define MAX_G_TXPOWER 31
1971#define MAX_A_TXPOWER 15
1972#define DEFAULT_TXPOWER 5
1973
1974#define TXPOWER_G_FROM_DEV(__txpower) \
1975 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1976
1977#define TXPOWER_G_TO_DEV(__txpower) \
1978 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
1979
1980#define TXPOWER_A_FROM_DEV(__txpower) \
1981 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1982
1983#define TXPOWER_A_TO_DEV(__txpower) \
1984 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
1985
1986#endif /* RT2800USB_H */