blob: e7c61b9b044cd9285c9606c78bba70863c2ec76f [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Tony Lindgren68f39e72012-10-15 12:09:43 -070031#include <linux/platform_data/mmc-omap.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032
Tony Lindgren68f39e72012-10-15 12:09:43 -070033#include <plat/cpu.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070034#include <plat/dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010035
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010036#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa2010-05-26 14:41:49 -070037#define OMAP_MMC_REG_ARGL 0x01
38#define OMAP_MMC_REG_ARGH 0x02
39#define OMAP_MMC_REG_CON 0x03
40#define OMAP_MMC_REG_STAT 0x04
41#define OMAP_MMC_REG_IE 0x05
42#define OMAP_MMC_REG_CTO 0x06
43#define OMAP_MMC_REG_DTO 0x07
44#define OMAP_MMC_REG_DATA 0x08
45#define OMAP_MMC_REG_BLEN 0x09
46#define OMAP_MMC_REG_NBLK 0x0a
47#define OMAP_MMC_REG_BUF 0x0b
48#define OMAP_MMC_REG_SDIO 0x0d
49#define OMAP_MMC_REG_REV 0x0f
50#define OMAP_MMC_REG_RSP0 0x10
51#define OMAP_MMC_REG_RSP1 0x11
52#define OMAP_MMC_REG_RSP2 0x12
53#define OMAP_MMC_REG_RSP3 0x13
54#define OMAP_MMC_REG_RSP4 0x14
55#define OMAP_MMC_REG_RSP5 0x15
56#define OMAP_MMC_REG_RSP6 0x16
57#define OMAP_MMC_REG_RSP7 0x17
58#define OMAP_MMC_REG_IOSR 0x18
59#define OMAP_MMC_REG_SYSC 0x19
60#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010061
62#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
63#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
64#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
65#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
66#define OMAP_MMC_STAT_A_FULL (1 << 10)
67#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
68#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
69#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
70#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
71#define OMAP_MMC_STAT_END_BUSY (1 << 4)
72#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
73#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
74#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
75
Marek Belisko0e950fa2010-05-26 14:41:49 -070076#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
77#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
78#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010079
80/*
81 * Command types
82 */
83#define OMAP_MMC_CMDTYPE_BC 0
84#define OMAP_MMC_CMDTYPE_BCR 1
85#define OMAP_MMC_CMDTYPE_AC 2
86#define OMAP_MMC_CMDTYPE_ADTC 3
87
Carlos Aguiar730c9b72006-03-29 09:21:00 +010088
89#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010090
91/* Specifies how often in millisecs to poll for card status changes
92 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -040093#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +010094
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -040095struct mmc_omap_host;
96
97struct mmc_omap_slot {
98 int id;
99 unsigned int vdd;
100 u16 saved_con;
101 u16 bus_mode;
102 unsigned int fclk_freq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400103
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400104 struct tasklet_struct cover_tasklet;
105 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400106 unsigned cover_open;
107
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400108 struct mmc_request *mrq;
109 struct mmc_omap_host *host;
110 struct mmc_host *mmc;
111 struct omap_mmc_slot_data *pdata;
112};
113
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100114struct mmc_omap_host {
115 int initialized;
116 int suspended;
117 struct mmc_request * mrq;
118 struct mmc_command * cmd;
119 struct mmc_data * data;
120 struct mmc_host * mmc;
121 struct device * dev;
122 unsigned char id; /* 16xx chips have 2 MMC blocks */
123 struct clk * iclk;
124 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100125 struct dma_chan *dma_rx;
126 u32 dma_rx_burst;
127 struct dma_chan *dma_tx;
128 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100129 struct resource *mem_res;
130 void __iomem *virt_base;
131 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100132 int irq;
133 unsigned char bus_mode;
Marek Belisko0e950fa2010-05-26 14:41:49 -0700134 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100135
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400136 struct work_struct cmd_abort_work;
137 unsigned abort:1;
138 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400139
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400140 struct work_struct slot_release_work;
141 struct mmc_omap_slot *next_slot;
142 struct work_struct send_stop_work;
143 struct mmc_data *stop_data;
144
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100145 unsigned int sg_len;
146 int sg_idx;
147 u16 * buffer;
148 u32 buffer_bytes_left;
149 u32 total_bytes_left;
150
151 unsigned use_dma:1;
152 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100153 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100154 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100155
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400156 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
157 struct mmc_omap_slot *current_slot;
158 spinlock_t slot_lock;
159 wait_queue_head_t slot_wq;
160 int nr_slots;
161
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400162 struct timer_list clk_timer;
163 spinlock_t clk_lock; /* for changing enabled state */
164 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530165 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400166
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400167 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100168};
169
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100170
Russell King7c8ad982008-09-05 15:13:24 +0100171static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400172{
173 unsigned long tick_ns;
174
175 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
176 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
177 ndelay(8 * tick_ns);
178 }
179}
180
Russell King7c8ad982008-09-05 15:13:24 +0100181static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400182{
183 unsigned long flags;
184
185 spin_lock_irqsave(&host->clk_lock, flags);
186 if (host->fclk_enabled != enable) {
187 host->fclk_enabled = enable;
188 if (enable)
189 clk_enable(host->fclk);
190 else
191 clk_disable(host->fclk);
192 }
193 spin_unlock_irqrestore(&host->clk_lock, flags);
194}
195
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400196static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
197{
198 struct mmc_omap_host *host = slot->host;
199 unsigned long flags;
200
201 if (claimed)
202 goto no_claim;
203 spin_lock_irqsave(&host->slot_lock, flags);
204 while (host->mmc != NULL) {
205 spin_unlock_irqrestore(&host->slot_lock, flags);
206 wait_event(host->slot_wq, host->mmc == NULL);
207 spin_lock_irqsave(&host->slot_lock, flags);
208 }
209 host->mmc = slot->mmc;
210 spin_unlock_irqrestore(&host->slot_lock, flags);
211no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400212 del_timer(&host->clk_timer);
213 if (host->current_slot != slot || !claimed)
214 mmc_omap_fclk_offdelay(host->current_slot);
215
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400216 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400217 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400218 if (host->pdata->switch_slot != NULL)
219 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
220 host->current_slot = slot;
221 }
222
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400223 if (claimed) {
224 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400225
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400226 /* Doing the dummy read here seems to work around some bug
227 * at least in OMAP24xx silicon where the command would not
228 * start after writing the CMD register. Sigh. */
229 OMAP_MMC_READ(host, CON);
230
231 OMAP_MMC_WRITE(host, CON, slot->saved_con);
232 } else
233 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400234}
235
236static void mmc_omap_start_request(struct mmc_omap_host *host,
237 struct mmc_request *req);
238
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400239static void mmc_omap_slot_release_work(struct work_struct *work)
240{
241 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
242 slot_release_work);
243 struct mmc_omap_slot *next_slot = host->next_slot;
244 struct mmc_request *rq;
245
246 host->next_slot = NULL;
247 mmc_omap_select_slot(next_slot, 1);
248
249 rq = next_slot->mrq;
250 next_slot->mrq = NULL;
251 mmc_omap_start_request(host, rq);
252}
253
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400254static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400255{
256 struct mmc_omap_host *host = slot->host;
257 unsigned long flags;
258 int i;
259
260 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400261
262 if (clk_enabled)
263 /* Keeps clock running for at least 8 cycles on valid freq */
264 mod_timer(&host->clk_timer, jiffies + HZ/10);
265 else {
266 del_timer(&host->clk_timer);
267 mmc_omap_fclk_offdelay(slot);
268 mmc_omap_fclk_enable(host, 0);
269 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400270
271 spin_lock_irqsave(&host->slot_lock, flags);
272 /* Check for any pending requests */
273 for (i = 0; i < host->nr_slots; i++) {
274 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400275
276 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
277 continue;
278
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400279 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400280 new_slot = host->slots[i];
281 /* The current slot should not have a request in queue */
282 BUG_ON(new_slot == host->current_slot);
283
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400284 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400285 host->mmc = new_slot->mmc;
286 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530287 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400288 return;
289 }
290
291 host->mmc = NULL;
292 wake_up(&host->slot_wq);
293 spin_unlock_irqrestore(&host->slot_lock, flags);
294}
295
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400296static inline
297int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
298{
Kyungmin Park8348f002008-03-26 16:09:38 -0400299 if (slot->pdata->get_cover_state)
300 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
301 slot->id);
302 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400303}
304
305static ssize_t
306mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
307 char *buf)
308{
309 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
310 struct mmc_omap_slot *slot = mmc_priv(mmc);
311
312 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
313 "closed");
314}
315
316static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
317
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400318static ssize_t
319mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
320 char *buf)
321{
322 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
323 struct mmc_omap_slot *slot = mmc_priv(mmc);
324
325 return sprintf(buf, "%s\n", slot->pdata->name);
326}
327
328static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
329
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100330static void
331mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
332{
333 u32 cmdreg;
334 u32 resptype;
335 u32 cmdtype;
336
337 host->cmd = cmd;
338
339 resptype = 0;
340 cmdtype = 0;
341
342 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100343 switch (mmc_resp_type(cmd)) {
344 case MMC_RSP_NONE:
345 break;
346 case MMC_RSP_R1:
347 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800348 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100349 resptype = 1;
350 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100351 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100352 resptype = 2;
353 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100354 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100355 resptype = 3;
356 break;
357 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100358 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100359 break;
360 }
361
362 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
363 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
364 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
365 cmdtype = OMAP_MMC_CMDTYPE_BC;
366 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
367 cmdtype = OMAP_MMC_CMDTYPE_BCR;
368 } else {
369 cmdtype = OMAP_MMC_CMDTYPE_AC;
370 }
371
372 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
373
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400374 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100375 cmdreg |= 1 << 6;
376
377 if (cmd->flags & MMC_RSP_BUSY)
378 cmdreg |= 1 << 11;
379
380 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
381 cmdreg |= 1 << 15;
382
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400383 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400384
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100385 OMAP_MMC_WRITE(host, CTO, 200);
386 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
387 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
388 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100389 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
390 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
391 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
392 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
393 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100394 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100395}
396
397static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400398mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
399 int abort)
400{
401 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100402 struct device *dev = mmc_dev(host->mmc);
403 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400404
Russell King3451c062012-04-21 22:35:42 +0100405 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400406 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100407 c = host->dma_tx;
408 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400409 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100410 c = host->dma_rx;
411 }
412 if (c) {
413 if (data->error) {
414 dmaengine_terminate_all(c);
415 /* Claim nothing transferred on error... */
416 data->bytes_xfered = 0;
417 }
418 dev = c->device->dev;
419 }
420 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400421}
422
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400423static void mmc_omap_send_stop_work(struct work_struct *work)
424{
425 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
426 send_stop_work);
427 struct mmc_omap_slot *slot = host->current_slot;
428 struct mmc_data *data = host->stop_data;
429 unsigned long tick_ns;
430
431 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
432 ndelay(8*tick_ns);
433
434 mmc_omap_start_command(host, data->stop);
435}
436
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400437static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100438mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
439{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400440 if (host->dma_in_use)
441 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100442
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100443 host->data = NULL;
444 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100445
446 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
447 * dozens of requests until the card finishes writing data.
448 * It'd be cheaper to just wait till an EOFB interrupt arrives...
449 */
450
451 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400452 struct mmc_host *mmc;
453
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100454 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400455 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400456 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400457 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100458 return;
459 }
460
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400461 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530462 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100463}
464
465static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400466mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400467{
468 struct mmc_omap_slot *slot = host->current_slot;
469 unsigned int restarts, passes, timeout;
470 u16 stat = 0;
471
472 /* Sending abort takes 80 clocks. Have some extra and round up */
473 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
474 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400475 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400476 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
477 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
478
479 passes = 0;
480 while (passes < timeout) {
481 stat = OMAP_MMC_READ(host, STAT);
482 if (stat & OMAP_MMC_STAT_END_OF_CMD)
483 goto out;
484 udelay(1);
485 passes++;
486 }
487
488 restarts++;
489 }
490out:
491 OMAP_MMC_WRITE(host, STAT, stat);
492}
493
494static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400495mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
496{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400497 if (host->dma_in_use)
498 mmc_omap_release_dma(host, data, 1);
499
500 host->data = NULL;
501 host->sg_len = 0;
502
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400503 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400504}
505
506static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100507mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
508{
509 unsigned long flags;
510 int done;
511
512 if (!host->dma_in_use) {
513 mmc_omap_xfer_done(host, data);
514 return;
515 }
516 done = 0;
517 spin_lock_irqsave(&host->dma_lock, flags);
518 if (host->dma_done)
519 done = 1;
520 else
521 host->brs_received = 1;
522 spin_unlock_irqrestore(&host->dma_lock, flags);
523 if (done)
524 mmc_omap_xfer_done(host, data);
525}
526
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100527static void
528mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
529{
530 unsigned long flags;
531 int done;
532
533 done = 0;
534 spin_lock_irqsave(&host->dma_lock, flags);
535 if (host->brs_received)
536 done = 1;
537 else
538 host->dma_done = 1;
539 spin_unlock_irqrestore(&host->dma_lock, flags);
540 if (done)
541 mmc_omap_xfer_done(host, data);
542}
543
544static void
545mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
546{
547 host->cmd = NULL;
548
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400549 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400550
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100551 if (cmd->flags & MMC_RSP_PRESENT) {
552 if (cmd->flags & MMC_RSP_136) {
553 /* response type 2 */
554 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100555 OMAP_MMC_READ(host, RSP0) |
556 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100557 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100558 OMAP_MMC_READ(host, RSP2) |
559 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100560 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100561 OMAP_MMC_READ(host, RSP4) |
562 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100563 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100564 OMAP_MMC_READ(host, RSP6) |
565 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100566 } else {
567 /* response types 1, 1b, 3, 4, 5, 6 */
568 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100569 OMAP_MMC_READ(host, RSP6) |
570 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100571 }
572 }
573
Pierre Ossman17b04292007-07-22 22:18:46 +0200574 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400575 struct mmc_host *mmc;
576
577 if (host->data != NULL)
578 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100579 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400580 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400581 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400582 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100583 }
584}
585
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400586/*
587 * Abort stuck command. Can occur when card is removed while it is being
588 * read.
589 */
590static void mmc_omap_abort_command(struct work_struct *work)
591{
592 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400593 cmd_abort_work);
594 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400595
596 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
597 host->cmd->opcode);
598
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400599 if (host->cmd->error == 0)
600 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400601
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400602 if (host->data == NULL) {
603 struct mmc_command *cmd;
604 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400605
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400606 cmd = host->cmd;
607 host->cmd = NULL;
608 mmc_omap_send_abort(host, 10000);
609
610 host->mrq = NULL;
611 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400612 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400613 mmc_request_done(mmc, cmd->mrq);
614 } else
615 mmc_omap_cmd_done(host, host->cmd);
616
617 host->abort = 0;
618 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400619}
620
621static void
622mmc_omap_cmd_timer(unsigned long data)
623{
624 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400625 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400626
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400627 spin_lock_irqsave(&host->slot_lock, flags);
628 if (host->cmd != NULL && !host->abort) {
629 OMAP_MMC_WRITE(host, IE, 0);
630 disable_irq(host->irq);
631 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530632 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400633 }
634 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400635}
636
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100637/* PIO only */
638static void
639mmc_omap_sg_to_buf(struct mmc_omap_host *host)
640{
641 struct scatterlist *sg;
642
643 sg = host->data->sg + host->sg_idx;
644 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200645 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100646 if (host->buffer_bytes_left > host->total_bytes_left)
647 host->buffer_bytes_left = host->total_bytes_left;
648}
649
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400650static void
651mmc_omap_clk_timer(unsigned long data)
652{
653 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
654
655 mmc_omap_fclk_enable(host, 0);
656}
657
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100658/* PIO only */
659static void
660mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
661{
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000662 int n, nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100663
664 if (host->buffer_bytes_left == 0) {
665 host->sg_idx++;
666 BUG_ON(host->sg_idx == host->sg_len);
667 mmc_omap_sg_to_buf(host);
668 }
669 n = 64;
670 if (n > host->buffer_bytes_left)
671 n = host->buffer_bytes_left;
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000672
673 nwords = n / 2;
674 nwords += n & 1; /* handle odd number of bytes to transfer */
675
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100676 host->buffer_bytes_left -= n;
677 host->total_bytes_left -= n;
678 host->data->bytes_xfered += n;
679
680 if (write) {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000681 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
682 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100683 } else {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000684 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
685 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100686 }
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000687
688 host->buffer += nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100689}
690
Venkatraman S75d569d2012-08-07 19:03:01 +0530691#ifdef CONFIG_MMC_DEBUG
692static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100693{
694 static const char *mmc_omap_status_bits[] = {
695 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
696 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
697 };
Venkatraman S75d569d2012-08-07 19:03:01 +0530698 int i;
699 char res[64], *buf = res;
700
701 buf += sprintf(buf, "MMC IRQ 0x%x:", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100702
703 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
Venkatraman S75d569d2012-08-07 19:03:01 +0530704 if (status & (1 << i))
705 buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
706 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100707}
Venkatraman S75d569d2012-08-07 19:03:01 +0530708#else
709static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
710{
711}
712#endif
713
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100714
David Howells7d12e782006-10-05 14:55:46 +0100715static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100716{
717 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
718 u16 status;
719 int end_command;
720 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400721 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100722
723 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100724 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400725 dev_info(mmc_dev(host->slots[0]->mmc),
726 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100727 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100728 OMAP_MMC_WRITE(host, STAT, status);
729 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100730 }
731 return IRQ_HANDLED;
732 }
733
734 end_command = 0;
735 end_transfer = 0;
736 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400737 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100738
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100739 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400740 int cmd;
741
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100742 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400743 if (host->cmd != NULL)
744 cmd = host->cmd->opcode;
745 else
746 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100747 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400748 status, cmd);
Venkatraman S75d569d2012-08-07 19:03:01 +0530749 mmc_omap_report_irq(host, status);
750
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100751 if (host->total_bytes_left) {
752 if ((status & OMAP_MMC_STAT_A_FULL) ||
753 (status & OMAP_MMC_STAT_END_OF_DATA))
754 mmc_omap_xfer_data(host, 0);
755 if (status & OMAP_MMC_STAT_A_EMPTY)
756 mmc_omap_xfer_data(host, 1);
757 }
758
Juha Yrjola2a50b882008-03-26 16:09:26 -0400759 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100760 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100761
762 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400763 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
764 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100765 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200766 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100767 transfer_error = 1;
768 }
769 }
770
771 if (status & OMAP_MMC_STAT_DATA_CRC) {
772 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200773 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100774 dev_dbg(mmc_dev(host->mmc),
775 "data CRC error, bytes left %d\n",
776 host->total_bytes_left);
777 transfer_error = 1;
778 } else {
779 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
780 }
781 }
782
783 if (status & OMAP_MMC_STAT_CMD_TOUT) {
784 /* Timeouts are routine with some commands */
785 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400786 struct mmc_omap_slot *slot =
787 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400788 if (slot == NULL ||
789 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400790 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400791 "command timeout (CMD%d)\n",
792 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200793 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100794 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400795 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100796 }
797 }
798
799 if (status & OMAP_MMC_STAT_CMD_CRC) {
800 if (host->cmd) {
801 dev_err(mmc_dev(host->mmc),
802 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400803 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200804 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100805 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400806 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100807 } else
808 dev_err(mmc_dev(host->mmc),
809 "command CRC error without cmd?\n");
810 }
811
812 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200813 dev_dbg(mmc_dev(host->mmc),
814 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400815 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200816 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100817 }
818
819 /*
820 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400821 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100822 */
823 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
824 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
825 end_command = 1;
826 }
827 }
828
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400829 if (cmd_error && host->data) {
830 del_timer(&host->cmd_abort_timer);
831 host->abort = 1;
832 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000833 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530834 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400835 return IRQ_HANDLED;
836 }
837
Michael Bueschf6947512011-04-11 17:00:44 -0400838 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100839 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400840 if (host->data != NULL) {
841 if (transfer_error)
842 mmc_omap_xfer_done(host, host->data);
843 else if (end_transfer)
844 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100845 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100846
847 return IRQ_HANDLED;
848}
849
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400850void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400851{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400852 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400853 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400854 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400855
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400856 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400857
858 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400859 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400860 return;
861
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400862 cover_open = mmc_omap_cover_is_open(slot);
863 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400864 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400865 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400866 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400867
868 tasklet_hi_schedule(&slot->cover_tasklet);
869}
870
871static void mmc_omap_cover_timer(unsigned long arg)
872{
873 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
874 tasklet_schedule(&slot->cover_tasklet);
875}
876
877static void mmc_omap_cover_handler(unsigned long param)
878{
879 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
880 int cover_open = mmc_omap_cover_is_open(slot);
881
882 mmc_detect_change(slot->mmc, 0);
883 if (!cover_open)
884 return;
885
886 /*
887 * If no card is inserted, we postpone polling until
888 * the cover has been closed.
889 */
890 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
891 return;
892
893 mod_timer(&slot->cover_timer,
894 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400895}
896
Russell King3451c062012-04-21 22:35:42 +0100897static void mmc_omap_dma_callback(void *priv)
898{
899 struct mmc_omap_host *host = priv;
900 struct mmc_data *data = host->data;
901
902 /* If we got to the end of DMA, assume everything went well */
903 data->bytes_xfered += data->blocks * data->blksz;
904
905 mmc_omap_dma_done(host, data);
906}
907
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100908static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
909{
910 u16 reg;
911
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100912 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100913 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100914 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100915 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100916 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100917}
918
919static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
920{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400921 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100922 u16 reg;
923
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400924 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
925 timeout = req->data->timeout_ns / cycle_ns;
926 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100927
928 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100929 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100930 if (timeout > 0xffff) {
931 reg |= (1 << 5);
932 timeout /= 1024;
933 } else
934 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100935 OMAP_MMC_WRITE(host, SDIO, reg);
936 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100937}
938
939static void
940mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
941{
942 struct mmc_data *data = req->data;
943 int i, use_dma, block_size;
944 unsigned sg_len;
945
946 host->data = data;
947 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100948 OMAP_MMC_WRITE(host, BLEN, 0);
949 OMAP_MMC_WRITE(host, NBLK, 0);
950 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100951 host->dma_in_use = 0;
952 set_cmd_timeout(host, req);
953 return;
954 }
955
Russell Kinga3fd4a12006-06-04 17:51:15 +0100956 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100957
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100958 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
959 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100960 set_data_timeout(host, req);
961
962 /* cope with calling layer confusion; it issues "single
963 * block" writes using multi-block scatterlists.
964 */
965 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
966
967 /* Only do DMA for entire blocks */
968 use_dma = host->use_dma;
969 if (use_dma) {
970 for (i = 0; i < sg_len; i++) {
971 if ((data->sg[i].length % block_size) != 0) {
972 use_dma = 0;
973 break;
974 }
975 }
976 }
977
978 host->sg_idx = 0;
979 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100980 enum dma_data_direction dma_data_dir;
981 struct dma_async_tx_descriptor *tx;
982 struct dma_chan *c;
983 u32 burst, *bp;
984 u16 buf;
985
986 /*
987 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
988 * and 24xx. Use 16 or 32 word frames when the
989 * blocksize is at least that large. Blocksize is
990 * usually 512 bytes; but not for some SD reads.
991 */
992 burst = cpu_is_omap15xx() ? 32 : 64;
993 if (burst > data->blksz)
994 burst = data->blksz;
995
996 burst >>= 1;
997
998 if (data->flags & MMC_DATA_WRITE) {
999 c = host->dma_tx;
1000 bp = &host->dma_tx_burst;
1001 buf = 0x0f80 | (burst - 1) << 0;
1002 dma_data_dir = DMA_TO_DEVICE;
1003 } else {
1004 c = host->dma_rx;
1005 bp = &host->dma_rx_burst;
1006 buf = 0x800f | (burst - 1) << 8;
1007 dma_data_dir = DMA_FROM_DEVICE;
1008 }
1009
1010 if (!c)
1011 goto use_pio;
1012
1013 /* Only reconfigure if we have a different burst size */
1014 if (*bp != burst) {
1015 struct dma_slave_config cfg;
1016
1017 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1018 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1019 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1020 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1021 cfg.src_maxburst = burst;
1022 cfg.dst_maxburst = burst;
1023
1024 if (dmaengine_slave_config(c, &cfg))
1025 goto use_pio;
1026
1027 *bp = burst;
1028 }
1029
1030 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1031 dma_data_dir);
1032 if (host->sg_len == 0)
1033 goto use_pio;
1034
1035 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1036 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1037 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1038 if (!tx)
1039 goto use_pio;
1040
1041 OMAP_MMC_WRITE(host, BUF, buf);
1042
1043 tx->callback = mmc_omap_dma_callback;
1044 tx->callback_param = host;
1045 dmaengine_submit(tx);
1046 host->brs_received = 0;
1047 host->dma_done = 0;
1048 host->dma_in_use = 1;
1049 return;
1050 }
1051 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001052
1053 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001054 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1055 host->total_bytes_left = data->blocks * block_size;
1056 host->sg_len = sg_len;
1057 mmc_omap_sg_to_buf(host);
1058 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001059}
1060
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001061static void mmc_omap_start_request(struct mmc_omap_host *host,
1062 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001063{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001064 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001065
1066 host->mrq = req;
1067
1068 /* only touch fifo AFTER the controller readies it */
1069 mmc_omap_prepare_data(host, req);
1070 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001071 if (host->dma_in_use) {
1072 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1073 host->dma_tx : host->dma_rx;
1074
Russell King4e078fb2012-04-21 22:41:10 +01001075 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001076 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001077}
1078
1079static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1080{
1081 struct mmc_omap_slot *slot = mmc_priv(mmc);
1082 struct mmc_omap_host *host = slot->host;
1083 unsigned long flags;
1084
1085 spin_lock_irqsave(&host->slot_lock, flags);
1086 if (host->mmc != NULL) {
1087 BUG_ON(slot->mrq != NULL);
1088 slot->mrq = req;
1089 spin_unlock_irqrestore(&host->slot_lock, flags);
1090 return;
1091 } else
1092 host->mmc = mmc;
1093 spin_unlock_irqrestore(&host->slot_lock, flags);
1094 mmc_omap_select_slot(slot, 1);
1095 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001096}
1097
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001098static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1099 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001100{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001101 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001102
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001103 host = slot->host;
1104
1105 if (slot->pdata->set_power != NULL)
1106 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1107 vdd);
1108
1109 if (cpu_is_omap24xx()) {
1110 u16 w;
1111
1112 if (power_on) {
1113 w = OMAP_MMC_READ(host, CON);
1114 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1115 } else {
1116 w = OMAP_MMC_READ(host, CON);
1117 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1118 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001119 }
1120}
1121
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001122static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1123{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001124 struct mmc_omap_slot *slot = mmc_priv(mmc);
1125 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001126 int func_clk_rate = clk_get_rate(host->fclk);
1127 int dsor;
1128
1129 if (ios->clock == 0)
1130 return 0;
1131
1132 dsor = func_clk_rate / ios->clock;
1133 if (dsor < 1)
1134 dsor = 1;
1135
1136 if (func_clk_rate / dsor > ios->clock)
1137 dsor++;
1138
1139 if (dsor > 250)
1140 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001141
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001142 slot->fclk_freq = func_clk_rate / dsor;
1143
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001144 if (ios->bus_width == MMC_BUS_WIDTH_4)
1145 dsor |= 1 << 15;
1146
1147 return dsor;
1148}
1149
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001150static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1151{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001152 struct mmc_omap_slot *slot = mmc_priv(mmc);
1153 struct mmc_omap_host *host = slot->host;
1154 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001155 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001156
1157 mmc_omap_select_slot(slot, 0);
1158
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001159 dsor = mmc_omap_calc_divisor(mmc, ios);
1160
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001161 if (ios->vdd != slot->vdd)
1162 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001163
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001164 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001165 switch (ios->power_mode) {
1166 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001167 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001168 break;
1169 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001170 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001171 mmc_omap_set_power(slot, 1, ios->vdd);
1172 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001173 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001174 mmc_omap_fclk_enable(host, 1);
1175 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001176 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001177 break;
1178 }
1179
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001180 if (slot->bus_mode != ios->bus_mode) {
1181 if (slot->pdata->set_bus_mode != NULL)
1182 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1183 ios->bus_mode);
1184 slot->bus_mode = ios->bus_mode;
1185 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001186
1187 /* On insanely high arm_per frequencies something sometimes
1188 * goes somehow out of sync, and the POW bit is not being set,
1189 * which results in the while loop below getting stuck.
1190 * Writing to the CON register twice seems to do the trick. */
1191 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001192 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001193 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001194 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001195 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1196 int usecs = 250;
1197
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001198 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001199 OMAP_MMC_WRITE(host, IE, 0);
1200 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001201 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001202 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1203 udelay(1);
1204 usecs--;
1205 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001206 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001207 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001208
1209exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001210 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001211}
1212
David Brownellab7aefd2006-11-12 17:55:30 -08001213static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001214 .request = mmc_omap_request,
1215 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001216};
1217
Tony Lindgren4f837792012-06-06 09:44:09 -04001218static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001219{
1220 struct mmc_omap_slot *slot = NULL;
1221 struct mmc_host *mmc;
1222 int r;
1223
1224 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1225 if (mmc == NULL)
1226 return -ENOMEM;
1227
1228 slot = mmc_priv(mmc);
1229 slot->host = host;
1230 slot->mmc = mmc;
1231 slot->id = id;
1232 slot->pdata = &host->pdata->slots[id];
1233
1234 host->slots[id] = slot;
1235
Pierre Ossman23af6032008-07-06 01:10:27 +02001236 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001237 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001238 mmc->caps |= MMC_CAP_4_BIT_DATA;
1239
1240 mmc->ops = &mmc_omap_ops;
1241 mmc->f_min = 400000;
1242
1243 if (cpu_class_is_omap2())
1244 mmc->f_max = 48000000;
1245 else
1246 mmc->f_max = 24000000;
1247 if (host->pdata->max_freq)
1248 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1249 mmc->ocr_avail = slot->pdata->ocr_mask;
1250
1251 /* Use scatterlist DMA to reduce per-transfer costs.
1252 * NOTE max_seg_size assumption that small blocks aren't
1253 * normally used (except e.g. for reading SD registers).
1254 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001255 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001256 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1257 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1258 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1259 mmc->max_seg_size = mmc->max_req_size;
1260
1261 r = mmc_add_host(mmc);
1262 if (r < 0)
1263 goto err_remove_host;
1264
1265 if (slot->pdata->name != NULL) {
1266 r = device_create_file(&mmc->class_dev,
1267 &dev_attr_slot_name);
1268 if (r < 0)
1269 goto err_remove_host;
1270 }
1271
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001272 if (slot->pdata->get_cover_state != NULL) {
1273 r = device_create_file(&mmc->class_dev,
1274 &dev_attr_cover_switch);
1275 if (r < 0)
1276 goto err_remove_slot_name;
1277
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001278 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1279 (unsigned long)slot);
1280 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1281 (unsigned long)slot);
1282 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001283 }
1284
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001285 return 0;
1286
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001287err_remove_slot_name:
1288 if (slot->pdata->name != NULL)
1289 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001290err_remove_host:
1291 mmc_remove_host(mmc);
1292 mmc_free_host(mmc);
1293 return r;
1294}
1295
1296static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1297{
1298 struct mmc_host *mmc = slot->mmc;
1299
1300 if (slot->pdata->name != NULL)
1301 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001302 if (slot->pdata->get_cover_state != NULL)
1303 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1304
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001305 tasklet_kill(&slot->cover_tasklet);
1306 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301307 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001308
1309 mmc_remove_host(mmc);
1310 mmc_free_host(mmc);
1311}
1312
Venkatraman Sb6e07032012-05-08 17:05:34 +05301313static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001314{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001315 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001316 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001317 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001318 dma_cap_mask_t mask;
1319 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001320 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001321 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001322
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001323 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001324 dev_err(&pdev->dev, "platform data missing\n");
1325 return -ENXIO;
1326 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001327 if (pdata->nr_slots == 0) {
1328 dev_err(&pdev->dev, "no slots\n");
1329 return -ENXIO;
1330 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001331
1332 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001333 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001334 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001335 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001336
Chris Ball20920142011-03-22 16:34:41 -07001337 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001338 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001339 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001340 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001341
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001342 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1343 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001344 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001345 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001346 }
1347
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001348 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1349 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1350
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001351 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1352 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1353 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001354
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001355 spin_lock_init(&host->clk_lock);
1356 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1357
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001358 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001359 spin_lock_init(&host->slot_lock);
1360 init_waitqueue_head(&host->slot_wq);
1361
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001362 host->pdata = pdata;
1363 host->dev = &pdev->dev;
1364 platform_set_drvdata(pdev, host);
1365
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001366 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001367 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001368 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001369 host->use_dma = 1;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001370 host->irq = irq;
1371 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001372 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001373 if (!host->virt_base)
1374 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001375
Russell Kingd4a36645a2009-01-23 19:03:37 +00001376 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001377 if (IS_ERR(host->iclk)) {
1378 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001379 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001380 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001381 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001382
Russell King5c9e02b2009-01-19 20:53:30 +00001383 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001384 if (IS_ERR(host->fclk)) {
1385 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001386 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001387 }
1388
Russell King3451c062012-04-21 22:35:42 +01001389 dma_cap_zero(mask);
1390 dma_cap_set(DMA_SLAVE, mask);
1391
1392 host->dma_tx_burst = -1;
1393 host->dma_rx_burst = -1;
1394
1395 if (cpu_is_omap24xx())
1396 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1397 else
1398 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1399 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1400#if 0
1401 if (!host->dma_tx) {
1402 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1403 sig);
1404 goto err_dma;
1405 }
1406#else
1407 if (!host->dma_tx)
1408 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1409 sig);
1410#endif
1411 if (cpu_is_omap24xx())
1412 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1413 else
1414 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1415 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1416#if 0
1417 if (!host->dma_rx) {
1418 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1419 sig);
1420 goto err_dma;
1421 }
1422#else
1423 if (!host->dma_rx)
1424 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1425 sig);
1426#endif
1427
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001428 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1429 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001430 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001431
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001432 if (pdata->init != NULL) {
1433 ret = pdata->init(&pdev->dev);
1434 if (ret < 0)
1435 goto err_free_irq;
1436 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001437
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001438 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001439 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001440
1441 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1442 if (!host->mmc_omap_wq)
1443 goto err_plat_cleanup;
1444
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001445 for (i = 0; i < pdata->nr_slots; i++) {
1446 ret = mmc_omap_new_slot(host, i);
1447 if (ret < 0) {
1448 while (--i >= 0)
1449 mmc_omap_remove_slot(host->slots[i]);
1450
Tony Lindgren3caf4142012-06-06 09:45:50 -04001451 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001452 }
1453 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001454
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001455 return 0;
1456
Tony Lindgren3caf4142012-06-06 09:45:50 -04001457err_destroy_wq:
1458 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001459err_plat_cleanup:
1460 if (pdata->cleanup)
1461 pdata->cleanup(&pdev->dev);
1462err_free_irq:
1463 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001464err_free_dma:
1465 if (host->dma_tx)
1466 dma_release_channel(host->dma_tx);
1467 if (host->dma_rx)
1468 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001469 clk_put(host->fclk);
1470err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001471 clk_disable(host->iclk);
1472 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001473err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001474 iounmap(host->virt_base);
1475err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001476 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001477err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001478 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001479 return ret;
1480}
1481
Venkatraman Sb6e07032012-05-08 17:05:34 +05301482static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001483{
1484 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001485 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001486
1487 platform_set_drvdata(pdev, NULL);
1488
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001489 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001490
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001491 for (i = 0; i < host->nr_slots; i++)
1492 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001493
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001494 if (host->pdata->cleanup)
1495 host->pdata->cleanup(&pdev->dev);
1496
Russell Kingd4a36645a2009-01-23 19:03:37 +00001497 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001498 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001499 clk_put(host->fclk);
1500 clk_disable(host->iclk);
1501 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001502
Russell King3451c062012-04-21 22:35:42 +01001503 if (host->dma_tx)
1504 dma_release_channel(host->dma_tx);
1505 if (host->dma_rx)
1506 dma_release_channel(host->dma_rx);
1507
Russell King55c381e2008-09-04 14:07:22 +01001508 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001509 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001510 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301511 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001512
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001513 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001514
1515 return 0;
1516}
1517
1518#ifdef CONFIG_PM
1519static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1520{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001521 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001522 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1523
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001524 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001525 return 0;
1526
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001527 for (i = 0; i < host->nr_slots; i++) {
1528 struct mmc_omap_slot *slot;
1529
1530 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001531 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001532 if (ret < 0) {
1533 while (--i >= 0) {
1534 slot = host->slots[i];
1535 mmc_resume_host(slot->mmc);
1536 }
1537 return ret;
1538 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001539 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001540 host->suspended = 1;
1541 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001542}
1543
1544static int mmc_omap_resume(struct platform_device *pdev)
1545{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001546 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001547 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1548
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001549 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001550 return 0;
1551
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001552 for (i = 0; i < host->nr_slots; i++) {
1553 struct mmc_omap_slot *slot;
1554 slot = host->slots[i];
1555 ret = mmc_resume_host(slot->mmc);
1556 if (ret < 0)
1557 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001558
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001559 host->suspended = 0;
1560 }
1561 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001562}
1563#else
1564#define mmc_omap_suspend NULL
1565#define mmc_omap_resume NULL
1566#endif
1567
1568static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301569 .probe = mmc_omap_probe,
1570 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001571 .suspend = mmc_omap_suspend,
1572 .resume = mmc_omap_resume,
1573 .driver = {
1574 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001575 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001576 },
1577};
1578
Venkatraman S680f1b52012-05-08 17:05:35 +05301579module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001580MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1581MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001582MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001583MODULE_AUTHOR("Juha Yrjölä");