blob: ed3c2e5b714a8409deec1c67dd9b1e17acc952cc [file] [log] [blame]
Andi Kleena32073b2006-06-26 13:56:40 +02001/*
2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
4 */
Andi Kleena32073b2006-06-26 13:56:40 +02005#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09006#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +02007#include <linux/init.h>
8#include <linux/errno.h>
9#include <linux/module.h>
10#include <linux/spinlock.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020011#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020012
Andi Kleena32073b2006-06-26 13:56:40 +020013static u32 *flush_words;
14
Jan Beulich691269f2011-02-09 08:26:53 +000015const struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020016 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
17 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020018 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_MISC) },
Andi Kleena32073b2006-06-26 13:56:40 +020019 {}
20};
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020021EXPORT_SYMBOL(amd_nb_misc_ids);
Andi Kleena32073b2006-06-26 13:56:40 +020022
Hans Rosenfeld41b26102011-01-24 16:05:42 +010023static struct pci_device_id amd_nb_link_ids[] = {
24 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_LINK) },
25 {}
26};
27
Jan Beulich24d9b702011-01-10 16:20:23 +000028const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
29 { 0x00, 0x18, 0x20 },
30 { 0xff, 0x00, 0x20 },
31 { 0xfe, 0x00, 0x20 },
32 { }
33};
34
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020035struct amd_northbridge_info amd_northbridges;
36EXPORT_SYMBOL(amd_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +020037
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020038static struct pci_dev *next_northbridge(struct pci_dev *dev,
Jan Beulich691269f2011-02-09 08:26:53 +000039 const struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +020040{
41 do {
42 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
43 if (!dev)
44 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020045 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +020046 return dev;
47}
48
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020049int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +020050{
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020051 int i = 0;
52 struct amd_northbridge *nb;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010053 struct pci_dev *misc, *link;
Ben Collins3c6df2a2007-05-23 13:57:43 -070054
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020055 if (amd_nb_num())
Andi Kleena32073b2006-06-26 13:56:40 +020056 return 0;
57
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020058 misc = NULL;
59 while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
60 i++;
61
62 if (i == 0)
63 return 0;
64
65 nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
66 if (!nb)
67 return -ENOMEM;
68
69 amd_northbridges.nb = nb;
70 amd_northbridges.num = i;
71
Hans Rosenfeld41b26102011-01-24 16:05:42 +010072 link = misc = NULL;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020073 for (i = 0; i != amd_nb_num(); i++) {
74 node_to_amd_nb(i)->misc = misc =
75 next_northbridge(misc, amd_nb_misc_ids);
Hans Rosenfeld41b26102011-01-24 16:05:42 +010076 node_to_amd_nb(i)->link = link =
77 next_northbridge(link, amd_nb_link_ids);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020078 }
Andi Kleena32073b2006-06-26 13:56:40 +020079
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020080 /* some CPU families (e.g. family 0x11) do not support GART */
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020081 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
82 boot_cpu_data.x86 == 0x15)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020083 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020084
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +020085 /*
86 * Some CPU families support L3 Cache Index Disable. There are some
87 * limitations because of E382 and E388 on family 0x10.
88 */
89 if (boot_cpu_data.x86 == 0x10 &&
90 boot_cpu_data.x86_model >= 0x8 &&
91 (boot_cpu_data.x86_model > 0x9 ||
92 boot_cpu_data.x86_mask >= 0x1))
93 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
94
Hans Rosenfeldb453de02011-01-24 16:05:41 +010095 if (boot_cpu_data.x86 == 0x15)
96 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
97
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +010098 /* L3 cache partitioning is supported on family 0x15 */
99 if (boot_cpu_data.x86 == 0x15)
100 amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
101
Andi Kleena32073b2006-06-26 13:56:40 +0200102 return 0;
103}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200104EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +0200105
106/* Ignores subdevice/subvendor but as far as I can figure out
107 they're useless anyways */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200108int __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +0200109{
Jan Beulich691269f2011-02-09 08:26:53 +0000110 const struct pci_device_id *id;
Andi Kleena32073b2006-06-26 13:56:40 +0200111 u32 vendor = device & 0xffff;
Jan Beulich691269f2011-02-09 08:26:53 +0000112
Andi Kleena32073b2006-06-26 13:56:40 +0200113 device >>= 16;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200114 for (id = amd_nb_misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +0200115 if (vendor == id->vendor && device == id->device)
116 return 1;
117 return 0;
118}
119
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100120int amd_get_subcaches(int cpu)
121{
122 struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link;
123 unsigned int mask;
124 int cuid = 0;
125
126 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
127 return 0;
128
129 pci_read_config_dword(link, 0x1d4, &mask);
130
131#ifdef CONFIG_SMP
132 cuid = cpu_data(cpu).compute_unit_id;
133#endif
134 return (mask >> (4 * cuid)) & 0xf;
135}
136
137int amd_set_subcaches(int cpu, int mask)
138{
139 static unsigned int reset, ban;
140 struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu));
141 unsigned int reg;
142 int cuid = 0;
143
144 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
145 return -EINVAL;
146
147 /* if necessary, collect reset state of L3 partitioning and BAN mode */
148 if (reset == 0) {
149 pci_read_config_dword(nb->link, 0x1d4, &reset);
150 pci_read_config_dword(nb->misc, 0x1b8, &ban);
151 ban &= 0x180000;
152 }
153
154 /* deactivate BAN mode if any subcaches are to be disabled */
155 if (mask != 0xf) {
156 pci_read_config_dword(nb->misc, 0x1b8, &reg);
157 pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
158 }
159
160#ifdef CONFIG_SMP
161 cuid = cpu_data(cpu).compute_unit_id;
162#endif
163 mask <<= 4 * cuid;
164 mask |= (0xf ^ (1 << cuid)) << 26;
165
166 pci_write_config_dword(nb->link, 0x1d4, mask);
167
168 /* reset BAN mode if L3 partitioning returned to reset state */
169 pci_read_config_dword(nb->link, 0x1d4, &reg);
170 if (reg == reset) {
171 pci_read_config_dword(nb->misc, 0x1b8, &reg);
172 reg &= ~0x180000;
173 pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
174 }
175
176 return 0;
177}
178
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200179int amd_cache_gart(void)
180{
181 int i;
182
183 if (!amd_nb_has_feature(AMD_NB_GART))
184 return 0;
185
186 flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
187 if (!flush_words) {
188 amd_northbridges.flags &= ~AMD_NB_GART;
189 return -ENOMEM;
190 }
191
192 for (i = 0; i != amd_nb_num(); i++)
193 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
194 &flush_words[i]);
195
196 return 0;
197}
198
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200199void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200200{
201 int flushed, i;
202 unsigned long flags;
203 static DEFINE_SPINLOCK(gart_lock);
204
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200205 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200206 return;
207
Andi Kleena32073b2006-06-26 13:56:40 +0200208 /* Avoid races between AGP and IOMMU. In theory it's not needed
209 but I'm not sure if the hardware won't lose flush requests
210 when another is pending. This whole thing is so expensive anyways
211 that it doesn't matter to serialize more. -AK */
212 spin_lock_irqsave(&gart_lock, flags);
213 flushed = 0;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200214 for (i = 0; i < amd_nb_num(); i++) {
215 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
216 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200217 flushed++;
218 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200219 for (i = 0; i < amd_nb_num(); i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200220 u32 w;
221 /* Make sure the hardware actually executed the flush*/
222 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200223 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200224 0x9c, &w);
225 if (!(w & 1))
226 break;
227 cpu_relax();
228 }
229 }
230 spin_unlock_irqrestore(&gart_lock, flags);
231 if (!flushed)
232 printk("nothing to flush?\n");
233}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200234EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200235
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200236static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100237{
238 int err = 0;
239
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200240 err = amd_cache_northbridges();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100241
242 if (err < 0)
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200243 printk(KERN_NOTICE "AMD NB: Cannot enumerate AMD northbridges.\n");
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100244
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200245 if (amd_cache_gart() < 0)
246 printk(KERN_NOTICE "AMD NB: Cannot initialize GART flush words, "
247 "GART support disabled.\n");
248
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100249 return err;
250}
251
252/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200253fs_initcall(init_amd_nbs);