blob: fd05231f0c08eb55567cdf734a649d4c71cf1c97 [file] [log] [blame]
Arnaud Patard20fd5762005-09-09 13:10:07 -07001/*
2 * linux/drivers/video/s3c2410fb.c
3 * Copyright (c) Arnaud Patard, Ben Dooks
4 *
5 * This file is subject to the terms and conditions of the GNU General Public
6 * License. See the file COPYING in the main directory of this archive for
7 * more details.
8 *
9 * S3C2410 LCD Controller Frame Buffer Driver
10 * based on skeletonfb.c, sa1100fb.c and others
11 *
12 * ChangeLog
13 * 2005-04-07: Arnaud Patard <arnaud.patard@rtp-net.org>
14 * - u32 state -> pm_message_t state
15 * - S3C2410_{VA,SZ}_LCD -> S3C24XX
16 *
17 * 2005-03-15: Arnaud Patard <arnaud.patard@rtp-net.org>
18 * - Removed the ioctl
19 * - use readl/writel instead of __raw_writel/__raw_readl
20 *
21 * 2004-12-04: Arnaud Patard <arnaud.patard@rtp-net.org>
22 * - Added the possibility to set on or off the
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -070023 * debugging messages
Arnaud Patard20fd5762005-09-09 13:10:07 -070024 * - Replaced 0 and 1 by on or off when reading the
25 * /sys files
26 *
27 * 2005-03-23: Ben Dooks <ben-linux@fluff.org>
28 * - added non 16bpp modes
29 * - updated platform information for range of x/y/bpp
30 * - add code to ensure palette is written correctly
31 * - add pixel clock divisor control
32 *
33 * 2004-11-11: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -070034 * - Removed the use of currcon as it no more exists
Krzysztof Heltb0831942007-10-16 01:28:54 -070035 * - Added LCD power sysfs interface
Arnaud Patard20fd5762005-09-09 13:10:07 -070036 *
37 * 2004-11-03: Ben Dooks <ben-linux@fluff.org>
38 * - minor cleanups
39 * - add suspend/resume support
40 * - s3c2410fb_setcolreg() not valid in >8bpp modes
41 * - removed last CONFIG_FB_S3C2410_FIXED
42 * - ensure lcd controller stopped before cleanup
43 * - added sysfs interface for backlight power
44 * - added mask for gpio configuration
45 * - ensured IRQs disabled during GPIO configuration
46 * - disable TPAL before enabling video
47 *
48 * 2004-09-20: Arnaud Patard <arnaud.patard@rtp-net.org>
49 * - Suppress command line options
50 *
51 * 2004-09-15: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Heltb0831942007-10-16 01:28:54 -070052 * - code cleanup
Arnaud Patard20fd5762005-09-09 13:10:07 -070053 *
54 * 2004-09-07: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Heltb0831942007-10-16 01:28:54 -070055 * - Renamed from h1940fb.c to s3c2410fb.c
56 * - Add support for different devices
57 * - Backlight support
Arnaud Patard20fd5762005-09-09 13:10:07 -070058 *
59 * 2004-09-05: Herbert Pötzl <herbert@13thfloor.at>
60 * - added clock (de-)allocation code
61 * - added fixem fbmem option
62 *
63 * 2004-07-27: Arnaud Patard <arnaud.patard@rtp-net.org>
64 * - code cleanup
65 * - added a forgotten return in h1940fb_init
66 *
67 * 2004-07-19: Herbert Pötzl <herbert@13thfloor.at>
68 * - code cleanup and extended debugging
69 *
70 * 2004-07-15: Arnaud Patard <arnaud.patard@rtp-net.org>
71 * - First version
72 */
73
74#include <linux/module.h>
75#include <linux/kernel.h>
76#include <linux/errno.h>
77#include <linux/string.h>
78#include <linux/mm.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070079#include <linux/slab.h>
80#include <linux/delay.h>
81#include <linux/fb.h>
82#include <linux/init.h>
83#include <linux/dma-mapping.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070084#include <linux/interrupt.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010085#include <linux/platform_device.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000086#include <linux/clk.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070087
88#include <asm/io.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070089#include <asm/div64.h>
90
91#include <asm/mach/map.h>
92#include <asm/arch/regs-lcd.h>
93#include <asm/arch/regs-gpio.h>
94#include <asm/arch/fb.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070095
96#ifdef CONFIG_PM
97#include <linux/pm.h>
98#endif
99
100#include "s3c2410fb.h"
101
Arnaud Patard20fd5762005-09-09 13:10:07 -0700102/* Debugging stuff */
103#ifdef CONFIG_FB_S3C2410_DEBUG
Krzysztof Heltb0831942007-10-16 01:28:54 -0700104static int debug = 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700105#else
Krzysztof Heltb0831942007-10-16 01:28:54 -0700106static int debug = 0;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700107#endif
108
109#define dprintk(msg...) if (debug) { printk(KERN_DEBUG "s3c2410fb: " msg); }
110
111/* useful functions */
112
113/* s3c2410fb_set_lcdaddr
114 *
115 * initialise lcd controller address pointers
Krzysztof Heltb0831942007-10-16 01:28:54 -0700116 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700117static void s3c2410fb_set_lcdaddr(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700118{
Arnaud Patard20fd5762005-09-09 13:10:07 -0700119 unsigned long saddr1, saddr2, saddr3;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700120 struct s3c2410fb_info *fbi = info->par;
121 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700122
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700123 saddr1 = info->fix.smem_start >> 1;
124 saddr2 = info->fix.smem_start;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700125 saddr2 += info->fix.line_length * info->var.yres;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700126 saddr2 >>= 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700127
Krzysztof Heltb0831942007-10-16 01:28:54 -0700128 saddr3 = S3C2410_OFFSIZE(0) |
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700129 S3C2410_PAGEWIDTH((info->fix.line_length / 2) & 0x3ff);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700130
131 dprintk("LCDSADDR1 = 0x%08lx\n", saddr1);
132 dprintk("LCDSADDR2 = 0x%08lx\n", saddr2);
133 dprintk("LCDSADDR3 = 0x%08lx\n", saddr3);
134
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700135 writel(saddr1, regs + S3C2410_LCDSADDR1);
136 writel(saddr2, regs + S3C2410_LCDSADDR2);
137 writel(saddr3, regs + S3C2410_LCDSADDR3);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700138}
139
140/* s3c2410fb_calc_pixclk()
141 *
142 * calculate divisor for clk->pixclk
Krzysztof Heltb0831942007-10-16 01:28:54 -0700143 */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700144static unsigned int s3c2410fb_calc_pixclk(struct s3c2410fb_info *fbi,
145 unsigned long pixclk)
146{
147 unsigned long clk = clk_get_rate(fbi->clk);
148 unsigned long long div;
149
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700150 /* pixclk is in picoseconds, our clock is in Hz
Arnaud Patard20fd5762005-09-09 13:10:07 -0700151 *
152 * Hz -> picoseconds is / 10^-12
153 */
154
155 div = (unsigned long long)clk * pixclk;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700156 div >>= 12; /* div / 2^12 */
157 do_div(div, 625 * 625UL * 625); /* div / 5^12 */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700158
159 dprintk("pixclk %ld, divisor is %ld\n", pixclk, (long)div);
160 return div;
161}
162
163/*
164 * s3c2410fb_check_var():
165 * Get the video params out of 'var'. If a value doesn't fit, round it up,
166 * if it's too big, return -EINVAL.
167 *
168 */
169static int s3c2410fb_check_var(struct fb_var_screeninfo *var,
170 struct fb_info *info)
171{
172 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700173 struct s3c2410fb_mach_info *mach_info = fbi->dev->platform_data;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700174 struct s3c2410fb_display *display = NULL;
175 unsigned i;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700176
177 dprintk("check_var(var=%p, info=%p)\n", var, info);
178
179 /* validate x/y resolution */
180
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700181 for (i = 0; i < mach_info->num_displays; i++)
182 if (var->yres == mach_info->displays[i].yres &&
183 var->xres == mach_info->displays[i].xres &&
184 var->bits_per_pixel == mach_info->displays[i].bpp) {
185 display = mach_info->displays + i;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700186 break;
187 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700188
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700189 if (!display) {
190 dprintk("wrong resolution or depth %dx%d at %d bpp\n",
191 var->xres, var->yres, var->bits_per_pixel);
192 return -EINVAL;
193 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700194
Krzysztof Helt9939a482007-10-16 01:28:57 -0700195 /* it is always the size as the display */
196 var->xres_virtual = display->xres;
197 var->yres_virtual = display->yres;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700198 var->height = display->height;
199 var->width = display->width;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700200
201 /* copy lcd settings */
Krzysztof Helt69816692007-10-16 01:29:06 -0700202 var->pixclock = display->pixclock;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700203 var->left_margin = display->left_margin;
204 var->right_margin = display->right_margin;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700205 var->upper_margin = display->upper_margin;
206 var->lower_margin = display->lower_margin;
207 var->vsync_len = display->vsync_len;
208 var->hsync_len = display->hsync_len;
209
210 fbi->regs.lcdcon1 = display->lcdcon1;
211 fbi->regs.lcdcon5 = display->lcdcon5;
212 /* set display type */
213 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_TFT;
214 fbi->regs.lcdcon1 |= display->type;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700215
Krzysztof Heltb0831942007-10-16 01:28:54 -0700216 var->transp.offset = 0;
217 var->transp.length = 0;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700218 /* set r/g/b positions */
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800219 switch (var->bits_per_pixel) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700220 case 1:
221 case 2:
222 case 4:
223 var->red.offset = 0;
224 var->red.length = var->bits_per_pixel;
225 var->green = var->red;
226 var->blue = var->red;
227 break;
228 case 8:
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700229 if (display->type != S3C2410_LCDCON1_TFT) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700230 /* 8 bpp 332 */
231 var->red.length = 3;
232 var->red.offset = 5;
233 var->green.length = 3;
234 var->green.offset = 2;
235 var->blue.length = 2;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800236 var->blue.offset = 0;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700237 } else {
238 var->red.offset = 0;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800239 var->red.length = 8;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700240 var->green = var->red;
241 var->blue = var->red;
242 }
243 break;
244 case 12:
245 /* 12 bpp 444 */
246 var->red.length = 4;
247 var->red.offset = 8;
248 var->green.length = 4;
249 var->green.offset = 4;
250 var->blue.length = 4;
251 var->blue.offset = 0;
252 break;
253
254 default:
255 case 16:
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700256 if (display->lcdcon5 & S3C2410_LCDCON5_FRM565) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700257 /* 16 bpp, 565 format */
258 var->red.offset = 11;
259 var->green.offset = 5;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800260 var->blue.offset = 0;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700261 var->red.length = 5;
262 var->green.length = 6;
263 var->blue.length = 5;
264 } else {
265 /* 16 bpp, 5551 format */
266 var->red.offset = 11;
267 var->green.offset = 6;
268 var->blue.offset = 1;
269 var->red.length = 5;
270 var->green.length = 5;
271 var->blue.length = 5;
272 }
273 break;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700274 case 32:
275 /* 24 bpp 888 and 8 dummy */
Krzysztof Heltb0831942007-10-16 01:28:54 -0700276 var->red.length = 8;
277 var->red.offset = 16;
278 var->green.length = 8;
279 var->green.offset = 8;
280 var->blue.length = 8;
281 var->blue.offset = 0;
282 break;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700283 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700284 return 0;
285}
286
Krzysztof Helt9939a482007-10-16 01:28:57 -0700287/* s3c2410fb_calculate_stn_lcd_regs
Arnaud Patard20fd5762005-09-09 13:10:07 -0700288 *
Krzysztof Helt9939a482007-10-16 01:28:57 -0700289 * calculate register values from var settings
Krzysztof Heltb0831942007-10-16 01:28:54 -0700290 */
Krzysztof Helt9939a482007-10-16 01:28:57 -0700291static void s3c2410fb_calculate_stn_lcd_regs(const struct fb_info *info,
292 struct s3c2410fb_hw *regs)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700293{
Krzysztof Helt9939a482007-10-16 01:28:57 -0700294 const struct s3c2410fb_info *fbi = info->par;
295 const struct fb_var_screeninfo *var = &info->var;
296 int type = regs->lcdcon1 & ~S3C2410_LCDCON1_TFT;
297 int hs = var->xres >> 2;
298 unsigned wdly = (var->left_margin >> 4) - 1;
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700299 unsigned wlh = (var->hsync_len >> 4) - 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700300
Krzysztof Helt9939a482007-10-16 01:28:57 -0700301 if (type != S3C2410_LCDCON1_STN4)
302 hs >>= 1;
303
304 regs->lcdcon1 &= ~S3C2410_LCDCON1_MODEMASK;
305
306 switch (var->bits_per_pixel) {
307 case 1:
308 regs->lcdcon1 |= S3C2410_LCDCON1_STN1BPP;
309 break;
310 case 2:
311 regs->lcdcon1 |= S3C2410_LCDCON1_STN2GREY;
312 break;
313 case 4:
314 regs->lcdcon1 |= S3C2410_LCDCON1_STN4GREY;
315 break;
316 case 8:
317 regs->lcdcon1 |= S3C2410_LCDCON1_STN8BPP;
318 hs *= 3;
319 break;
320 case 12:
321 regs->lcdcon1 |= S3C2410_LCDCON1_STN12BPP;
322 hs *= 3;
323 break;
324
325 default:
326 /* invalid pixel depth */
327 dev_err(fbi->dev, "invalid bpp %d\n",
328 var->bits_per_pixel);
329 }
330 /* update X/Y info */
Krzysztof Helt9939a482007-10-16 01:28:57 -0700331 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
332 var->left_margin, var->right_margin, var->hsync_len);
333
Krzysztof Helt3c9ffd02007-10-16 01:28:59 -0700334 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700335
336 if (wdly > 3)
337 wdly = 3;
338
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700339 if (wlh > 3)
340 wlh = 3;
341
Krzysztof Helt9939a482007-10-16 01:28:57 -0700342 regs->lcdcon3 = S3C2410_LCDCON3_WDLY(wdly) |
343 S3C2410_LCDCON3_LINEBLANK(var->right_margin / 8) |
344 S3C2410_LCDCON3_HOZVAL(hs - 1);
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700345
Krzysztof Helte92e7392007-10-16 01:29:01 -0700346 regs->lcdcon4 = S3C2410_LCDCON4_WLH(wlh);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700347}
348
349/* s3c2410fb_calculate_tft_lcd_regs
350 *
351 * calculate register values from var settings
352 */
353static void s3c2410fb_calculate_tft_lcd_regs(const struct fb_info *info,
354 struct s3c2410fb_hw *regs)
355{
356 const struct s3c2410fb_info *fbi = info->par;
357 const struct fb_var_screeninfo *var = &info->var;
358
Krzysztof Helt9939a482007-10-16 01:28:57 -0700359 regs->lcdcon1 &= ~S3C2410_LCDCON1_MODEMASK;
360
361 switch (var->bits_per_pixel) {
362 case 1:
363 regs->lcdcon1 |= S3C2410_LCDCON1_TFT1BPP;
364 break;
365 case 2:
366 regs->lcdcon1 |= S3C2410_LCDCON1_TFT2BPP;
367 break;
368 case 4:
369 regs->lcdcon1 |= S3C2410_LCDCON1_TFT4BPP;
370 break;
371 case 8:
372 regs->lcdcon1 |= S3C2410_LCDCON1_TFT8BPP;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700373 regs->lcdcon5 |= S3C2410_LCDCON5_BSWP |
374 S3C2410_LCDCON5_FRM565;
375 regs->lcdcon5 &= ~S3C2410_LCDCON5_HWSWP;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700376 break;
377 case 16:
378 regs->lcdcon1 |= S3C2410_LCDCON1_TFT16BPP;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700379 regs->lcdcon5 &= ~S3C2410_LCDCON5_BSWP;
380 regs->lcdcon5 |= S3C2410_LCDCON5_HWSWP;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700381 break;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700382 case 32:
383 regs->lcdcon1 |= S3C2410_LCDCON1_TFT24BPP;
384 regs->lcdcon5 &= ~(S3C2410_LCDCON5_BSWP |
385 S3C2410_LCDCON5_HWSWP |
386 S3C2410_LCDCON5_BPP24BL);
387 break;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700388 default:
389 /* invalid pixel depth */
390 dev_err(fbi->dev, "invalid bpp %d\n",
391 var->bits_per_pixel);
392 }
393 /* update X/Y info */
394 dprintk("setting vert: up=%d, low=%d, sync=%d\n",
395 var->upper_margin, var->lower_margin, var->vsync_len);
396
397 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
398 var->left_margin, var->right_margin, var->hsync_len);
399
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700400 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1) |
401 S3C2410_LCDCON2_VBPD(var->upper_margin - 1) |
402 S3C2410_LCDCON2_VFPD(var->lower_margin - 1) |
403 S3C2410_LCDCON2_VSPW(var->vsync_len - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700404
405 regs->lcdcon3 = S3C2410_LCDCON3_HBPD(var->right_margin - 1) |
406 S3C2410_LCDCON3_HFPD(var->left_margin - 1) |
407 S3C2410_LCDCON3_HOZVAL(var->xres - 1);
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700408
Krzysztof Helte92e7392007-10-16 01:29:01 -0700409 regs->lcdcon4 = S3C2410_LCDCON4_HSPW(var->hsync_len - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700410}
411
412/* s3c2410fb_activate_var
413 *
414 * activate (set) the controller from the given framebuffer
415 * information
416 */
417static void s3c2410fb_activate_var(struct fb_info *info)
418{
419 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700420 void __iomem *regs = fbi->io;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700421 int type = fbi->regs.lcdcon1 & S3C2410_LCDCON1_TFT;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700422 struct fb_var_screeninfo *var = &info->var;
Krzysztof Helt69816692007-10-16 01:29:06 -0700423 int clkdiv = s3c2410fb_calc_pixclk(fbi, var->pixclock) / 2;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800424
Krzysztof Helt69816692007-10-16 01:29:06 -0700425 dprintk("%s: var->xres = %d\n", __FUNCTION__, var->xres);
426 dprintk("%s: var->yres = %d\n", __FUNCTION__, var->yres);
427 dprintk("%s: var->bpp = %d\n", __FUNCTION__, var->bits_per_pixel);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700428
Krzysztof Helt69816692007-10-16 01:29:06 -0700429 if (type == S3C2410_LCDCON1_TFT) {
430 s3c2410fb_calculate_tft_lcd_regs(info, &fbi->regs);
431 --clkdiv;
432 if (clkdiv < 0)
433 clkdiv = 0;
434 } else {
435 s3c2410fb_calculate_stn_lcd_regs(info, &fbi->regs);
436 if (clkdiv < 2)
437 clkdiv = 2;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700438 }
439
Krzysztof Helt69816692007-10-16 01:29:06 -0700440 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_CLKVAL(0x3ff);
441 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_CLKVAL(clkdiv);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700442
Arnaud Patard20fd5762005-09-09 13:10:07 -0700443 /* write new registers */
444
445 dprintk("new register set:\n");
446 dprintk("lcdcon[1] = 0x%08lx\n", fbi->regs.lcdcon1);
447 dprintk("lcdcon[2] = 0x%08lx\n", fbi->regs.lcdcon2);
448 dprintk("lcdcon[3] = 0x%08lx\n", fbi->regs.lcdcon3);
449 dprintk("lcdcon[4] = 0x%08lx\n", fbi->regs.lcdcon4);
450 dprintk("lcdcon[5] = 0x%08lx\n", fbi->regs.lcdcon5);
451
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700452 writel(fbi->regs.lcdcon1 & ~S3C2410_LCDCON1_ENVID,
453 regs + S3C2410_LCDCON1);
454 writel(fbi->regs.lcdcon2, regs + S3C2410_LCDCON2);
455 writel(fbi->regs.lcdcon3, regs + S3C2410_LCDCON3);
456 writel(fbi->regs.lcdcon4, regs + S3C2410_LCDCON4);
457 writel(fbi->regs.lcdcon5, regs + S3C2410_LCDCON5);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700458
459 /* set lcd address pointers */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700460 s3c2410fb_set_lcdaddr(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700461
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700462 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID,
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700463 writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700464}
465
Arnaud Patard20fd5762005-09-09 13:10:07 -0700466/*
Krzysztof Heltb0831942007-10-16 01:28:54 -0700467 * s3c2410fb_set_par - Alters the hardware state.
Arnaud Patard20fd5762005-09-09 13:10:07 -0700468 * @info: frame buffer structure that represents a single frame buffer
469 *
470 */
471static int s3c2410fb_set_par(struct fb_info *info)
472{
Arnaud Patard20fd5762005-09-09 13:10:07 -0700473 struct fb_var_screeninfo *var = &info->var;
474
Krzysztof Heltb0831942007-10-16 01:28:54 -0700475 switch (var->bits_per_pixel) {
Krzysztof Helt93613b92007-10-16 01:29:02 -0700476 case 32:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700477 case 16:
Krzysztof Helt93613b92007-10-16 01:29:02 -0700478 case 12:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700479 info->fix.visual = FB_VISUAL_TRUECOLOR;
480 break;
481 case 1:
482 info->fix.visual = FB_VISUAL_MONO01;
483 break;
484 default:
485 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
486 break;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800487 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700488
Krzysztof Heltb0831942007-10-16 01:28:54 -0700489 info->fix.line_length = (var->width * var->bits_per_pixel) / 8;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700490
491 /* activate this new configuration */
492
Krzysztof Helt9939a482007-10-16 01:28:57 -0700493 s3c2410fb_activate_var(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700494 return 0;
495}
496
497static void schedule_palette_update(struct s3c2410fb_info *fbi,
498 unsigned int regno, unsigned int val)
499{
500 unsigned long flags;
501 unsigned long irqen;
Ben Dooksaff39a82007-07-31 00:37:37 -0700502 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700503
504 local_irq_save(flags);
505
506 fbi->palette_buffer[regno] = val;
507
508 if (!fbi->palette_ready) {
509 fbi->palette_ready = 1;
510
511 /* enable IRQ */
Ben Dooksaff39a82007-07-31 00:37:37 -0700512 irqen = readl(regs + S3C2410_LCDINTMSK);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700513 irqen &= ~S3C2410_LCDINT_FRSYNC;
Ben Dooksaff39a82007-07-31 00:37:37 -0700514 writel(irqen, regs + S3C2410_LCDINTMSK);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700515 }
516
517 local_irq_restore(flags);
518}
519
520/* from pxafb.c */
Krzysztof Heltb0831942007-10-16 01:28:54 -0700521static inline unsigned int chan_to_field(unsigned int chan,
522 struct fb_bitfield *bf)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700523{
524 chan &= 0xffff;
525 chan >>= 16 - bf->length;
526 return chan << bf->offset;
527}
528
529static int s3c2410fb_setcolreg(unsigned regno,
530 unsigned red, unsigned green, unsigned blue,
531 unsigned transp, struct fb_info *info)
532{
533 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700534 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700535 unsigned int val;
536
Krzysztof Heltb0831942007-10-16 01:28:54 -0700537 /* dprintk("setcol: regno=%d, rgb=%d,%d,%d\n",
538 regno, red, green, blue); */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700539
Krzysztof Heltb0831942007-10-16 01:28:54 -0700540 switch (info->fix.visual) {
Arnaud Patard20fd5762005-09-09 13:10:07 -0700541 case FB_VISUAL_TRUECOLOR:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700542 /* true-colour, use pseudo-palette */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700543
544 if (regno < 16) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700545 u32 *pal = info->pseudo_palette;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700546
Krzysztof Heltb0831942007-10-16 01:28:54 -0700547 val = chan_to_field(red, &info->var.red);
548 val |= chan_to_field(green, &info->var.green);
549 val |= chan_to_field(blue, &info->var.blue);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700550
551 pal[regno] = val;
552 }
553 break;
554
555 case FB_VISUAL_PSEUDOCOLOR:
556 if (regno < 256) {
557 /* currently assume RGB 5-6-5 mode */
558
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700559 val = (red >> 0) & 0xf800;
560 val |= (green >> 5) & 0x07e0;
561 val |= (blue >> 11) & 0x001f;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700562
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700563 writel(val, regs + S3C2410_TFTPAL(regno));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700564 schedule_palette_update(fbi, regno, val);
565 }
566
567 break;
568
569 default:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700570 return 1; /* unknown type */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700571 }
572
573 return 0;
574}
575
Krzysztof Heltb0831942007-10-16 01:28:54 -0700576/*
Arnaud Patard20fd5762005-09-09 13:10:07 -0700577 * s3c2410fb_blank
578 * @blank_mode: the blank mode we want.
579 * @info: frame buffer structure that represents a single frame buffer
580 *
581 * Blank the screen if blank_mode != 0, else unblank. Return 0 if
582 * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
583 * video mode which doesn't support it. Implements VESA suspend
584 * and powerdown modes on hardware that supports disabling hsync/vsync:
585 * blank_mode == 2: suspend vsync
586 * blank_mode == 3: suspend hsync
587 * blank_mode == 4: powerdown
588 *
589 * Returns negative errno on error, or zero on success.
590 *
591 */
592static int s3c2410fb_blank(int blank_mode, struct fb_info *info)
593{
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700594 struct s3c2410fb_info *fbi = info->par;
595 void __iomem *regs = fbi->io;
596
Arnaud Patard20fd5762005-09-09 13:10:07 -0700597 dprintk("blank(mode=%d, info=%p)\n", blank_mode, info);
598
Arnaud Patard20fd5762005-09-09 13:10:07 -0700599 if (blank_mode == FB_BLANK_UNBLANK)
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700600 writel(0x0, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700601 else {
602 dprintk("setting TPAL to output 0x000000\n");
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700603 writel(S3C2410_TPAL_EN, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700604 }
605
606 return 0;
607}
608
Krzysztof Heltb0831942007-10-16 01:28:54 -0700609static int s3c2410fb_debug_show(struct device *dev,
610 struct device_attribute *attr, char *buf)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700611{
612 return snprintf(buf, PAGE_SIZE, "%s\n", debug ? "on" : "off");
613}
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700614
Krzysztof Heltb0831942007-10-16 01:28:54 -0700615static int s3c2410fb_debug_store(struct device *dev,
616 struct device_attribute *attr,
617 const char *buf, size_t len)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700618{
Arnaud Patard20fd5762005-09-09 13:10:07 -0700619 if (len < 1)
620 return -EINVAL;
621
622 if (strnicmp(buf, "on", 2) == 0 ||
623 strnicmp(buf, "1", 1) == 0) {
624 debug = 1;
625 printk(KERN_DEBUG "s3c2410fb: Debug On");
626 } else if (strnicmp(buf, "off", 3) == 0 ||
627 strnicmp(buf, "0", 1) == 0) {
628 debug = 0;
629 printk(KERN_DEBUG "s3c2410fb: Debug Off");
630 } else {
631 return -EINVAL;
632 }
633
634 return len;
635}
636
Krzysztof Heltb0831942007-10-16 01:28:54 -0700637static DEVICE_ATTR(debug, 0666, s3c2410fb_debug_show, s3c2410fb_debug_store);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700638
639static struct fb_ops s3c2410fb_ops = {
640 .owner = THIS_MODULE,
641 .fb_check_var = s3c2410fb_check_var,
642 .fb_set_par = s3c2410fb_set_par,
643 .fb_blank = s3c2410fb_blank,
644 .fb_setcolreg = s3c2410fb_setcolreg,
645 .fb_fillrect = cfb_fillrect,
646 .fb_copyarea = cfb_copyarea,
647 .fb_imageblit = cfb_imageblit,
Arnaud Patard20fd5762005-09-09 13:10:07 -0700648};
649
Arnaud Patard20fd5762005-09-09 13:10:07 -0700650/*
651 * s3c2410fb_map_video_memory():
652 * Allocates the DRAM memory for the frame buffer. This buffer is
653 * remapped into a non-cached, non-buffered, memory region to
654 * allow palette and pixel writes to occur without flushing the
655 * cache. Once this area is remapped, all virtual memory
656 * access to the video memory should occur at the new region.
657 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700658static int __init s3c2410fb_map_video_memory(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700659{
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700660 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700661 dma_addr_t map_dma;
662 unsigned map_size = PAGE_ALIGN(info->fix.smem_len);
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700663
Arnaud Patard20fd5762005-09-09 13:10:07 -0700664 dprintk("map_video_memory(fbi=%p)\n", fbi);
665
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700666 info->screen_base = dma_alloc_writecombine(fbi->dev, map_size,
667 &map_dma, GFP_KERNEL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700668
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700669 if (info->screen_base) {
Arnaud Patard20fd5762005-09-09 13:10:07 -0700670 /* prevent initial garbage on screen */
671 dprintk("map_video_memory: clear %p:%08x\n",
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700672 info->screen_base, map_size);
673 memset(info->screen_base, 0xf0, map_size);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700674
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700675 info->fix.smem_start = map_dma;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700676
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700677 dprintk("map_video_memory: dma=%08lx cpu=%p size=%08x\n",
678 info->fix.smem_start, info->screen_base, map_size);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700679 }
680
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700681 return info->screen_base ? 0 : -ENOMEM;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700682}
683
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700684static inline void s3c2410fb_unmap_video_memory(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700685{
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700686 struct s3c2410fb_info *fbi = info->par;
687
688 dma_free_writecombine(fbi->dev, PAGE_ALIGN(info->fix.smem_len),
689 info->screen_base, info->fix.smem_start);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700690}
691
692static inline void modify_gpio(void __iomem *reg,
693 unsigned long set, unsigned long mask)
694{
695 unsigned long tmp;
696
697 tmp = readl(reg) & ~mask;
698 writel(tmp | set, reg);
699}
700
Arnaud Patard20fd5762005-09-09 13:10:07 -0700701/*
702 * s3c2410fb_init_registers - Initialise all LCD-related registers
703 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700704static int s3c2410fb_init_registers(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700705{
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700706 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700707 struct s3c2410fb_mach_info *mach_info = fbi->dev->platform_data;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700708 unsigned long flags;
Ben Dooksaff39a82007-07-31 00:37:37 -0700709 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700710
711 /* Initialise LCD with values from haret */
712
713 local_irq_save(flags);
714
715 /* modify the gpio(s) with interrupts set (bjd) */
716
717 modify_gpio(S3C2410_GPCUP, mach_info->gpcup, mach_info->gpcup_mask);
718 modify_gpio(S3C2410_GPCCON, mach_info->gpccon, mach_info->gpccon_mask);
719 modify_gpio(S3C2410_GPDUP, mach_info->gpdup, mach_info->gpdup_mask);
720 modify_gpio(S3C2410_GPDCON, mach_info->gpdcon, mach_info->gpdcon_mask);
721
722 local_irq_restore(flags);
723
Arnaud Patard20fd5762005-09-09 13:10:07 -0700724 dprintk("LPCSEL = 0x%08lx\n", mach_info->lpcsel);
Ben Dooksaff39a82007-07-31 00:37:37 -0700725 writel(mach_info->lpcsel, regs + S3C2410_LPCSEL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700726
Ben Dooksaff39a82007-07-31 00:37:37 -0700727 dprintk("replacing TPAL %08x\n", readl(regs + S3C2410_TPAL));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700728
729 /* ensure temporary palette disabled */
Ben Dooksaff39a82007-07-31 00:37:37 -0700730 writel(0x00, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700731
Arnaud Patard20fd5762005-09-09 13:10:07 -0700732 return 0;
733}
734
735static void s3c2410fb_write_palette(struct s3c2410fb_info *fbi)
736{
737 unsigned int i;
Ben Dooksaff39a82007-07-31 00:37:37 -0700738 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700739
740 fbi->palette_ready = 0;
741
742 for (i = 0; i < 256; i++) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700743 unsigned long ent = fbi->palette_buffer[i];
744 if (ent == PALETTE_BUFF_CLEAR)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700745 continue;
746
Ben Dooksaff39a82007-07-31 00:37:37 -0700747 writel(ent, regs + S3C2410_TFTPAL(i));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700748
749 /* it seems the only way to know exactly
750 * if the palette wrote ok, is to check
751 * to see if the value verifies ok
752 */
753
Ben Dooksaff39a82007-07-31 00:37:37 -0700754 if (readw(regs + S3C2410_TFTPAL(i)) == ent)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700755 fbi->palette_buffer[i] = PALETTE_BUFF_CLEAR;
756 else
757 fbi->palette_ready = 1; /* retry */
758 }
759}
760
David Howells7d12e782006-10-05 14:55:46 +0100761static irqreturn_t s3c2410fb_irq(int irq, void *dev_id)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700762{
763 struct s3c2410fb_info *fbi = dev_id;
Ben Dooksaff39a82007-07-31 00:37:37 -0700764 void __iomem *regs = fbi->io;
765 unsigned long lcdirq = readl(regs + S3C2410_LCDINTPND);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700766
767 if (lcdirq & S3C2410_LCDINT_FRSYNC) {
768 if (fbi->palette_ready)
769 s3c2410fb_write_palette(fbi);
770
Ben Dooksaff39a82007-07-31 00:37:37 -0700771 writel(S3C2410_LCDINT_FRSYNC, regs + S3C2410_LCDINTPND);
772 writel(S3C2410_LCDINT_FRSYNC, regs + S3C2410_LCDSRCPND);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700773 }
774
775 return IRQ_HANDLED;
776}
777
Krzysztof Heltb0831942007-10-16 01:28:54 -0700778static char driver_name[] = "s3c2410fb";
Arnaud Patard20fd5762005-09-09 13:10:07 -0700779
Arnaud Patard740f14b2006-01-09 20:53:41 -0800780static int __init s3c2410fb_probe(struct platform_device *pdev)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700781{
782 struct s3c2410fb_info *info;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700783 struct s3c2410fb_display *display;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700784 struct fb_info *fbinfo;
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700785 struct s3c2410fb_mach_info *mach_info;
Ben Dooksaff39a82007-07-31 00:37:37 -0700786 struct resource *res;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700787 int ret;
788 int irq;
789 int i;
Ben Dooksaff39a82007-07-31 00:37:37 -0700790 int size;
Arnaud Patard6931a762006-06-26 00:26:45 -0700791 u32 lcdcon1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700792
Russell King3ae5eae2005-11-09 22:32:44 +0000793 mach_info = pdev->dev.platform_data;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700794 if (mach_info == NULL) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700795 dev_err(&pdev->dev,
796 "no platform data for lcd, cannot attach\n");
Arnaud Patard20fd5762005-09-09 13:10:07 -0700797 return -EINVAL;
798 }
799
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700800 display = mach_info->displays + mach_info->default_display;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700801
802 irq = platform_get_irq(pdev, 0);
803 if (irq < 0) {
Russell King3ae5eae2005-11-09 22:32:44 +0000804 dev_err(&pdev->dev, "no irq for device\n");
Arnaud Patard20fd5762005-09-09 13:10:07 -0700805 return -ENOENT;
806 }
807
Russell King3ae5eae2005-11-09 22:32:44 +0000808 fbinfo = framebuffer_alloc(sizeof(struct s3c2410fb_info), &pdev->dev);
Krzysztof Heltb0831942007-10-16 01:28:54 -0700809 if (!fbinfo)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700810 return -ENOMEM;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700811
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700812 platform_set_drvdata(pdev, fbinfo);
813
Arnaud Patard20fd5762005-09-09 13:10:07 -0700814 info = fbinfo->par;
Ben Dooks0187f222007-02-16 01:28:42 -0800815 info->dev = &pdev->dev;
816
Ben Dooksaff39a82007-07-31 00:37:37 -0700817 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
818 if (res == NULL) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700819 dev_err(&pdev->dev, "failed to get memory registers\n");
Ben Dooksaff39a82007-07-31 00:37:37 -0700820 ret = -ENXIO;
821 goto dealloc_fb;
822 }
823
Krzysztof Heltb0831942007-10-16 01:28:54 -0700824 size = (res->end - res->start) + 1;
Ben Dooksaff39a82007-07-31 00:37:37 -0700825 info->mem = request_mem_region(res->start, size, pdev->name);
826 if (info->mem == NULL) {
827 dev_err(&pdev->dev, "failed to get memory region\n");
828 ret = -ENOENT;
829 goto dealloc_fb;
830 }
831
832 info->io = ioremap(res->start, size);
833 if (info->io == NULL) {
834 dev_err(&pdev->dev, "ioremap() of registers failed\n");
835 ret = -ENXIO;
836 goto release_mem;
837 }
838
Arnaud Patard20fd5762005-09-09 13:10:07 -0700839 dprintk("devinit\n");
840
841 strcpy(fbinfo->fix.id, driver_name);
842
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700843 /* Stop the video */
Ben Dooksaff39a82007-07-31 00:37:37 -0700844 lcdcon1 = readl(info->io + S3C2410_LCDCON1);
845 writel(lcdcon1 & ~S3C2410_LCDCON1_ENVID, info->io + S3C2410_LCDCON1);
Arnaud Patard6931a762006-06-26 00:26:45 -0700846
Arnaud Patard20fd5762005-09-09 13:10:07 -0700847 fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
848 fbinfo->fix.type_aux = 0;
849 fbinfo->fix.xpanstep = 0;
850 fbinfo->fix.ypanstep = 0;
851 fbinfo->fix.ywrapstep = 0;
852 fbinfo->fix.accel = FB_ACCEL_NONE;
853
854 fbinfo->var.nonstd = 0;
855 fbinfo->var.activate = FB_ACTIVATE_NOW;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700856 fbinfo->var.accel_flags = 0;
857 fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
858
859 fbinfo->fbops = &s3c2410fb_ops;
860 fbinfo->flags = FBINFO_FLAG_DEFAULT;
861 fbinfo->pseudo_palette = &info->pseudo_pal;
862
Arnaud Patard20fd5762005-09-09 13:10:07 -0700863 for (i = 0; i < 256; i++)
864 info->palette_buffer[i] = PALETTE_BUFF_CLEAR;
865
Thomas Gleixner63a43392006-07-01 19:29:45 -0700866 ret = request_irq(irq, s3c2410fb_irq, IRQF_DISABLED, pdev->name, info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700867 if (ret) {
Russell King3ae5eae2005-11-09 22:32:44 +0000868 dev_err(&pdev->dev, "cannot get irq %d - err %d\n", irq, ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700869 ret = -EBUSY;
Ben Dooksaff39a82007-07-31 00:37:37 -0700870 goto release_regs;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700871 }
872
873 info->clk = clk_get(NULL, "lcd");
874 if (!info->clk || IS_ERR(info->clk)) {
875 printk(KERN_ERR "failed to get lcd clock source\n");
876 ret = -ENOENT;
877 goto release_irq;
878 }
879
Arnaud Patard20fd5762005-09-09 13:10:07 -0700880 clk_enable(info->clk);
881 dprintk("got and enabled clock\n");
882
883 msleep(1);
884
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700885 /* find maximum required memory size for display */
886 for (i = 0; i < mach_info->num_displays; i++) {
887 unsigned long smem_len = mach_info->displays[i].xres;
888
889 smem_len *= mach_info->displays[i].yres;
890 smem_len *= mach_info->displays[i].bpp;
891 smem_len >>= 3;
892 if (fbinfo->fix.smem_len < smem_len)
893 fbinfo->fix.smem_len = smem_len;
894 }
895
Arnaud Patard20fd5762005-09-09 13:10:07 -0700896 /* Initialize video memory */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700897 ret = s3c2410fb_map_video_memory(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700898 if (ret) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700899 printk(KERN_ERR "Failed to allocate video RAM: %d\n", ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700900 ret = -ENOMEM;
901 goto release_clock;
902 }
Ben Dooksaff39a82007-07-31 00:37:37 -0700903
Arnaud Patard20fd5762005-09-09 13:10:07 -0700904 dprintk("got video memory\n");
905
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700906 fbinfo->var.xres = display->xres;
907 fbinfo->var.yres = display->yres;
908 fbinfo->var.bits_per_pixel = display->bpp;
909
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700910 s3c2410fb_init_registers(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700911
Krzysztof Heltb0831942007-10-16 01:28:54 -0700912 s3c2410fb_check_var(&fbinfo->var, fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700913
914 ret = register_framebuffer(fbinfo);
915 if (ret < 0) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700916 printk(KERN_ERR "Failed to register framebuffer device: %d\n",
917 ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700918 goto free_video_memory;
919 }
920
921 /* create device files */
Russell King3ae5eae2005-11-09 22:32:44 +0000922 device_create_file(&pdev->dev, &dev_attr_debug);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700923
924 printk(KERN_INFO "fb%d: %s frame buffer device\n",
925 fbinfo->node, fbinfo->fix.id);
926
927 return 0;
928
929free_video_memory:
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700930 s3c2410fb_unmap_video_memory(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700931release_clock:
932 clk_disable(info->clk);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700933 clk_put(info->clk);
934release_irq:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700935 free_irq(irq, info);
Ben Dooksaff39a82007-07-31 00:37:37 -0700936release_regs:
937 iounmap(info->io);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700938release_mem:
Ben Dooksaff39a82007-07-31 00:37:37 -0700939 release_resource(info->mem);
940 kfree(info->mem);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700941dealloc_fb:
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700942 platform_set_drvdata(pdev, NULL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700943 framebuffer_release(fbinfo);
944 return ret;
945}
946
947/* s3c2410fb_stop_lcd
948 *
949 * shutdown the lcd controller
Krzysztof Heltb0831942007-10-16 01:28:54 -0700950 */
Arnaud Patard6931a762006-06-26 00:26:45 -0700951static void s3c2410fb_stop_lcd(struct s3c2410fb_info *fbi)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700952{
953 unsigned long flags;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700954
955 local_irq_save(flags);
956
Arnaud Patard6931a762006-06-26 00:26:45 -0700957 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_ENVID;
Ben Dooksaff39a82007-07-31 00:37:37 -0700958 writel(fbi->regs.lcdcon1, fbi->io + S3C2410_LCDCON1);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700959
960 local_irq_restore(flags);
961}
962
963/*
964 * Cleanup
965 */
Russell King3ae5eae2005-11-09 22:32:44 +0000966static int s3c2410fb_remove(struct platform_device *pdev)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700967{
Krzysztof Heltb0831942007-10-16 01:28:54 -0700968 struct fb_info *fbinfo = platform_get_drvdata(pdev);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700969 struct s3c2410fb_info *info = fbinfo->par;
970 int irq;
971
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700972 unregister_framebuffer(fbinfo);
973
Arnaud Patard6931a762006-06-26 00:26:45 -0700974 s3c2410fb_stop_lcd(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700975 msleep(1);
976
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700977 s3c2410fb_unmap_video_memory(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700978
Krzysztof Heltb0831942007-10-16 01:28:54 -0700979 if (info->clk) {
980 clk_disable(info->clk);
981 clk_put(info->clk);
982 info->clk = NULL;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700983 }
984
985 irq = platform_get_irq(pdev, 0);
Krzysztof Heltb0831942007-10-16 01:28:54 -0700986 free_irq(irq, info);
Ben Dooksaff39a82007-07-31 00:37:37 -0700987
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700988 iounmap(info->io);
989
Ben Dooksaff39a82007-07-31 00:37:37 -0700990 release_resource(info->mem);
991 kfree(info->mem);
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -0700992
993 platform_set_drvdata(pdev, NULL);
994 framebuffer_release(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700995
996 return 0;
997}
998
999#ifdef CONFIG_PM
1000
1001/* suspend and resume support for the lcd controller */
Russell King3ae5eae2005-11-09 22:32:44 +00001002static int s3c2410fb_suspend(struct platform_device *dev, pm_message_t state)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001003{
Russell King3ae5eae2005-11-09 22:32:44 +00001004 struct fb_info *fbinfo = platform_get_drvdata(dev);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001005 struct s3c2410fb_info *info = fbinfo->par;
1006
Arnaud Patard6931a762006-06-26 00:26:45 -07001007 s3c2410fb_stop_lcd(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001008
Russell King9480e302005-10-28 09:52:56 -07001009 /* sleep before disabling the clock, we need to ensure
1010 * the LCD DMA engine is not going to get back on the bus
1011 * before the clock goes off again (bjd) */
Arnaud Patard20fd5762005-09-09 13:10:07 -07001012
Russell King9480e302005-10-28 09:52:56 -07001013 msleep(1);
1014 clk_disable(info->clk);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001015
1016 return 0;
1017}
1018
Russell King3ae5eae2005-11-09 22:32:44 +00001019static int s3c2410fb_resume(struct platform_device *dev)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001020{
Russell King3ae5eae2005-11-09 22:32:44 +00001021 struct fb_info *fbinfo = platform_get_drvdata(dev);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001022 struct s3c2410fb_info *info = fbinfo->par;
1023
Russell King9480e302005-10-28 09:52:56 -07001024 clk_enable(info->clk);
1025 msleep(1);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001026
Russell King9480e302005-10-28 09:52:56 -07001027 s3c2410fb_init_registers(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001028
1029 return 0;
1030}
1031
1032#else
1033#define s3c2410fb_suspend NULL
1034#define s3c2410fb_resume NULL
1035#endif
1036
Russell King3ae5eae2005-11-09 22:32:44 +00001037static struct platform_driver s3c2410fb_driver = {
Arnaud Patard20fd5762005-09-09 13:10:07 -07001038 .probe = s3c2410fb_probe,
Russell King3ae5eae2005-11-09 22:32:44 +00001039 .remove = s3c2410fb_remove,
Arnaud Patard20fd5762005-09-09 13:10:07 -07001040 .suspend = s3c2410fb_suspend,
1041 .resume = s3c2410fb_resume,
Russell King3ae5eae2005-11-09 22:32:44 +00001042 .driver = {
1043 .name = "s3c2410-lcd",
1044 .owner = THIS_MODULE,
1045 },
Arnaud Patard20fd5762005-09-09 13:10:07 -07001046};
1047
Krzysztof Helt9fa7bc02007-10-16 01:29:05 -07001048int __init s3c2410fb_init(void)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001049{
Russell King3ae5eae2005-11-09 22:32:44 +00001050 return platform_driver_register(&s3c2410fb_driver);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001051}
1052
1053static void __exit s3c2410fb_cleanup(void)
1054{
Russell King3ae5eae2005-11-09 22:32:44 +00001055 platform_driver_unregister(&s3c2410fb_driver);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001056}
1057
Arnaud Patard20fd5762005-09-09 13:10:07 -07001058module_init(s3c2410fb_init);
1059module_exit(s3c2410fb_cleanup);
1060
Krzysztof Heltb0831942007-10-16 01:28:54 -07001061MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>, "
1062 "Ben Dooks <ben-linux@fluff.org>");
Arnaud Patard20fd5762005-09-09 13:10:07 -07001063MODULE_DESCRIPTION("Framebuffer driver for the s3c2410");
1064MODULE_LICENSE("GPL");