blob: 429e0c92924eede7d925c92836ac25505de86007 [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020013
Ingo Molnar7b6aa332009-02-17 13:58:15 +010014#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020015#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010016#include <asm/irq.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080017#include <asm/idle.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020018#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053019#include <asm/hw_irq.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020020
21atomic_t irq_err_count;
22
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060023/* Function pointer for generic interrupt vector handling */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050024void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060025
Thomas Gleixner249f6d92008-10-16 12:18:50 +020026/*
27 * 'what should we do if we get a hw irq event on an illegal vector'.
28 * each architecture has to answer this themselves.
29 */
30void ack_bad_irq(unsigned int irq)
31{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040032 if (printk_ratelimit())
33 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020034
Thomas Gleixner249f6d92008-10-16 12:18:50 +020035 /*
36 * Currently unexpected vectors happen only on SMP and APIC.
37 * We _must_ ack these because every local APIC has only N
38 * irq slots per priority level, and a 'hanging, unacked' IRQ
39 * holds up an irq slot - in excessive cases (when multiple
40 * unexpected vectors occur) that might lock up the APIC
41 * completely.
42 * But only ack when the APIC is enabled -AK
43 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040044 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020045}
46
Brian Gerst1b437c82009-01-19 00:38:57 +090047#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020048/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010049 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020050 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010051int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020052{
53 int j;
54
Jan Beulich7a81d9a2009-03-12 12:45:15 +000055 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020056 for_each_online_cpu(j)
57 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
58 seq_printf(p, " Non-maskable interrupts\n");
59#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000060 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020061 for_each_online_cpu(j)
62 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
63 seq_printf(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053064
65 seq_printf(p, "%*s: ", prec, "SPU");
66 for_each_online_cpu(j)
67 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
68 seq_printf(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080069 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010070 for_each_online_cpu(j)
71 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Li Hong89ccf462009-10-14 18:50:39 +080072 seq_printf(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080073 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020074 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080075 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
76 seq_printf(p, " IRQ work interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020077#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050078 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090079 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060080 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050081 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060082 seq_printf(p, " Platform interrupts\n");
83 }
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020084#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000085 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020086 for_each_online_cpu(j)
87 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
88 seq_printf(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000089 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020090 for_each_online_cpu(j)
91 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
92 seq_printf(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000093 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020094 for_each_online_cpu(j)
95 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
96 seq_printf(p, " TLB shootdowns\n");
97#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +000098#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +000099 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200100 for_each_online_cpu(j)
101 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
102 seq_printf(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000103#endif
104#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000105 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200106 for_each_online_cpu(j)
107 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
108 seq_printf(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200109#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200110#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200111 seq_printf(p, "%*s: ", prec, "MCE");
112 for_each_online_cpu(j)
113 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
114 seq_printf(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200115 seq_printf(p, "%*s: ", prec, "MCP");
116 for_each_online_cpu(j)
117 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
118 seq_printf(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200119#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000120 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200121#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000122 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200123#endif
124 return 0;
125}
126
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200127/*
128 * /proc/stat helpers
129 */
130u64 arch_irq_stat_cpu(unsigned int cpu)
131{
132 u64 sum = irq_stats(cpu)->__nmi_count;
133
134#ifdef CONFIG_X86_LOCAL_APIC
135 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530136 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100137 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800138 sum += irq_stats(cpu)->apic_irq_work_irqs;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200139#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500140 if (x86_platform_ipi_callback)
141 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200142#ifdef CONFIG_SMP
143 sum += irq_stats(cpu)->irq_resched_count;
144 sum += irq_stats(cpu)->irq_call_count;
145 sum += irq_stats(cpu)->irq_tlb_count;
146#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000147#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200148 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000149#endif
150#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200151 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200152#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200153#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900154 sum += per_cpu(mce_exception_count, cpu);
155 sum += per_cpu(mce_poll_count, cpu);
156#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200157 return sum;
158}
159
160u64 arch_irq_stat(void)
161{
162 u64 sum = atomic_read(&irq_err_count);
163
164#ifdef CONFIG_X86_IO_APIC
165 sum += atomic_read(&irq_mis_count);
166#endif
167 return sum;
168}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100169
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800170
171/*
172 * do_IRQ handles all normal device IRQ's (the special
173 * SMP cross-CPU interrupts have their own specific
174 * handlers).
175 */
176unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
177{
178 struct pt_regs *old_regs = set_irq_regs(regs);
179
180 /* high bit used in ret_from_ code */
181 unsigned vector = ~regs->orig_ax;
182 unsigned irq;
183
184 exit_idle();
185 irq_enter();
186
Tejun Heo0a3aee02010-12-18 16:28:55 +0100187 irq = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800188
189 if (!handle_irq(irq, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400190 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800191
192 if (printk_ratelimit())
Cyrill Gorcunovedea7142009-04-12 20:47:39 +0400193 pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
194 __func__, smp_processor_id(), vector, irq);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800195 }
196
197 irq_exit();
198
199 set_irq_regs(old_regs);
200 return 1;
201}
202
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600203/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500204 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600205 */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500206void smp_x86_platform_ipi(struct pt_regs *regs)
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600207{
208 struct pt_regs *old_regs = set_irq_regs(regs);
209
210 ack_APIC_irq();
211
212 exit_idle();
213
214 irq_enter();
215
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500216 inc_irq_stat(x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600217
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500218 if (x86_platform_ipi_callback)
219 x86_platform_ipi_callback();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600220
221 irq_exit();
222
223 set_irq_regs(old_regs);
224}
225
Ingo Molnarc3d80002008-12-23 15:15:17 +0100226EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800227
228#ifdef CONFIG_HOTPLUG_CPU
229/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
230void fixup_irqs(void)
231{
Suresh Siddha5231a682009-10-26 14:24:36 -0800232 unsigned int irq, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800233 static int warned;
234 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200235 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100236 struct irq_chip *chip;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800237
238 for_each_irq_desc(irq, desc) {
239 int break_affinity = 0;
240 int set_affinity = 1;
241 const struct cpumask *affinity;
242
243 if (!desc)
244 continue;
245 if (irq == 2)
246 continue;
247
248 /* interrupt's are disabled at this point */
Thomas Gleixner239007b2009-11-17 16:46:45 +0100249 raw_spin_lock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800250
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100251 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200252 affinity = data->affinity;
Tian, Kevinb87ba872011-05-06 14:43:36 +0800253 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
Jan Beulich58bff942011-02-17 15:54:26 +0000254 cpumask_subset(affinity, cpu_online_mask)) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100255 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800256 continue;
257 }
258
Suresh Siddhaa5e74b82009-10-26 14:24:34 -0800259 /*
260 * Complete the irq move. This cpu is going down and for
261 * non intr-remapping case, we can't wait till this interrupt
262 * arrives at this cpu before completing the irq move.
263 */
264 irq_force_complete_move(irq);
265
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800266 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
267 break_affinity = 1;
268 affinity = cpu_all_mask;
269 }
270
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100271 chip = irq_data_get_irq_chip(data);
272 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
273 chip->irq_mask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800274
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100275 if (chip->irq_set_affinity)
276 chip->irq_set_affinity(data, affinity, true);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800277 else if (!(warned++))
278 set_affinity = 0;
279
Tian, Kevin983bbf12011-05-06 14:43:56 +0800280 if (!irqd_can_move_in_process_context(data) &&
281 !irqd_irq_disabled(data) && chip->irq_unmask)
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100282 chip->irq_unmask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800283
Thomas Gleixner239007b2009-11-17 16:46:45 +0100284 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800285
286 if (break_affinity && set_affinity)
287 printk("Broke affinity for irq %i\n", irq);
288 else if (!set_affinity)
289 printk("Cannot set affinity for irq %i\n", irq);
290 }
291
Suresh Siddha5231a682009-10-26 14:24:36 -0800292 /*
293 * We can remove mdelay() and then send spuriuous interrupts to
294 * new cpu targets for all the irqs that were handled previously by
295 * this cpu. While it works, I have seen spurious interrupt messages
296 * (nothing wrong but still...).
297 *
298 * So for now, retain mdelay(1) and check the IRR and then send those
299 * interrupts to new targets as this cpu is already offlined...
300 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800301 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800302
303 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
304 unsigned int irr;
305
Tejun Heo0a3aee02010-12-18 16:28:55 +0100306 if (__this_cpu_read(vector_irq[vector]) < 0)
Suresh Siddha5231a682009-10-26 14:24:36 -0800307 continue;
308
309 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
310 if (irr & (1 << (vector % 32))) {
Tejun Heo0a3aee02010-12-18 16:28:55 +0100311 irq = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800312
Thomas Gleixner51173482011-02-12 11:51:03 +0100313 desc = irq_to_desc(irq);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100314 data = irq_desc_get_irq_data(desc);
315 chip = irq_data_get_irq_chip(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100316 raw_spin_lock(&desc->lock);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100317 if (chip->irq_retrigger)
318 chip->irq_retrigger(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100319 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800320 }
321 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800322}
323#endif