blob: ad65143232c002586cdb4cbe2c0e258cb0539e65 [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050029#include "radeon.h"
30#include "radeon_asic.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/radeon_drm.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050032#include "nid.h"
33#include "atom.h"
34#include "ni_reg.h"
Alex Deucher0c88a022011-03-02 20:07:31 -050035#include "cayman_blit_shaders.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050036#include "radeon_ucode.h"
Alex Deucher2948f5e2013-04-12 13:52:52 -040037#include "clearstate_cayman.h"
38
39static u32 tn_rlc_save_restore_register_list[] =
40{
41 0x98fc,
42 0x98f0,
43 0x9834,
44 0x9838,
45 0x9870,
46 0x9874,
47 0x8a14,
48 0x8b24,
49 0x8bcc,
50 0x8b10,
51 0x8c30,
52 0x8d00,
53 0x8d04,
54 0x8c00,
55 0x8c04,
56 0x8c10,
57 0x8c14,
58 0x8d8c,
59 0x8cf0,
60 0x8e38,
61 0x9508,
62 0x9688,
63 0x9608,
64 0x960c,
65 0x9610,
66 0x9614,
67 0x88c4,
68 0x8978,
69 0x88d4,
70 0x900c,
71 0x9100,
72 0x913c,
73 0x90e8,
74 0x9354,
75 0xa008,
76 0x98f8,
77 0x9148,
78 0x914c,
79 0x3f94,
80 0x98f4,
81 0x9b7c,
82 0x3f8c,
83 0x8950,
84 0x8954,
85 0x8a18,
86 0x8b28,
87 0x9144,
88 0x3f90,
89 0x915c,
90 0x9160,
91 0x9178,
92 0x917c,
93 0x9180,
94 0x918c,
95 0x9190,
96 0x9194,
97 0x9198,
98 0x919c,
99 0x91a8,
100 0x91ac,
101 0x91b0,
102 0x91b4,
103 0x91b8,
104 0x91c4,
105 0x91c8,
106 0x91cc,
107 0x91d0,
108 0x91d4,
109 0x91e0,
110 0x91e4,
111 0x91ec,
112 0x91f0,
113 0x91f4,
114 0x9200,
115 0x9204,
116 0x929c,
117 0x8030,
118 0x9150,
119 0x9a60,
120 0x920c,
121 0x9210,
122 0x9228,
123 0x922c,
124 0x9244,
125 0x9248,
126 0x91e8,
127 0x9294,
128 0x9208,
129 0x9224,
130 0x9240,
131 0x9220,
132 0x923c,
133 0x9258,
134 0x9744,
135 0xa200,
136 0xa204,
137 0xa208,
138 0xa20c,
139 0x8d58,
140 0x9030,
141 0x9034,
142 0x9038,
143 0x903c,
144 0x9040,
145 0x9654,
146 0x897c,
147 0xa210,
148 0xa214,
149 0x9868,
150 0xa02c,
151 0x9664,
152 0x9698,
153 0x949c,
154 0x8e10,
155 0x8e18,
156 0x8c50,
157 0x8c58,
158 0x8c60,
159 0x8c68,
160 0x89b4,
161 0x9830,
162 0x802c,
163};
164static u32 tn_rlc_save_restore_register_list_size = ARRAY_SIZE(tn_rlc_save_restore_register_list);
Alex Deucher0af62b02011-01-06 21:19:31 -0500165
Alex Deucher168757e2013-01-18 19:17:22 -0500166extern bool evergreen_is_display_hung(struct radeon_device *rdev);
Alex Deucher187e3592013-01-18 14:51:38 -0500167extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -0500168extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
169extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
170extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -0500171extern void evergreen_mc_program(struct radeon_device *rdev);
172extern void evergreen_irq_suspend(struct radeon_device *rdev);
173extern int evergreen_mc_init(struct radeon_device *rdev);
Alex Deucherd054ac12011-09-01 17:46:15 +0000174extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -0400175extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400176extern void sumo_rlc_fini(struct radeon_device *rdev);
177extern int sumo_rlc_init(struct radeon_device *rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -0500178
Alex Deucher0af62b02011-01-06 21:19:31 -0500179/* Firmware Names */
180MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
181MODULE_FIRMWARE("radeon/BARTS_me.bin");
182MODULE_FIRMWARE("radeon/BARTS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400183MODULE_FIRMWARE("radeon/BARTS_smc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500184MODULE_FIRMWARE("radeon/BTC_rlc.bin");
185MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
186MODULE_FIRMWARE("radeon/TURKS_me.bin");
187MODULE_FIRMWARE("radeon/TURKS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400188MODULE_FIRMWARE("radeon/TURKS_smc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500189MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
190MODULE_FIRMWARE("radeon/CAICOS_me.bin");
191MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400192MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
Alex Deucher9b8253c2011-03-02 20:07:28 -0500193MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
194MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
195MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
196MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
Alex Deucher69e0b572013-04-12 16:42:42 -0400197MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
Alex Deucherc420c742012-03-20 17:18:39 -0400198MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
199MODULE_FIRMWARE("radeon/ARUBA_me.bin");
200MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500201
Alex Deuchera2c96a22013-02-28 17:58:36 -0500202
203static const u32 cayman_golden_registers2[] =
204{
205 0x3e5c, 0xffffffff, 0x00000000,
206 0x3e48, 0xffffffff, 0x00000000,
207 0x3e4c, 0xffffffff, 0x00000000,
208 0x3e64, 0xffffffff, 0x00000000,
209 0x3e50, 0xffffffff, 0x00000000,
210 0x3e60, 0xffffffff, 0x00000000
211};
212
213static const u32 cayman_golden_registers[] =
214{
215 0x5eb4, 0xffffffff, 0x00000002,
216 0x5e78, 0x8f311ff1, 0x001000f0,
217 0x3f90, 0xffff0000, 0xff000000,
218 0x9148, 0xffff0000, 0xff000000,
219 0x3f94, 0xffff0000, 0xff000000,
220 0x914c, 0xffff0000, 0xff000000,
221 0xc78, 0x00000080, 0x00000080,
222 0xbd4, 0x70073777, 0x00011003,
223 0xd02c, 0xbfffff1f, 0x08421000,
224 0xd0b8, 0x73773777, 0x02011003,
225 0x5bc0, 0x00200000, 0x50100000,
226 0x98f8, 0x33773777, 0x02011003,
227 0x98fc, 0xffffffff, 0x76541032,
228 0x7030, 0x31000311, 0x00000011,
229 0x2f48, 0x33773777, 0x42010001,
230 0x6b28, 0x00000010, 0x00000012,
231 0x7728, 0x00000010, 0x00000012,
232 0x10328, 0x00000010, 0x00000012,
233 0x10f28, 0x00000010, 0x00000012,
234 0x11b28, 0x00000010, 0x00000012,
235 0x12728, 0x00000010, 0x00000012,
236 0x240c, 0x000007ff, 0x00000000,
237 0x8a14, 0xf000001f, 0x00000007,
238 0x8b24, 0x3fff3fff, 0x00ff0fff,
239 0x8b10, 0x0000ff0f, 0x00000000,
240 0x28a4c, 0x07ffffff, 0x06000000,
241 0x10c, 0x00000001, 0x00010003,
242 0xa02c, 0xffffffff, 0x0000009b,
243 0x913c, 0x0000010f, 0x01000100,
244 0x8c04, 0xf8ff00ff, 0x40600060,
245 0x28350, 0x00000f01, 0x00000000,
246 0x9508, 0x3700001f, 0x00000002,
247 0x960c, 0xffffffff, 0x54763210,
248 0x88c4, 0x001f3ae3, 0x00000082,
249 0x88d0, 0xffffffff, 0x0f40df40,
250 0x88d4, 0x0000001f, 0x00000010,
251 0x8974, 0xffffffff, 0x00000000
252};
253
254static const u32 dvst_golden_registers2[] =
255{
256 0x8f8, 0xffffffff, 0,
257 0x8fc, 0x00380000, 0,
258 0x8f8, 0xffffffff, 1,
259 0x8fc, 0x0e000000, 0
260};
261
262static const u32 dvst_golden_registers[] =
263{
264 0x690, 0x3fff3fff, 0x20c00033,
265 0x918c, 0x0fff0fff, 0x00010006,
266 0x91a8, 0x0fff0fff, 0x00010006,
267 0x9150, 0xffffdfff, 0x6e944040,
268 0x917c, 0x0fff0fff, 0x00030002,
269 0x9198, 0x0fff0fff, 0x00030002,
270 0x915c, 0x0fff0fff, 0x00010000,
271 0x3f90, 0xffff0001, 0xff000000,
272 0x9178, 0x0fff0fff, 0x00070000,
273 0x9194, 0x0fff0fff, 0x00070000,
274 0x9148, 0xffff0001, 0xff000000,
275 0x9190, 0x0fff0fff, 0x00090008,
276 0x91ac, 0x0fff0fff, 0x00090008,
277 0x3f94, 0xffff0000, 0xff000000,
278 0x914c, 0xffff0000, 0xff000000,
279 0x929c, 0x00000fff, 0x00000001,
280 0x55e4, 0xff607fff, 0xfc000100,
281 0x8a18, 0xff000fff, 0x00000100,
282 0x8b28, 0xff000fff, 0x00000100,
283 0x9144, 0xfffc0fff, 0x00000100,
284 0x6ed8, 0x00010101, 0x00010000,
285 0x9830, 0xffffffff, 0x00000000,
286 0x9834, 0xf00fffff, 0x00000400,
287 0x9838, 0xfffffffe, 0x00000000,
288 0xd0c0, 0xff000fff, 0x00000100,
289 0xd02c, 0xbfffff1f, 0x08421000,
290 0xd0b8, 0x73773777, 0x12010001,
291 0x5bb0, 0x000000f0, 0x00000070,
292 0x98f8, 0x73773777, 0x12010001,
293 0x98fc, 0xffffffff, 0x00000010,
294 0x9b7c, 0x00ff0000, 0x00fc0000,
295 0x8030, 0x00001f0f, 0x0000100a,
296 0x2f48, 0x73773777, 0x12010001,
297 0x2408, 0x00030000, 0x000c007f,
298 0x8a14, 0xf000003f, 0x00000007,
299 0x8b24, 0x3fff3fff, 0x00ff0fff,
300 0x8b10, 0x0000ff0f, 0x00000000,
301 0x28a4c, 0x07ffffff, 0x06000000,
302 0x4d8, 0x00000fff, 0x00000100,
303 0xa008, 0xffffffff, 0x00010000,
304 0x913c, 0xffff03ff, 0x01000100,
305 0x8c00, 0x000000ff, 0x00000003,
306 0x8c04, 0xf8ff00ff, 0x40600060,
307 0x8cf0, 0x1fff1fff, 0x08e00410,
308 0x28350, 0x00000f01, 0x00000000,
309 0x9508, 0xf700071f, 0x00000002,
310 0x960c, 0xffffffff, 0x54763210,
311 0x20ef8, 0x01ff01ff, 0x00000002,
312 0x20e98, 0xfffffbff, 0x00200000,
313 0x2015c, 0xffffffff, 0x00000f40,
314 0x88c4, 0x001f3ae3, 0x00000082,
315 0x8978, 0x3fffffff, 0x04050140,
316 0x88d4, 0x0000001f, 0x00000010,
317 0x8974, 0xffffffff, 0x00000000
318};
319
320static const u32 scrapper_golden_registers[] =
321{
322 0x690, 0x3fff3fff, 0x20c00033,
323 0x918c, 0x0fff0fff, 0x00010006,
324 0x918c, 0x0fff0fff, 0x00010006,
325 0x91a8, 0x0fff0fff, 0x00010006,
326 0x91a8, 0x0fff0fff, 0x00010006,
327 0x9150, 0xffffdfff, 0x6e944040,
328 0x9150, 0xffffdfff, 0x6e944040,
329 0x917c, 0x0fff0fff, 0x00030002,
330 0x917c, 0x0fff0fff, 0x00030002,
331 0x9198, 0x0fff0fff, 0x00030002,
332 0x9198, 0x0fff0fff, 0x00030002,
333 0x915c, 0x0fff0fff, 0x00010000,
334 0x915c, 0x0fff0fff, 0x00010000,
335 0x3f90, 0xffff0001, 0xff000000,
336 0x3f90, 0xffff0001, 0xff000000,
337 0x9178, 0x0fff0fff, 0x00070000,
338 0x9178, 0x0fff0fff, 0x00070000,
339 0x9194, 0x0fff0fff, 0x00070000,
340 0x9194, 0x0fff0fff, 0x00070000,
341 0x9148, 0xffff0001, 0xff000000,
342 0x9148, 0xffff0001, 0xff000000,
343 0x9190, 0x0fff0fff, 0x00090008,
344 0x9190, 0x0fff0fff, 0x00090008,
345 0x91ac, 0x0fff0fff, 0x00090008,
346 0x91ac, 0x0fff0fff, 0x00090008,
347 0x3f94, 0xffff0000, 0xff000000,
348 0x3f94, 0xffff0000, 0xff000000,
349 0x914c, 0xffff0000, 0xff000000,
350 0x914c, 0xffff0000, 0xff000000,
351 0x929c, 0x00000fff, 0x00000001,
352 0x929c, 0x00000fff, 0x00000001,
353 0x55e4, 0xff607fff, 0xfc000100,
354 0x8a18, 0xff000fff, 0x00000100,
355 0x8a18, 0xff000fff, 0x00000100,
356 0x8b28, 0xff000fff, 0x00000100,
357 0x8b28, 0xff000fff, 0x00000100,
358 0x9144, 0xfffc0fff, 0x00000100,
359 0x9144, 0xfffc0fff, 0x00000100,
360 0x6ed8, 0x00010101, 0x00010000,
361 0x9830, 0xffffffff, 0x00000000,
362 0x9830, 0xffffffff, 0x00000000,
363 0x9834, 0xf00fffff, 0x00000400,
364 0x9834, 0xf00fffff, 0x00000400,
365 0x9838, 0xfffffffe, 0x00000000,
366 0x9838, 0xfffffffe, 0x00000000,
367 0xd0c0, 0xff000fff, 0x00000100,
368 0xd02c, 0xbfffff1f, 0x08421000,
369 0xd02c, 0xbfffff1f, 0x08421000,
370 0xd0b8, 0x73773777, 0x12010001,
371 0xd0b8, 0x73773777, 0x12010001,
372 0x5bb0, 0x000000f0, 0x00000070,
373 0x98f8, 0x73773777, 0x12010001,
374 0x98f8, 0x73773777, 0x12010001,
375 0x98fc, 0xffffffff, 0x00000010,
376 0x98fc, 0xffffffff, 0x00000010,
377 0x9b7c, 0x00ff0000, 0x00fc0000,
378 0x9b7c, 0x00ff0000, 0x00fc0000,
379 0x8030, 0x00001f0f, 0x0000100a,
380 0x8030, 0x00001f0f, 0x0000100a,
381 0x2f48, 0x73773777, 0x12010001,
382 0x2f48, 0x73773777, 0x12010001,
383 0x2408, 0x00030000, 0x000c007f,
384 0x8a14, 0xf000003f, 0x00000007,
385 0x8a14, 0xf000003f, 0x00000007,
386 0x8b24, 0x3fff3fff, 0x00ff0fff,
387 0x8b24, 0x3fff3fff, 0x00ff0fff,
388 0x8b10, 0x0000ff0f, 0x00000000,
389 0x8b10, 0x0000ff0f, 0x00000000,
390 0x28a4c, 0x07ffffff, 0x06000000,
391 0x28a4c, 0x07ffffff, 0x06000000,
392 0x4d8, 0x00000fff, 0x00000100,
393 0x4d8, 0x00000fff, 0x00000100,
394 0xa008, 0xffffffff, 0x00010000,
395 0xa008, 0xffffffff, 0x00010000,
396 0x913c, 0xffff03ff, 0x01000100,
397 0x913c, 0xffff03ff, 0x01000100,
398 0x90e8, 0x001fffff, 0x010400c0,
399 0x8c00, 0x000000ff, 0x00000003,
400 0x8c00, 0x000000ff, 0x00000003,
401 0x8c04, 0xf8ff00ff, 0x40600060,
402 0x8c04, 0xf8ff00ff, 0x40600060,
403 0x8c30, 0x0000000f, 0x00040005,
404 0x8cf0, 0x1fff1fff, 0x08e00410,
405 0x8cf0, 0x1fff1fff, 0x08e00410,
406 0x900c, 0x00ffffff, 0x0017071f,
407 0x28350, 0x00000f01, 0x00000000,
408 0x28350, 0x00000f01, 0x00000000,
409 0x9508, 0xf700071f, 0x00000002,
410 0x9508, 0xf700071f, 0x00000002,
411 0x9688, 0x00300000, 0x0017000f,
412 0x960c, 0xffffffff, 0x54763210,
413 0x960c, 0xffffffff, 0x54763210,
414 0x20ef8, 0x01ff01ff, 0x00000002,
415 0x20e98, 0xfffffbff, 0x00200000,
416 0x2015c, 0xffffffff, 0x00000f40,
417 0x88c4, 0x001f3ae3, 0x00000082,
418 0x88c4, 0x001f3ae3, 0x00000082,
419 0x8978, 0x3fffffff, 0x04050140,
420 0x8978, 0x3fffffff, 0x04050140,
421 0x88d4, 0x0000001f, 0x00000010,
422 0x88d4, 0x0000001f, 0x00000010,
423 0x8974, 0xffffffff, 0x00000000,
424 0x8974, 0xffffffff, 0x00000000
425};
426
427static void ni_init_golden_registers(struct radeon_device *rdev)
428{
429 switch (rdev->family) {
430 case CHIP_CAYMAN:
431 radeon_program_register_sequence(rdev,
432 cayman_golden_registers,
433 (const u32)ARRAY_SIZE(cayman_golden_registers));
434 radeon_program_register_sequence(rdev,
435 cayman_golden_registers2,
436 (const u32)ARRAY_SIZE(cayman_golden_registers2));
437 break;
438 case CHIP_ARUBA:
439 if ((rdev->pdev->device == 0x9900) ||
440 (rdev->pdev->device == 0x9901) ||
441 (rdev->pdev->device == 0x9903) ||
442 (rdev->pdev->device == 0x9904) ||
443 (rdev->pdev->device == 0x9905) ||
444 (rdev->pdev->device == 0x9906) ||
445 (rdev->pdev->device == 0x9907) ||
446 (rdev->pdev->device == 0x9908) ||
447 (rdev->pdev->device == 0x9909) ||
448 (rdev->pdev->device == 0x990A) ||
449 (rdev->pdev->device == 0x990B) ||
450 (rdev->pdev->device == 0x990C) ||
451 (rdev->pdev->device == 0x990D) ||
452 (rdev->pdev->device == 0x990E) ||
453 (rdev->pdev->device == 0x990F) ||
454 (rdev->pdev->device == 0x9910) ||
455 (rdev->pdev->device == 0x9913) ||
456 (rdev->pdev->device == 0x9917) ||
457 (rdev->pdev->device == 0x9918)) {
458 radeon_program_register_sequence(rdev,
459 dvst_golden_registers,
460 (const u32)ARRAY_SIZE(dvst_golden_registers));
461 radeon_program_register_sequence(rdev,
462 dvst_golden_registers2,
463 (const u32)ARRAY_SIZE(dvst_golden_registers2));
464 } else {
465 radeon_program_register_sequence(rdev,
466 scrapper_golden_registers,
467 (const u32)ARRAY_SIZE(scrapper_golden_registers));
468 radeon_program_register_sequence(rdev,
469 dvst_golden_registers2,
470 (const u32)ARRAY_SIZE(dvst_golden_registers2));
471 }
472 break;
473 default:
474 break;
475 }
476}
477
Alex Deucher0af62b02011-01-06 21:19:31 -0500478#define BTC_IO_MC_REGS_SIZE 29
479
480static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
481 {0x00000077, 0xff010100},
482 {0x00000078, 0x00000000},
483 {0x00000079, 0x00001434},
484 {0x0000007a, 0xcc08ec08},
485 {0x0000007b, 0x00040000},
486 {0x0000007c, 0x000080c0},
487 {0x0000007d, 0x09000000},
488 {0x0000007e, 0x00210404},
489 {0x00000081, 0x08a8e800},
490 {0x00000082, 0x00030444},
491 {0x00000083, 0x00000000},
492 {0x00000085, 0x00000001},
493 {0x00000086, 0x00000002},
494 {0x00000087, 0x48490000},
495 {0x00000088, 0x20244647},
496 {0x00000089, 0x00000005},
497 {0x0000008b, 0x66030000},
498 {0x0000008c, 0x00006603},
499 {0x0000008d, 0x00000100},
500 {0x0000008f, 0x00001c0a},
501 {0x00000090, 0xff000001},
502 {0x00000094, 0x00101101},
503 {0x00000095, 0x00000fff},
504 {0x00000096, 0x00116fff},
505 {0x00000097, 0x60010000},
506 {0x00000098, 0x10010000},
507 {0x00000099, 0x00006000},
508 {0x0000009a, 0x00001000},
509 {0x0000009f, 0x00946a00}
510};
511
512static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
513 {0x00000077, 0xff010100},
514 {0x00000078, 0x00000000},
515 {0x00000079, 0x00001434},
516 {0x0000007a, 0xcc08ec08},
517 {0x0000007b, 0x00040000},
518 {0x0000007c, 0x000080c0},
519 {0x0000007d, 0x09000000},
520 {0x0000007e, 0x00210404},
521 {0x00000081, 0x08a8e800},
522 {0x00000082, 0x00030444},
523 {0x00000083, 0x00000000},
524 {0x00000085, 0x00000001},
525 {0x00000086, 0x00000002},
526 {0x00000087, 0x48490000},
527 {0x00000088, 0x20244647},
528 {0x00000089, 0x00000005},
529 {0x0000008b, 0x66030000},
530 {0x0000008c, 0x00006603},
531 {0x0000008d, 0x00000100},
532 {0x0000008f, 0x00001c0a},
533 {0x00000090, 0xff000001},
534 {0x00000094, 0x00101101},
535 {0x00000095, 0x00000fff},
536 {0x00000096, 0x00116fff},
537 {0x00000097, 0x60010000},
538 {0x00000098, 0x10010000},
539 {0x00000099, 0x00006000},
540 {0x0000009a, 0x00001000},
541 {0x0000009f, 0x00936a00}
542};
543
544static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
545 {0x00000077, 0xff010100},
546 {0x00000078, 0x00000000},
547 {0x00000079, 0x00001434},
548 {0x0000007a, 0xcc08ec08},
549 {0x0000007b, 0x00040000},
550 {0x0000007c, 0x000080c0},
551 {0x0000007d, 0x09000000},
552 {0x0000007e, 0x00210404},
553 {0x00000081, 0x08a8e800},
554 {0x00000082, 0x00030444},
555 {0x00000083, 0x00000000},
556 {0x00000085, 0x00000001},
557 {0x00000086, 0x00000002},
558 {0x00000087, 0x48490000},
559 {0x00000088, 0x20244647},
560 {0x00000089, 0x00000005},
561 {0x0000008b, 0x66030000},
562 {0x0000008c, 0x00006603},
563 {0x0000008d, 0x00000100},
564 {0x0000008f, 0x00001c0a},
565 {0x00000090, 0xff000001},
566 {0x00000094, 0x00101101},
567 {0x00000095, 0x00000fff},
568 {0x00000096, 0x00116fff},
569 {0x00000097, 0x60010000},
570 {0x00000098, 0x10010000},
571 {0x00000099, 0x00006000},
572 {0x0000009a, 0x00001000},
573 {0x0000009f, 0x00916a00}
574};
575
Alex Deucher9b8253c2011-03-02 20:07:28 -0500576static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
577 {0x00000077, 0xff010100},
578 {0x00000078, 0x00000000},
579 {0x00000079, 0x00001434},
580 {0x0000007a, 0xcc08ec08},
581 {0x0000007b, 0x00040000},
582 {0x0000007c, 0x000080c0},
583 {0x0000007d, 0x09000000},
584 {0x0000007e, 0x00210404},
585 {0x00000081, 0x08a8e800},
586 {0x00000082, 0x00030444},
587 {0x00000083, 0x00000000},
588 {0x00000085, 0x00000001},
589 {0x00000086, 0x00000002},
590 {0x00000087, 0x48490000},
591 {0x00000088, 0x20244647},
592 {0x00000089, 0x00000005},
593 {0x0000008b, 0x66030000},
594 {0x0000008c, 0x00006603},
595 {0x0000008d, 0x00000100},
596 {0x0000008f, 0x00001c0a},
597 {0x00000090, 0xff000001},
598 {0x00000094, 0x00101101},
599 {0x00000095, 0x00000fff},
600 {0x00000096, 0x00116fff},
601 {0x00000097, 0x60010000},
602 {0x00000098, 0x10010000},
603 {0x00000099, 0x00006000},
604 {0x0000009a, 0x00001000},
605 {0x0000009f, 0x00976b00}
606};
607
Alex Deucher755d8192011-03-02 20:07:34 -0500608int ni_mc_load_microcode(struct radeon_device *rdev)
Alex Deucher0af62b02011-01-06 21:19:31 -0500609{
610 const __be32 *fw_data;
611 u32 mem_type, running, blackout = 0;
612 u32 *io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500613 int i, ucode_size, regs_size;
Alex Deucher0af62b02011-01-06 21:19:31 -0500614
615 if (!rdev->mc_fw)
616 return -EINVAL;
617
618 switch (rdev->family) {
619 case CHIP_BARTS:
620 io_mc_regs = (u32 *)&barts_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500621 ucode_size = BTC_MC_UCODE_SIZE;
622 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500623 break;
624 case CHIP_TURKS:
625 io_mc_regs = (u32 *)&turks_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500626 ucode_size = BTC_MC_UCODE_SIZE;
627 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500628 break;
629 case CHIP_CAICOS:
630 default:
631 io_mc_regs = (u32 *)&caicos_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500632 ucode_size = BTC_MC_UCODE_SIZE;
633 regs_size = BTC_IO_MC_REGS_SIZE;
634 break;
635 case CHIP_CAYMAN:
636 io_mc_regs = (u32 *)&cayman_io_mc_regs;
637 ucode_size = CAYMAN_MC_UCODE_SIZE;
638 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500639 break;
640 }
641
642 mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
643 running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
644
645 if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
646 if (running) {
647 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
648 WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
649 }
650
651 /* reset the engine and set to writable */
652 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
653 WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
654
655 /* load mc io regs */
Alex Deucher9b8253c2011-03-02 20:07:28 -0500656 for (i = 0; i < regs_size; i++) {
Alex Deucher0af62b02011-01-06 21:19:31 -0500657 WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
658 WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
659 }
660 /* load the MC ucode */
661 fw_data = (const __be32 *)rdev->mc_fw->data;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500662 for (i = 0; i < ucode_size; i++)
Alex Deucher0af62b02011-01-06 21:19:31 -0500663 WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
664
665 /* put the engine back into the active state */
666 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
667 WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
668 WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
669
670 /* wait for training to complete */
Alex Deucher0e2c9782011-11-02 18:08:25 -0400671 for (i = 0; i < rdev->usec_timeout; i++) {
672 if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
673 break;
674 udelay(1);
675 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500676
677 if (running)
678 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
679 }
680
681 return 0;
682}
683
684int ni_init_microcode(struct radeon_device *rdev)
685{
686 struct platform_device *pdev;
687 const char *chip_name;
688 const char *rlc_chip_name;
689 size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
Alex Deucher6596afd2013-06-26 00:15:24 -0400690 size_t smc_req_size = 0;
Alex Deucher0af62b02011-01-06 21:19:31 -0500691 char fw_name[30];
692 int err;
693
694 DRM_DEBUG("\n");
695
696 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
697 err = IS_ERR(pdev);
698 if (err) {
699 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
700 return -EINVAL;
701 }
702
703 switch (rdev->family) {
704 case CHIP_BARTS:
705 chip_name = "BARTS";
706 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500707 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
708 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
709 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
710 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400711 smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500712 break;
713 case CHIP_TURKS:
714 chip_name = "TURKS";
715 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500716 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
717 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
718 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
719 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400720 smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500721 break;
722 case CHIP_CAICOS:
723 chip_name = "CAICOS";
724 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500725 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
726 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
727 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
728 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400729 smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
Alex Deucher9b8253c2011-03-02 20:07:28 -0500730 break;
731 case CHIP_CAYMAN:
732 chip_name = "CAYMAN";
733 rlc_chip_name = "CAYMAN";
734 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
735 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
736 rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
737 mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
Alex Deucher69e0b572013-04-12 16:42:42 -0400738 smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500739 break;
Alex Deucherc420c742012-03-20 17:18:39 -0400740 case CHIP_ARUBA:
741 chip_name = "ARUBA";
742 rlc_chip_name = "ARUBA";
743 /* pfp/me same size as CAYMAN */
744 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
745 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
746 rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
747 mc_req_size = 0;
748 break;
Alex Deucher0af62b02011-01-06 21:19:31 -0500749 default: BUG();
750 }
751
Alex Deucher0af62b02011-01-06 21:19:31 -0500752 DRM_INFO("Loading %s Microcode\n", chip_name);
753
754 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
755 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
756 if (err)
757 goto out;
758 if (rdev->pfp_fw->size != pfp_req_size) {
759 printk(KERN_ERR
760 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
761 rdev->pfp_fw->size, fw_name);
762 err = -EINVAL;
763 goto out;
764 }
765
766 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
767 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
768 if (err)
769 goto out;
770 if (rdev->me_fw->size != me_req_size) {
771 printk(KERN_ERR
772 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
773 rdev->me_fw->size, fw_name);
774 err = -EINVAL;
775 }
776
777 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
778 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
779 if (err)
780 goto out;
781 if (rdev->rlc_fw->size != rlc_req_size) {
782 printk(KERN_ERR
783 "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
784 rdev->rlc_fw->size, fw_name);
785 err = -EINVAL;
786 }
787
Alex Deucherc420c742012-03-20 17:18:39 -0400788 /* no MC ucode on TN */
789 if (!(rdev->flags & RADEON_IS_IGP)) {
790 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
791 err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
792 if (err)
793 goto out;
794 if (rdev->mc_fw->size != mc_req_size) {
795 printk(KERN_ERR
796 "ni_mc: Bogus length %zu in firmware \"%s\"\n",
797 rdev->mc_fw->size, fw_name);
798 err = -EINVAL;
799 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500800 }
Alex Deucher6596afd2013-06-26 00:15:24 -0400801
Alex Deucher69e0b572013-04-12 16:42:42 -0400802 if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
Alex Deucher6596afd2013-06-26 00:15:24 -0400803 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
804 err = request_firmware(&rdev->smc_fw, fw_name, &pdev->dev);
805 if (err)
806 goto out;
807 if (rdev->smc_fw->size != smc_req_size) {
808 printk(KERN_ERR
809 "ni_mc: Bogus length %zu in firmware \"%s\"\n",
810 rdev->mc_fw->size, fw_name);
811 err = -EINVAL;
812 }
813 }
814
Alex Deucher0af62b02011-01-06 21:19:31 -0500815out:
816 platform_device_unregister(pdev);
817
818 if (err) {
819 if (err != -EINVAL)
820 printk(KERN_ERR
821 "ni_cp: Failed to load firmware \"%s\"\n",
822 fw_name);
823 release_firmware(rdev->pfp_fw);
824 rdev->pfp_fw = NULL;
825 release_firmware(rdev->me_fw);
826 rdev->me_fw = NULL;
827 release_firmware(rdev->rlc_fw);
828 rdev->rlc_fw = NULL;
829 release_firmware(rdev->mc_fw);
830 rdev->mc_fw = NULL;
831 }
832 return err;
833}
834
Alex Deucher29a15222012-12-14 11:57:36 -0500835int tn_get_temp(struct radeon_device *rdev)
836{
837 u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
838 int actual_temp = (temp / 8) - 49;
839
840 return actual_temp * 1000;
841}
842
Alex Deucherfecf1d02011-03-02 20:07:29 -0500843/*
844 * Core functions
845 */
Alex Deucherfecf1d02011-03-02 20:07:29 -0500846static void cayman_gpu_init(struct radeon_device *rdev)
847{
Alex Deucherfecf1d02011-03-02 20:07:29 -0500848 u32 gb_addr_config = 0;
849 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500850 u32 cgts_tcc_disable;
851 u32 sx_debug_1;
852 u32 smx_dc_ctl0;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500853 u32 cgts_sm_ctrl_reg;
854 u32 hdp_host_path_cntl;
855 u32 tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400856 u32 disabled_rb_mask;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500857 int i, j;
858
859 switch (rdev->family) {
860 case CHIP_CAYMAN:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500861 rdev->config.cayman.max_shader_engines = 2;
862 rdev->config.cayman.max_pipes_per_simd = 4;
863 rdev->config.cayman.max_tile_pipes = 8;
864 rdev->config.cayman.max_simds_per_se = 12;
865 rdev->config.cayman.max_backends_per_se = 4;
866 rdev->config.cayman.max_texture_channel_caches = 8;
867 rdev->config.cayman.max_gprs = 256;
868 rdev->config.cayman.max_threads = 256;
869 rdev->config.cayman.max_gs_threads = 32;
870 rdev->config.cayman.max_stack_entries = 512;
871 rdev->config.cayman.sx_num_of_sets = 8;
872 rdev->config.cayman.sx_max_export_size = 256;
873 rdev->config.cayman.sx_max_export_pos_size = 64;
874 rdev->config.cayman.sx_max_export_smx_size = 192;
875 rdev->config.cayman.max_hw_contexts = 8;
876 rdev->config.cayman.sq_num_cf_insts = 2;
877
878 rdev->config.cayman.sc_prim_fifo_size = 0x100;
879 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
880 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400881 gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500882 break;
Alex Deucher7b76e472012-03-20 17:18:36 -0400883 case CHIP_ARUBA:
884 default:
885 rdev->config.cayman.max_shader_engines = 1;
886 rdev->config.cayman.max_pipes_per_simd = 4;
887 rdev->config.cayman.max_tile_pipes = 2;
888 if ((rdev->pdev->device == 0x9900) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400889 (rdev->pdev->device == 0x9901) ||
890 (rdev->pdev->device == 0x9905) ||
891 (rdev->pdev->device == 0x9906) ||
892 (rdev->pdev->device == 0x9907) ||
893 (rdev->pdev->device == 0x9908) ||
894 (rdev->pdev->device == 0x9909) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500895 (rdev->pdev->device == 0x990B) ||
896 (rdev->pdev->device == 0x990C) ||
897 (rdev->pdev->device == 0x990F) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400898 (rdev->pdev->device == 0x9910) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500899 (rdev->pdev->device == 0x9917) ||
Alex Deucher62d1f922013-04-25 14:06:05 -0400900 (rdev->pdev->device == 0x9999) ||
901 (rdev->pdev->device == 0x999C)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400902 rdev->config.cayman.max_simds_per_se = 6;
903 rdev->config.cayman.max_backends_per_se = 2;
904 } else if ((rdev->pdev->device == 0x9903) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400905 (rdev->pdev->device == 0x9904) ||
906 (rdev->pdev->device == 0x990A) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500907 (rdev->pdev->device == 0x990D) ||
908 (rdev->pdev->device == 0x990E) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400909 (rdev->pdev->device == 0x9913) ||
Alex Deucher62d1f922013-04-25 14:06:05 -0400910 (rdev->pdev->device == 0x9918) ||
911 (rdev->pdev->device == 0x999D)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400912 rdev->config.cayman.max_simds_per_se = 4;
913 rdev->config.cayman.max_backends_per_se = 2;
Alex Deucherd430f7d2012-06-05 09:50:28 -0400914 } else if ((rdev->pdev->device == 0x9919) ||
915 (rdev->pdev->device == 0x9990) ||
916 (rdev->pdev->device == 0x9991) ||
917 (rdev->pdev->device == 0x9994) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500918 (rdev->pdev->device == 0x9995) ||
919 (rdev->pdev->device == 0x9996) ||
920 (rdev->pdev->device == 0x999A) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400921 (rdev->pdev->device == 0x99A0)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400922 rdev->config.cayman.max_simds_per_se = 3;
923 rdev->config.cayman.max_backends_per_se = 1;
924 } else {
925 rdev->config.cayman.max_simds_per_se = 2;
926 rdev->config.cayman.max_backends_per_se = 1;
927 }
928 rdev->config.cayman.max_texture_channel_caches = 2;
929 rdev->config.cayman.max_gprs = 256;
930 rdev->config.cayman.max_threads = 256;
931 rdev->config.cayman.max_gs_threads = 32;
932 rdev->config.cayman.max_stack_entries = 512;
933 rdev->config.cayman.sx_num_of_sets = 8;
934 rdev->config.cayman.sx_max_export_size = 256;
935 rdev->config.cayman.sx_max_export_pos_size = 64;
936 rdev->config.cayman.sx_max_export_smx_size = 192;
937 rdev->config.cayman.max_hw_contexts = 8;
938 rdev->config.cayman.sq_num_cf_insts = 2;
939
940 rdev->config.cayman.sc_prim_fifo_size = 0x40;
941 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
942 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400943 gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher7b76e472012-03-20 17:18:36 -0400944 break;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500945 }
946
947 /* Initialize HDP */
948 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
949 WREG32((0x2c14 + j), 0x00000000);
950 WREG32((0x2c18 + j), 0x00000000);
951 WREG32((0x2c1c + j), 0x00000000);
952 WREG32((0x2c20 + j), 0x00000000);
953 WREG32((0x2c24 + j), 0x00000000);
954 }
955
956 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
957
Alex Deucherd054ac12011-09-01 17:46:15 +0000958 evergreen_fix_pci_max_read_req_size(rdev);
959
Alex Deucherfecf1d02011-03-02 20:07:29 -0500960 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
961 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
962
Alex Deucherfecf1d02011-03-02 20:07:29 -0500963 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
964 rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
965 if (rdev->config.cayman.mem_row_size_in_kb > 4)
966 rdev->config.cayman.mem_row_size_in_kb = 4;
967 /* XXX use MC settings? */
968 rdev->config.cayman.shader_engine_tile_size = 32;
969 rdev->config.cayman.num_gpus = 1;
970 rdev->config.cayman.multi_gpu_tile_size = 64;
971
Alex Deucherfecf1d02011-03-02 20:07:29 -0500972 tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
973 rdev->config.cayman.num_tile_pipes = (1 << tmp);
974 tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
975 rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
976 tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
977 rdev->config.cayman.num_shader_engines = tmp + 1;
978 tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
979 rdev->config.cayman.num_gpus = tmp + 1;
980 tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
981 rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
982 tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
983 rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
984
Alex Deucher416a2bd2012-05-31 19:00:25 -0400985
Alex Deucherfecf1d02011-03-02 20:07:29 -0500986 /* setup tiling info dword. gb_addr_config is not adequate since it does
987 * not have bank info, so create a custom tiling dword.
988 * bits 3:0 num_pipes
989 * bits 7:4 num_banks
990 * bits 11:8 group_size
991 * bits 15:12 row_size
992 */
993 rdev->config.cayman.tile_config = 0;
994 switch (rdev->config.cayman.num_tile_pipes) {
995 case 1:
996 default:
997 rdev->config.cayman.tile_config |= (0 << 0);
998 break;
999 case 2:
1000 rdev->config.cayman.tile_config |= (1 << 0);
1001 break;
1002 case 4:
1003 rdev->config.cayman.tile_config |= (2 << 0);
1004 break;
1005 case 8:
1006 rdev->config.cayman.tile_config |= (3 << 0);
1007 break;
1008 }
Alex Deucher7b76e472012-03-20 17:18:36 -04001009
1010 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
1011 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher1f73cca2012-05-24 22:55:15 -04001012 rdev->config.cayman.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04001013 else {
Alex Deucher5b23c902012-07-31 11:05:11 -04001014 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
1015 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04001016 rdev->config.cayman.tile_config |= 0 << 4;
Alex Deucher5b23c902012-07-31 11:05:11 -04001017 break;
1018 case 1: /* eight banks */
1019 rdev->config.cayman.tile_config |= 1 << 4;
1020 break;
1021 case 2: /* sixteen banks */
1022 default:
1023 rdev->config.cayman.tile_config |= 2 << 4;
1024 break;
1025 }
Alex Deucher29d65402012-05-31 18:53:36 -04001026 }
Alex Deucherfecf1d02011-03-02 20:07:29 -05001027 rdev->config.cayman.tile_config |=
Dave Airliecde50832011-05-19 14:14:41 +10001028 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001029 rdev->config.cayman.tile_config |=
1030 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
1031
Alex Deucher416a2bd2012-05-31 19:00:25 -04001032 tmp = 0;
1033 for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
1034 u32 rb_disable_bitmap;
1035
1036 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1037 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1038 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
1039 tmp <<= 4;
1040 tmp |= rb_disable_bitmap;
1041 }
1042 /* enabled rb are just the one not disabled :) */
1043 disabled_rb_mask = tmp;
Alex Deuchercedb6552013-04-09 10:13:22 -04001044 tmp = 0;
1045 for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1046 tmp |= (1 << i);
1047 /* if all the backends are disabled, fix it up here */
1048 if ((disabled_rb_mask & tmp) == tmp) {
1049 for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1050 disabled_rb_mask &= ~(1 << i);
1051 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001052
1053 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1054 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1055
Alex Deucherfecf1d02011-03-02 20:07:29 -05001056 WREG32(GB_ADDR_CONFIG, gb_addr_config);
1057 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
Alex Deucher7c1c7c12013-04-05 10:28:08 -04001058 if (ASIC_IS_DCE6(rdev))
1059 WREG32(DMIF_ADDR_CALC, gb_addr_config);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001060 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
Alex Deucherf60cbd12012-12-04 15:27:33 -05001061 WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1062 WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
Christian König9a210592013-04-08 12:41:37 +02001063 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
1064 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1065 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001066
Alex Deucher8f612b22013-03-11 19:28:39 -04001067 if ((rdev->config.cayman.max_backends_per_se == 1) &&
1068 (rdev->flags & RADEON_IS_IGP)) {
1069 if ((disabled_rb_mask & 3) == 1) {
1070 /* RB0 disabled, RB1 enabled */
1071 tmp = 0x11111111;
1072 } else {
1073 /* RB1 disabled, RB0 enabled */
1074 tmp = 0x00000000;
1075 }
1076 } else {
1077 tmp = gb_addr_config & NUM_PIPES_MASK;
1078 tmp = r6xx_remap_render_backend(rdev, tmp,
1079 rdev->config.cayman.max_backends_per_se *
1080 rdev->config.cayman.max_shader_engines,
1081 CAYMAN_MAX_BACKENDS, disabled_rb_mask);
1082 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001083 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001084
Alex Deucher416a2bd2012-05-31 19:00:25 -04001085 cgts_tcc_disable = 0xffff0000;
1086 for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
1087 cgts_tcc_disable &= ~(1 << (16 + i));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001088 WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
1089 WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001090 WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
1091 WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
1092
1093 /* reprogram the shader complex */
1094 cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
1095 for (i = 0; i < 16; i++)
1096 WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
1097 WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
1098
1099 /* set HW defaults for 3D engine */
1100 WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
1101
1102 sx_debug_1 = RREG32(SX_DEBUG_1);
1103 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
1104 WREG32(SX_DEBUG_1, sx_debug_1);
1105
1106 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
1107 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
Dave Airlie285e0422011-05-09 14:54:33 +10001108 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001109 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
1110
1111 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
1112
1113 /* need to be explicitly zero-ed */
1114 WREG32(VGT_OFFCHIP_LDS_BASE, 0);
1115 WREG32(SQ_LSTMP_RING_BASE, 0);
1116 WREG32(SQ_HSTMP_RING_BASE, 0);
1117 WREG32(SQ_ESTMP_RING_BASE, 0);
1118 WREG32(SQ_GSTMP_RING_BASE, 0);
1119 WREG32(SQ_VSTMP_RING_BASE, 0);
1120 WREG32(SQ_PSTMP_RING_BASE, 0);
1121
1122 WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
1123
Dave Airlie285e0422011-05-09 14:54:33 +10001124 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
1125 POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
1126 SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001127
Dave Airlie285e0422011-05-09 14:54:33 +10001128 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
1129 SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
1130 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001131
1132
1133 WREG32(VGT_NUM_INSTANCES, 1);
1134
1135 WREG32(CP_PERFMON_CNTL, 0);
1136
Dave Airlie285e0422011-05-09 14:54:33 +10001137 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
Alex Deucherfecf1d02011-03-02 20:07:29 -05001138 FETCH_FIFO_HIWATER(0x4) |
1139 DONE_FIFO_HIWATER(0xe0) |
1140 ALU_UPDATE_FIFO_HIWATER(0x8)));
1141
1142 WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
1143 WREG32(SQ_CONFIG, (VC_ENABLE |
1144 EXPORT_SRC_C |
1145 GFX_PRIO(0) |
1146 CS1_PRIO(0) |
1147 CS2_PRIO(1)));
1148 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
1149
1150 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
1151 FORCE_EOV_MAX_REZ_CNT(255)));
1152
1153 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
1154 AUTO_INVLD_EN(ES_AND_GS_AUTO));
1155
1156 WREG32(VGT_GS_VERTEX_REUSE, 16);
1157 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1158
1159 WREG32(CB_PERF_CTR0_SEL_0, 0);
1160 WREG32(CB_PERF_CTR0_SEL_1, 0);
1161 WREG32(CB_PERF_CTR1_SEL_0, 0);
1162 WREG32(CB_PERF_CTR1_SEL_1, 0);
1163 WREG32(CB_PERF_CTR2_SEL_0, 0);
1164 WREG32(CB_PERF_CTR2_SEL_1, 0);
1165 WREG32(CB_PERF_CTR3_SEL_0, 0);
1166 WREG32(CB_PERF_CTR3_SEL_1, 0);
1167
Dave Airlie0b65f832011-05-19 14:14:42 +10001168 tmp = RREG32(HDP_MISC_CNTL);
1169 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
1170 WREG32(HDP_MISC_CNTL, tmp);
1171
Alex Deucherfecf1d02011-03-02 20:07:29 -05001172 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1173 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1174
1175 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
1176
1177 udelay(50);
1178}
1179
Alex Deucherfa8198e2011-03-02 20:07:30 -05001180/*
1181 * GART
1182 */
1183void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
1184{
1185 /* flush hdp cache */
1186 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1187
1188 /* bits 0-7 are the VM contexts0-7 */
1189 WREG32(VM_INVALIDATE_REQUEST, 1);
1190}
1191
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001192static int cayman_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001193{
Jerome Glisse721604a2012-01-05 22:11:05 -05001194 int i, r;
Alex Deucherfa8198e2011-03-02 20:07:30 -05001195
Jerome Glissec9a1be92011-11-03 11:16:49 -04001196 if (rdev->gart.robj == NULL) {
Alex Deucherfa8198e2011-03-02 20:07:30 -05001197 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1198 return -EINVAL;
1199 }
1200 r = radeon_gart_table_vram_pin(rdev);
1201 if (r)
1202 return r;
1203 radeon_gart_restore(rdev);
1204 /* Setup TLB control */
Jerome Glisse721604a2012-01-05 22:11:05 -05001205 WREG32(MC_VM_MX_L1_TLB_CNTL,
1206 (0xA << 7) |
1207 ENABLE_L1_TLB |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001208 ENABLE_L1_FRAGMENT_PROCESSING |
1209 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
Jerome Glisse721604a2012-01-05 22:11:05 -05001210 ENABLE_ADVANCED_DRIVER_MODEL |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001211 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1212 /* Setup L2 cache */
1213 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
1214 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1215 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1216 EFFECTIVE_L2_QUEUE_SIZE(7) |
1217 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1218 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
1219 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1220 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
1221 /* setup context0 */
1222 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1223 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1224 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1225 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1226 (u32)(rdev->dummy_page.addr >> 12));
1227 WREG32(VM_CONTEXT0_CNTL2, 0);
1228 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1229 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
Jerome Glisse721604a2012-01-05 22:11:05 -05001230
1231 WREG32(0x15D4, 0);
1232 WREG32(0x15D8, 0);
1233 WREG32(0x15DC, 0);
1234
1235 /* empty context1-7 */
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001236 /* Assign the pt base to something valid for now; the pts used for
1237 * the VMs are determined by the application and setup and assigned
1238 * on the fly in the vm part of radeon_gart.c
1239 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001240 for (i = 1; i < 8; i++) {
1241 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
Alex Deucherc1a7ca02012-10-08 12:15:13 -04001242 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
Jerome Glisse721604a2012-01-05 22:11:05 -05001243 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
1244 rdev->gart.table_addr >> 12);
1245 }
1246
1247 /* enable context1-7 */
1248 WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
1249 (u32)(rdev->dummy_page.addr >> 12));
Christian Königae133a12012-09-18 15:30:44 -04001250 WREG32(VM_CONTEXT1_CNTL2, 4);
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001251 WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
Christian Königae133a12012-09-18 15:30:44 -04001252 RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1253 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1254 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1255 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1256 PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
1257 PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
1258 VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
1259 VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
1260 READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
1261 READ_PROTECTION_FAULT_ENABLE_DEFAULT |
1262 WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1263 WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001264
1265 cayman_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001266 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1267 (unsigned)(rdev->mc.gtt_size >> 20),
1268 (unsigned long long)rdev->gart.table_addr);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001269 rdev->gart.ready = true;
1270 return 0;
1271}
1272
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001273static void cayman_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001274{
Alex Deucherfa8198e2011-03-02 20:07:30 -05001275 /* Disable all tables */
1276 WREG32(VM_CONTEXT0_CNTL, 0);
1277 WREG32(VM_CONTEXT1_CNTL, 0);
1278 /* Setup TLB control */
1279 WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
1280 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1281 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1282 /* Setup L2 cache */
1283 WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1284 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1285 EFFECTIVE_L2_QUEUE_SIZE(7) |
1286 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1287 WREG32(VM_L2_CNTL2, 0);
1288 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1289 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
Jerome Glissec9a1be92011-11-03 11:16:49 -04001290 radeon_gart_table_vram_unpin(rdev);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001291}
1292
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001293static void cayman_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001294{
1295 cayman_pcie_gart_disable(rdev);
1296 radeon_gart_table_vram_free(rdev);
1297 radeon_gart_fini(rdev);
1298}
1299
Alex Deucher1b370782011-11-17 20:13:28 -05001300void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
1301 int ring, u32 cp_int_cntl)
1302{
1303 u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
1304
1305 WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
1306 WREG32(CP_INT_CNTL, cp_int_cntl);
1307}
1308
Alex Deucher0c88a022011-03-02 20:07:31 -05001309/*
1310 * CP.
1311 */
Alex Deucherb40e7e12011-11-17 14:57:50 -05001312void cayman_fence_ring_emit(struct radeon_device *rdev,
1313 struct radeon_fence *fence)
1314{
1315 struct radeon_ring *ring = &rdev->ring[fence->ring];
1316 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
1317
Jerome Glisse721604a2012-01-05 22:11:05 -05001318 /* flush read cache over gart for this vmid */
1319 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1320 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
1321 radeon_ring_write(ring, 0);
Alex Deucherb40e7e12011-11-17 14:57:50 -05001322 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1323 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1324 radeon_ring_write(ring, 0xFFFFFFFF);
1325 radeon_ring_write(ring, 0);
1326 radeon_ring_write(ring, 10); /* poll interval */
1327 /* EVENT_WRITE_EOP - flush caches, send int */
1328 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1329 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
1330 radeon_ring_write(ring, addr & 0xffffffff);
1331 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
1332 radeon_ring_write(ring, fence->seq);
1333 radeon_ring_write(ring, 0);
1334}
1335
Jerome Glisse721604a2012-01-05 22:11:05 -05001336void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1337{
Christian König876dc9f2012-05-08 14:24:01 +02001338 struct radeon_ring *ring = &rdev->ring[ib->ring];
Jerome Glisse721604a2012-01-05 22:11:05 -05001339
1340 /* set to DX10/11 mode */
1341 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1342 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02001343
1344 if (ring->rptr_save_reg) {
1345 uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
1346 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1347 radeon_ring_write(ring, ((ring->rptr_save_reg -
1348 PACKET3_SET_CONFIG_REG_START) >> 2));
1349 radeon_ring_write(ring, next_rptr);
1350 }
1351
Jerome Glisse721604a2012-01-05 22:11:05 -05001352 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1353 radeon_ring_write(ring,
1354#ifdef __BIG_ENDIAN
1355 (2 << 0) |
1356#endif
1357 (ib->gpu_addr & 0xFFFFFFFC));
1358 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
Christian König4bf3dd92012-08-06 18:57:44 +02001359 radeon_ring_write(ring, ib->length_dw |
1360 (ib->vm ? (ib->vm->id << 24) : 0));
Jerome Glisse721604a2012-01-05 22:11:05 -05001361
1362 /* flush read cache over gart for this vmid */
1363 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1364 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
Christian König4bf3dd92012-08-06 18:57:44 +02001365 radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
Jerome Glisse721604a2012-01-05 22:11:05 -05001366 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1367 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1368 radeon_ring_write(ring, 0xFFFFFFFF);
1369 radeon_ring_write(ring, 0);
1370 radeon_ring_write(ring, 10); /* poll interval */
1371}
1372
Christian Königf2ba57b2013-04-08 12:41:29 +02001373void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
1374 struct radeon_ring *ring,
1375 struct radeon_semaphore *semaphore,
1376 bool emit_wait)
1377{
1378 uint64_t addr = semaphore->gpu_addr;
1379
1380 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
1381 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
1382
1383 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
1384 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
1385
1386 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
1387 radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
1388}
1389
Alex Deucher0c88a022011-03-02 20:07:31 -05001390static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
1391{
1392 if (enable)
1393 WREG32(CP_ME_CNTL, 0);
1394 else {
Dave Airlie38f1cff2011-03-16 11:34:41 +10001395 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Alex Deucher0c88a022011-03-02 20:07:31 -05001396 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
1397 WREG32(SCRATCH_UMSK, 0);
Alex Deucherf60cbd12012-12-04 15:27:33 -05001398 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001399 }
1400}
1401
1402static int cayman_cp_load_microcode(struct radeon_device *rdev)
1403{
1404 const __be32 *fw_data;
1405 int i;
1406
1407 if (!rdev->me_fw || !rdev->pfp_fw)
1408 return -EINVAL;
1409
1410 cayman_cp_enable(rdev, false);
1411
1412 fw_data = (const __be32 *)rdev->pfp_fw->data;
1413 WREG32(CP_PFP_UCODE_ADDR, 0);
1414 for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
1415 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1416 WREG32(CP_PFP_UCODE_ADDR, 0);
1417
1418 fw_data = (const __be32 *)rdev->me_fw->data;
1419 WREG32(CP_ME_RAM_WADDR, 0);
1420 for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
1421 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1422
1423 WREG32(CP_PFP_UCODE_ADDR, 0);
1424 WREG32(CP_ME_RAM_WADDR, 0);
1425 WREG32(CP_ME_RAM_RADDR, 0);
1426 return 0;
1427}
1428
1429static int cayman_cp_start(struct radeon_device *rdev)
1430{
Christian Könige32eb502011-10-23 12:56:27 +02001431 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher0c88a022011-03-02 20:07:31 -05001432 int r, i;
1433
Christian Könige32eb502011-10-23 12:56:27 +02001434 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher0c88a022011-03-02 20:07:31 -05001435 if (r) {
1436 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1437 return r;
1438 }
Christian Könige32eb502011-10-23 12:56:27 +02001439 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1440 radeon_ring_write(ring, 0x1);
1441 radeon_ring_write(ring, 0x0);
1442 radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
1443 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1444 radeon_ring_write(ring, 0);
1445 radeon_ring_write(ring, 0);
1446 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001447
1448 cayman_cp_enable(rdev, true);
1449
Christian Könige32eb502011-10-23 12:56:27 +02001450 r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
Alex Deucher0c88a022011-03-02 20:07:31 -05001451 if (r) {
1452 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1453 return r;
1454 }
1455
1456 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001457 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1458 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001459
1460 for (i = 0; i < cayman_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001461 radeon_ring_write(ring, cayman_default_state[i]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001462
Christian Könige32eb502011-10-23 12:56:27 +02001463 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1464 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001465
1466 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001467 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1468 radeon_ring_write(ring, 0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001469
1470 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001471 radeon_ring_write(ring, 0xc0026f00);
1472 radeon_ring_write(ring, 0x00000000);
1473 radeon_ring_write(ring, 0x00000000);
1474 radeon_ring_write(ring, 0x00000000);
Alex Deucher0c88a022011-03-02 20:07:31 -05001475
1476 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001477 radeon_ring_write(ring, 0xc0036f00);
1478 radeon_ring_write(ring, 0x00000bc4);
1479 radeon_ring_write(ring, 0xffffffff);
1480 radeon_ring_write(ring, 0xffffffff);
1481 radeon_ring_write(ring, 0xffffffff);
Alex Deucher0c88a022011-03-02 20:07:31 -05001482
Christian Könige32eb502011-10-23 12:56:27 +02001483 radeon_ring_write(ring, 0xc0026900);
1484 radeon_ring_write(ring, 0x00000316);
1485 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1486 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher9b91d182011-03-02 20:07:39 -05001487
Christian Könige32eb502011-10-23 12:56:27 +02001488 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001489
1490 /* XXX init other rings */
1491
1492 return 0;
1493}
1494
Alex Deucher755d8192011-03-02 20:07:34 -05001495static void cayman_cp_fini(struct radeon_device *rdev)
1496{
Christian König45df6802012-07-06 16:22:55 +02001497 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05001498 cayman_cp_enable(rdev, false);
Christian König45df6802012-07-06 16:22:55 +02001499 radeon_ring_fini(rdev, ring);
1500 radeon_scratch_free(rdev, ring->rptr_save_reg);
Alex Deucher755d8192011-03-02 20:07:34 -05001501}
1502
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001503static int cayman_cp_resume(struct radeon_device *rdev)
Alex Deucher0c88a022011-03-02 20:07:31 -05001504{
Christian Königb90ca982012-07-04 21:36:53 +02001505 static const int ridx[] = {
1506 RADEON_RING_TYPE_GFX_INDEX,
1507 CAYMAN_RING_TYPE_CP1_INDEX,
1508 CAYMAN_RING_TYPE_CP2_INDEX
1509 };
1510 static const unsigned cp_rb_cntl[] = {
1511 CP_RB0_CNTL,
1512 CP_RB1_CNTL,
1513 CP_RB2_CNTL,
1514 };
1515 static const unsigned cp_rb_rptr_addr[] = {
1516 CP_RB0_RPTR_ADDR,
1517 CP_RB1_RPTR_ADDR,
1518 CP_RB2_RPTR_ADDR
1519 };
1520 static const unsigned cp_rb_rptr_addr_hi[] = {
1521 CP_RB0_RPTR_ADDR_HI,
1522 CP_RB1_RPTR_ADDR_HI,
1523 CP_RB2_RPTR_ADDR_HI
1524 };
1525 static const unsigned cp_rb_base[] = {
1526 CP_RB0_BASE,
1527 CP_RB1_BASE,
1528 CP_RB2_BASE
1529 };
Christian Könige32eb502011-10-23 12:56:27 +02001530 struct radeon_ring *ring;
Christian Königb90ca982012-07-04 21:36:53 +02001531 int i, r;
Alex Deucher0c88a022011-03-02 20:07:31 -05001532
1533 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1534 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1535 SOFT_RESET_PA |
1536 SOFT_RESET_SH |
1537 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001538 SOFT_RESET_SPI |
Alex Deucher0c88a022011-03-02 20:07:31 -05001539 SOFT_RESET_SX));
1540 RREG32(GRBM_SOFT_RESET);
1541 mdelay(15);
1542 WREG32(GRBM_SOFT_RESET, 0);
1543 RREG32(GRBM_SOFT_RESET);
1544
Christian König15d33322011-09-15 19:02:22 +02001545 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001546 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001547
1548 /* Set the write pointer delay */
1549 WREG32(CP_RB_WPTR_DELAY, 0);
1550
1551 WREG32(CP_DEBUG, (1 << 27));
1552
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04001553 /* set the wb address whether it's enabled or not */
Alex Deucher0c88a022011-03-02 20:07:31 -05001554 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
Christian Königb90ca982012-07-04 21:36:53 +02001555 WREG32(SCRATCH_UMSK, 0xff);
Alex Deucher0c88a022011-03-02 20:07:31 -05001556
Christian Königb90ca982012-07-04 21:36:53 +02001557 for (i = 0; i < 3; ++i) {
1558 uint32_t rb_cntl;
1559 uint64_t addr;
1560
1561 /* Set ring buffer size */
1562 ring = &rdev->ring[ridx[i]];
1563 rb_cntl = drm_order(ring->ring_size / 8);
1564 rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
1565#ifdef __BIG_ENDIAN
1566 rb_cntl |= BUF_SWAP_32BIT;
1567#endif
1568 WREG32(cp_rb_cntl[i], rb_cntl);
1569
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04001570 /* set the wb address whether it's enabled or not */
Christian Königb90ca982012-07-04 21:36:53 +02001571 addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
1572 WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
1573 WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
Alex Deucher0c88a022011-03-02 20:07:31 -05001574 }
1575
Christian Königb90ca982012-07-04 21:36:53 +02001576 /* set the rb base addr, this causes an internal reset of ALL rings */
1577 for (i = 0; i < 3; ++i) {
1578 ring = &rdev->ring[ridx[i]];
1579 WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
1580 }
Alex Deucher0c88a022011-03-02 20:07:31 -05001581
Christian Königb90ca982012-07-04 21:36:53 +02001582 for (i = 0; i < 3; ++i) {
1583 /* Initialize the ring buffer's read and write pointers */
1584 ring = &rdev->ring[ridx[i]];
1585 WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
Alex Deucher0c88a022011-03-02 20:07:31 -05001586
Christian Königb90ca982012-07-04 21:36:53 +02001587 ring->rptr = ring->wptr = 0;
1588 WREG32(ring->rptr_reg, ring->rptr);
1589 WREG32(ring->wptr_reg, ring->wptr);
Alex Deucher0c88a022011-03-02 20:07:31 -05001590
Christian Königb90ca982012-07-04 21:36:53 +02001591 mdelay(1);
1592 WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
1593 }
Alex Deucher0c88a022011-03-02 20:07:31 -05001594
1595 /* start the rings */
1596 cayman_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001597 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
1598 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1599 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001600 /* this only test cp0 */
Alex Deucherf7128122012-02-23 17:53:45 -05001601 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001602 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001603 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1604 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1605 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001606 return r;
1607 }
1608
1609 return 0;
1610}
1611
Alex Deucherf60cbd12012-12-04 15:27:33 -05001612/*
1613 * DMA
1614 * Starting with R600, the GPU has an asynchronous
1615 * DMA engine. The programming model is very similar
1616 * to the 3D engine (ring buffer, IBs, etc.), but the
1617 * DMA controller has it's own packet format that is
1618 * different form the PM4 format used by the 3D engine.
1619 * It supports copying data, writing embedded data,
1620 * solid fills, and a number of other things. It also
1621 * has support for tiling/detiling of buffers.
1622 * Cayman and newer support two asynchronous DMA engines.
1623 */
1624/**
1625 * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
1626 *
1627 * @rdev: radeon_device pointer
1628 * @ib: IB object to schedule
1629 *
1630 * Schedule an IB in the DMA ring (cayman-SI).
1631 */
1632void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
1633 struct radeon_ib *ib)
1634{
1635 struct radeon_ring *ring = &rdev->ring[ib->ring];
1636
1637 if (rdev->wb.enabled) {
1638 u32 next_rptr = ring->wptr + 4;
1639 while ((next_rptr & 7) != 5)
1640 next_rptr++;
1641 next_rptr += 3;
1642 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
1643 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
1644 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
1645 radeon_ring_write(ring, next_rptr);
1646 }
1647
1648 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
1649 * Pad as necessary with NOPs.
1650 */
1651 while ((ring->wptr & 7) != 5)
1652 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
1653 radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
1654 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
1655 radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
1656
1657}
1658
1659/**
1660 * cayman_dma_stop - stop the async dma engines
1661 *
1662 * @rdev: radeon_device pointer
1663 *
1664 * Stop the async dma engines (cayman-SI).
1665 */
1666void cayman_dma_stop(struct radeon_device *rdev)
1667{
1668 u32 rb_cntl;
1669
1670 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1671
1672 /* dma0 */
1673 rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
1674 rb_cntl &= ~DMA_RB_ENABLE;
1675 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
1676
1677 /* dma1 */
1678 rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
1679 rb_cntl &= ~DMA_RB_ENABLE;
1680 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
1681
1682 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
1683 rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
1684}
1685
1686/**
1687 * cayman_dma_resume - setup and start the async dma engines
1688 *
1689 * @rdev: radeon_device pointer
1690 *
1691 * Set up the DMA ring buffers and enable them. (cayman-SI).
1692 * Returns 0 for success, error for failure.
1693 */
1694int cayman_dma_resume(struct radeon_device *rdev)
1695{
1696 struct radeon_ring *ring;
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01001697 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucherf60cbd12012-12-04 15:27:33 -05001698 u32 rb_bufsz;
1699 u32 reg_offset, wb_offset;
1700 int i, r;
1701
1702 /* Reset dma */
1703 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
1704 RREG32(SRBM_SOFT_RESET);
1705 udelay(50);
1706 WREG32(SRBM_SOFT_RESET, 0);
1707
1708 for (i = 0; i < 2; i++) {
1709 if (i == 0) {
1710 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
1711 reg_offset = DMA0_REGISTER_OFFSET;
1712 wb_offset = R600_WB_DMA_RPTR_OFFSET;
1713 } else {
1714 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
1715 reg_offset = DMA1_REGISTER_OFFSET;
1716 wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
1717 }
1718
1719 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
1720 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
1721
1722 /* Set ring buffer size in dwords */
1723 rb_bufsz = drm_order(ring->ring_size / 4);
1724 rb_cntl = rb_bufsz << 1;
1725#ifdef __BIG_ENDIAN
1726 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
1727#endif
1728 WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
1729
1730 /* Initialize the ring buffer's read and write pointers */
1731 WREG32(DMA_RB_RPTR + reg_offset, 0);
1732 WREG32(DMA_RB_WPTR + reg_offset, 0);
1733
1734 /* set the wb address whether it's enabled or not */
1735 WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
1736 upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
1737 WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
1738 ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
1739
1740 if (rdev->wb.enabled)
1741 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
1742
1743 WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
1744
1745 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01001746 ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
1747#ifdef __BIG_ENDIAN
1748 ib_cntl |= DMA_IB_SWAP_ENABLE;
1749#endif
1750 WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
Alex Deucherf60cbd12012-12-04 15:27:33 -05001751
1752 dma_cntl = RREG32(DMA_CNTL + reg_offset);
1753 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
1754 WREG32(DMA_CNTL + reg_offset, dma_cntl);
1755
1756 ring->wptr = 0;
1757 WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
1758
1759 ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
1760
1761 WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
1762
1763 ring->ready = true;
1764
1765 r = radeon_ring_test(rdev, ring->idx, ring);
1766 if (r) {
1767 ring->ready = false;
1768 return r;
1769 }
1770 }
1771
1772 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1773
1774 return 0;
1775}
1776
1777/**
1778 * cayman_dma_fini - tear down the async dma engines
1779 *
1780 * @rdev: radeon_device pointer
1781 *
1782 * Stop the async dma engines and free the rings (cayman-SI).
1783 */
1784void cayman_dma_fini(struct radeon_device *rdev)
1785{
1786 cayman_dma_stop(rdev);
1787 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
1788 radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
1789}
1790
Alex Deucher168757e2013-01-18 19:17:22 -05001791static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
1792{
1793 u32 reset_mask = 0;
1794 u32 tmp;
1795
1796 /* GRBM_STATUS */
1797 tmp = RREG32(GRBM_STATUS);
1798 if (tmp & (PA_BUSY | SC_BUSY |
1799 SH_BUSY | SX_BUSY |
1800 TA_BUSY | VGT_BUSY |
1801 DB_BUSY | CB_BUSY |
1802 GDS_BUSY | SPI_BUSY |
1803 IA_BUSY | IA_BUSY_NO_DMA))
1804 reset_mask |= RADEON_RESET_GFX;
1805
1806 if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
1807 CP_BUSY | CP_COHERENCY_BUSY))
1808 reset_mask |= RADEON_RESET_CP;
1809
1810 if (tmp & GRBM_EE_BUSY)
1811 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1812
1813 /* DMA_STATUS_REG 0 */
1814 tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
1815 if (!(tmp & DMA_IDLE))
1816 reset_mask |= RADEON_RESET_DMA;
1817
1818 /* DMA_STATUS_REG 1 */
1819 tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
1820 if (!(tmp & DMA_IDLE))
1821 reset_mask |= RADEON_RESET_DMA1;
1822
1823 /* SRBM_STATUS2 */
1824 tmp = RREG32(SRBM_STATUS2);
1825 if (tmp & DMA_BUSY)
1826 reset_mask |= RADEON_RESET_DMA;
1827
1828 if (tmp & DMA1_BUSY)
1829 reset_mask |= RADEON_RESET_DMA1;
1830
1831 /* SRBM_STATUS */
1832 tmp = RREG32(SRBM_STATUS);
1833 if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
1834 reset_mask |= RADEON_RESET_RLC;
1835
1836 if (tmp & IH_BUSY)
1837 reset_mask |= RADEON_RESET_IH;
1838
1839 if (tmp & SEM_BUSY)
1840 reset_mask |= RADEON_RESET_SEM;
1841
1842 if (tmp & GRBM_RQ_PENDING)
1843 reset_mask |= RADEON_RESET_GRBM;
1844
1845 if (tmp & VMC_BUSY)
1846 reset_mask |= RADEON_RESET_VMC;
1847
1848 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
1849 MCC_BUSY | MCD_BUSY))
1850 reset_mask |= RADEON_RESET_MC;
1851
1852 if (evergreen_is_display_hung(rdev))
1853 reset_mask |= RADEON_RESET_DISPLAY;
1854
1855 /* VM_L2_STATUS */
1856 tmp = RREG32(VM_L2_STATUS);
1857 if (tmp & L2_BUSY)
1858 reset_mask |= RADEON_RESET_VMC;
1859
Alex Deucherd808fc82013-02-28 10:03:08 -05001860 /* Skip MC reset as it's mostly likely not hung, just busy */
1861 if (reset_mask & RADEON_RESET_MC) {
1862 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1863 reset_mask &= ~RADEON_RESET_MC;
1864 }
1865
Alex Deucher168757e2013-01-18 19:17:22 -05001866 return reset_mask;
1867}
1868
1869static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher271d6fe2013-01-03 12:48:05 -05001870{
1871 struct evergreen_mc_save save;
Alex Deucher187e3592013-01-18 14:51:38 -05001872 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1873 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001874
Alex Deucher271d6fe2013-01-03 12:48:05 -05001875 if (reset_mask == 0)
Alex Deucher168757e2013-01-18 19:17:22 -05001876 return;
Alex Deucher271d6fe2013-01-03 12:48:05 -05001877
1878 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1879
Alex Deucher187e3592013-01-18 14:51:38 -05001880 evergreen_print_gpu_status_regs(rdev);
Alex Deucher271d6fe2013-01-03 12:48:05 -05001881 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
1882 RREG32(0x14F8));
1883 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
1884 RREG32(0x14D8));
1885 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
1886 RREG32(0x14FC));
1887 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
1888 RREG32(0x14DC));
1889
Alex Deucher187e3592013-01-18 14:51:38 -05001890 /* Disable CP parsing/prefetching */
1891 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
1892
1893 if (reset_mask & RADEON_RESET_DMA) {
1894 /* dma0 */
1895 tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
1896 tmp &= ~DMA_RB_ENABLE;
1897 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
Alex Deucher168757e2013-01-18 19:17:22 -05001898 }
Alex Deucher187e3592013-01-18 14:51:38 -05001899
Alex Deucher168757e2013-01-18 19:17:22 -05001900 if (reset_mask & RADEON_RESET_DMA1) {
Alex Deucher187e3592013-01-18 14:51:38 -05001901 /* dma1 */
1902 tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
1903 tmp &= ~DMA_RB_ENABLE;
1904 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
1905 }
1906
Alex Deucher90fb8772013-01-23 18:59:17 -05001907 udelay(50);
1908
1909 evergreen_mc_stop(rdev, &save);
1910 if (evergreen_mc_wait_for_idle(rdev)) {
1911 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1912 }
1913
Alex Deucher187e3592013-01-18 14:51:38 -05001914 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1915 grbm_soft_reset = SOFT_RESET_CB |
1916 SOFT_RESET_DB |
1917 SOFT_RESET_GDS |
1918 SOFT_RESET_PA |
1919 SOFT_RESET_SC |
1920 SOFT_RESET_SPI |
1921 SOFT_RESET_SH |
1922 SOFT_RESET_SX |
1923 SOFT_RESET_TC |
1924 SOFT_RESET_TA |
1925 SOFT_RESET_VGT |
1926 SOFT_RESET_IA;
1927 }
1928
1929 if (reset_mask & RADEON_RESET_CP) {
1930 grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
1931
1932 srbm_soft_reset |= SOFT_RESET_GRBM;
1933 }
Alex Deucher271d6fe2013-01-03 12:48:05 -05001934
1935 if (reset_mask & RADEON_RESET_DMA)
Alex Deucher168757e2013-01-18 19:17:22 -05001936 srbm_soft_reset |= SOFT_RESET_DMA;
1937
1938 if (reset_mask & RADEON_RESET_DMA1)
1939 srbm_soft_reset |= SOFT_RESET_DMA1;
1940
1941 if (reset_mask & RADEON_RESET_DISPLAY)
1942 srbm_soft_reset |= SOFT_RESET_DC;
1943
1944 if (reset_mask & RADEON_RESET_RLC)
1945 srbm_soft_reset |= SOFT_RESET_RLC;
1946
1947 if (reset_mask & RADEON_RESET_SEM)
1948 srbm_soft_reset |= SOFT_RESET_SEM;
1949
1950 if (reset_mask & RADEON_RESET_IH)
1951 srbm_soft_reset |= SOFT_RESET_IH;
1952
1953 if (reset_mask & RADEON_RESET_GRBM)
1954 srbm_soft_reset |= SOFT_RESET_GRBM;
1955
1956 if (reset_mask & RADEON_RESET_VMC)
1957 srbm_soft_reset |= SOFT_RESET_VMC;
1958
Alex Deucher24178ec2013-01-24 15:00:17 -05001959 if (!(rdev->flags & RADEON_IS_IGP)) {
1960 if (reset_mask & RADEON_RESET_MC)
1961 srbm_soft_reset |= SOFT_RESET_MC;
1962 }
Alex Deucher187e3592013-01-18 14:51:38 -05001963
1964 if (grbm_soft_reset) {
1965 tmp = RREG32(GRBM_SOFT_RESET);
1966 tmp |= grbm_soft_reset;
1967 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
1968 WREG32(GRBM_SOFT_RESET, tmp);
1969 tmp = RREG32(GRBM_SOFT_RESET);
1970
1971 udelay(50);
1972
1973 tmp &= ~grbm_soft_reset;
1974 WREG32(GRBM_SOFT_RESET, tmp);
1975 tmp = RREG32(GRBM_SOFT_RESET);
1976 }
1977
1978 if (srbm_soft_reset) {
1979 tmp = RREG32(SRBM_SOFT_RESET);
1980 tmp |= srbm_soft_reset;
1981 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1982 WREG32(SRBM_SOFT_RESET, tmp);
1983 tmp = RREG32(SRBM_SOFT_RESET);
1984
1985 udelay(50);
1986
1987 tmp &= ~srbm_soft_reset;
1988 WREG32(SRBM_SOFT_RESET, tmp);
1989 tmp = RREG32(SRBM_SOFT_RESET);
1990 }
Alex Deucher271d6fe2013-01-03 12:48:05 -05001991
1992 /* Wait a little for things to settle down */
1993 udelay(50);
1994
Alex Deucherb9952a82011-03-02 20:07:33 -05001995 evergreen_mc_resume(rdev, &save);
Alex Deucher187e3592013-01-18 14:51:38 -05001996 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001997
Alex Deucher187e3592013-01-18 14:51:38 -05001998 evergreen_print_gpu_status_regs(rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -05001999}
2000
2001int cayman_asic_reset(struct radeon_device *rdev)
2002{
Alex Deucher168757e2013-01-18 19:17:22 -05002003 u32 reset_mask;
2004
2005 reset_mask = cayman_gpu_check_soft_reset(rdev);
2006
2007 if (reset_mask)
2008 r600_set_bios_scratch_engine_hung(rdev, true);
2009
2010 cayman_gpu_soft_reset(rdev, reset_mask);
2011
2012 reset_mask = cayman_gpu_check_soft_reset(rdev);
2013
2014 if (!reset_mask)
2015 r600_set_bios_scratch_engine_hung(rdev, false);
2016
2017 return 0;
Alex Deucherb9952a82011-03-02 20:07:33 -05002018}
2019
Alex Deucherf60cbd12012-12-04 15:27:33 -05002020/**
Alex Deucher123bc182013-01-24 11:37:19 -05002021 * cayman_gfx_is_lockup - Check if the GFX engine is locked up
2022 *
2023 * @rdev: radeon_device pointer
2024 * @ring: radeon_ring structure holding ring information
2025 *
2026 * Check if the GFX engine is locked up.
2027 * Returns true if the engine appears to be locked up, false if not.
2028 */
2029bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2030{
2031 u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
2032
2033 if (!(reset_mask & (RADEON_RESET_GFX |
2034 RADEON_RESET_COMPUTE |
2035 RADEON_RESET_CP))) {
2036 radeon_ring_lockup_update(ring);
2037 return false;
2038 }
2039 /* force CP activities */
2040 radeon_ring_force_activity(rdev, ring);
2041 return radeon_ring_test_lockup(rdev, ring);
2042}
2043
2044/**
Alex Deucherf60cbd12012-12-04 15:27:33 -05002045 * cayman_dma_is_lockup - Check if the DMA engine is locked up
2046 *
2047 * @rdev: radeon_device pointer
2048 * @ring: radeon_ring structure holding ring information
2049 *
Alex Deucher123bc182013-01-24 11:37:19 -05002050 * Check if the async DMA engine is locked up.
Alex Deucherf60cbd12012-12-04 15:27:33 -05002051 * Returns true if the engine appears to be locked up, false if not.
2052 */
2053bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2054{
Alex Deucher123bc182013-01-24 11:37:19 -05002055 u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
2056 u32 mask;
Alex Deucherf60cbd12012-12-04 15:27:33 -05002057
2058 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
Alex Deucher123bc182013-01-24 11:37:19 -05002059 mask = RADEON_RESET_DMA;
Alex Deucherf60cbd12012-12-04 15:27:33 -05002060 else
Alex Deucher123bc182013-01-24 11:37:19 -05002061 mask = RADEON_RESET_DMA1;
2062
2063 if (!(reset_mask & mask)) {
Alex Deucherf60cbd12012-12-04 15:27:33 -05002064 radeon_ring_lockup_update(ring);
2065 return false;
2066 }
2067 /* force ring activities */
2068 radeon_ring_force_activity(rdev, ring);
2069 return radeon_ring_test_lockup(rdev, ring);
2070}
2071
Alex Deucher755d8192011-03-02 20:07:34 -05002072static int cayman_startup(struct radeon_device *rdev)
2073{
Christian Könige32eb502011-10-23 12:56:27 +02002074 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05002075 int r;
2076
Ilija Hadzicb07759b2011-09-20 10:22:58 -04002077 /* enable pcie gen2 link */
2078 evergreen_pcie_gen2_enable(rdev);
2079
Alex Deucherc420c742012-03-20 17:18:39 -04002080 if (rdev->flags & RADEON_IS_IGP) {
2081 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2082 r = ni_init_microcode(rdev);
2083 if (r) {
2084 DRM_ERROR("Failed to load firmware!\n");
2085 return r;
2086 }
2087 }
2088 } else {
2089 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
2090 r = ni_init_microcode(rdev);
2091 if (r) {
2092 DRM_ERROR("Failed to load firmware!\n");
2093 return r;
2094 }
2095 }
2096
2097 r = ni_mc_load_microcode(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002098 if (r) {
Alex Deucherc420c742012-03-20 17:18:39 -04002099 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucher755d8192011-03-02 20:07:34 -05002100 return r;
2101 }
2102 }
Alex Deucher755d8192011-03-02 20:07:34 -05002103
Alex Deucher16cdf042011-10-28 10:30:02 -04002104 r = r600_vram_scratch_init(rdev);
2105 if (r)
2106 return r;
2107
Alex Deucher755d8192011-03-02 20:07:34 -05002108 evergreen_mc_program(rdev);
2109 r = cayman_pcie_gart_enable(rdev);
2110 if (r)
2111 return r;
2112 cayman_gpu_init(rdev);
2113
Alex Deuchercb92d452011-05-25 16:39:00 -04002114 r = evergreen_blit_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002115 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04002116 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002117 rdev->asic->copy.copy = NULL;
Alex Deucher755d8192011-03-02 20:07:34 -05002118 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2119 }
Alex Deucher755d8192011-03-02 20:07:34 -05002120
Alex Deucherc420c742012-03-20 17:18:39 -04002121 /* allocate rlc buffers */
2122 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher2948f5e2013-04-12 13:52:52 -04002123 rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
2124 rdev->rlc.reg_list_size = tn_rlc_save_restore_register_list_size;
2125 rdev->rlc.cs_data = cayman_cs_data;
2126 r = sumo_rlc_init(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04002127 if (r) {
2128 DRM_ERROR("Failed to init rlc BOs!\n");
2129 return r;
2130 }
2131 }
2132
Alex Deucher755d8192011-03-02 20:07:34 -05002133 /* allocate wb buffer */
2134 r = radeon_wb_init(rdev);
2135 if (r)
2136 return r;
2137
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002138 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2139 if (r) {
2140 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2141 return r;
2142 }
2143
Christian Königf2ba57b2013-04-08 12:41:29 +02002144 r = rv770_uvd_resume(rdev);
2145 if (!r) {
2146 r = radeon_fence_driver_start_ring(rdev,
2147 R600_RING_TYPE_UVD_INDEX);
2148 if (r)
2149 dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
2150 }
2151 if (r)
2152 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
2153
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002154 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
2155 if (r) {
2156 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2157 return r;
2158 }
2159
2160 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
2161 if (r) {
2162 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2163 return r;
2164 }
2165
Alex Deucherf60cbd12012-12-04 15:27:33 -05002166 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2167 if (r) {
2168 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2169 return r;
2170 }
2171
2172 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
2173 if (r) {
2174 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2175 return r;
2176 }
2177
Alex Deucher755d8192011-03-02 20:07:34 -05002178 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02002179 if (!rdev->irq.installed) {
2180 r = radeon_irq_kms_init(rdev);
2181 if (r)
2182 return r;
2183 }
2184
Alex Deucher755d8192011-03-02 20:07:34 -05002185 r = r600_irq_init(rdev);
2186 if (r) {
2187 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2188 radeon_irq_kms_fini(rdev);
2189 return r;
2190 }
2191 evergreen_irq_set(rdev);
2192
Christian Könige32eb502011-10-23 12:56:27 +02002193 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002194 CP_RB0_RPTR, CP_RB0_WPTR,
2195 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucher755d8192011-03-02 20:07:34 -05002196 if (r)
2197 return r;
Alex Deucherf60cbd12012-12-04 15:27:33 -05002198
2199 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2200 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2201 DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
2202 DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
2203 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2204 if (r)
2205 return r;
2206
2207 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2208 r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
2209 DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
2210 DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
2211 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2212 if (r)
2213 return r;
2214
Alex Deucher755d8192011-03-02 20:07:34 -05002215 r = cayman_cp_load_microcode(rdev);
2216 if (r)
2217 return r;
2218 r = cayman_cp_resume(rdev);
2219 if (r)
2220 return r;
2221
Alex Deucherf60cbd12012-12-04 15:27:33 -05002222 r = cayman_dma_resume(rdev);
2223 if (r)
2224 return r;
2225
Christian Königf2ba57b2013-04-08 12:41:29 +02002226 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2227 if (ring->ring_size) {
2228 r = radeon_ring_init(rdev, ring, ring->ring_size,
2229 R600_WB_UVD_RPTR_OFFSET,
2230 UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
2231 0, 0xfffff, RADEON_CP_PACKET2);
2232 if (!r)
2233 r = r600_uvd_init(rdev);
2234 if (r)
2235 DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
2236 }
2237
Christian König2898c342012-07-05 11:55:34 +02002238 r = radeon_ib_pool_init(rdev);
2239 if (r) {
2240 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002241 return r;
Christian König2898c342012-07-05 11:55:34 +02002242 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002243
Christian Königc6105f22012-07-05 14:32:00 +02002244 r = radeon_vm_manager_init(rdev);
2245 if (r) {
2246 dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
Jerome Glisse721604a2012-01-05 22:11:05 -05002247 return r;
Christian Königc6105f22012-07-05 14:32:00 +02002248 }
Jerome Glisse721604a2012-01-05 22:11:05 -05002249
Rafał Miłecki6b53a052012-06-11 12:34:01 +02002250 r = r600_audio_init(rdev);
2251 if (r)
2252 return r;
2253
Alex Deucher755d8192011-03-02 20:07:34 -05002254 return 0;
2255}
2256
2257int cayman_resume(struct radeon_device *rdev)
2258{
2259 int r;
2260
2261 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
2262 * posting will perform necessary task to bring back GPU into good
2263 * shape.
2264 */
2265 /* post card */
2266 atom_asic_init(rdev->mode_info.atom_context);
2267
Alex Deuchera2c96a22013-02-28 17:58:36 -05002268 /* init golden registers */
2269 ni_init_golden_registers(rdev);
2270
Jerome Glisseb15ba512011-11-15 11:48:34 -05002271 rdev->accel_working = true;
Alex Deucher755d8192011-03-02 20:07:34 -05002272 r = cayman_startup(rdev);
2273 if (r) {
2274 DRM_ERROR("cayman startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002275 rdev->accel_working = false;
Alex Deucher755d8192011-03-02 20:07:34 -05002276 return r;
2277 }
Alex Deucher755d8192011-03-02 20:07:34 -05002278 return r;
Alex Deucher755d8192011-03-02 20:07:34 -05002279}
2280
2281int cayman_suspend(struct radeon_device *rdev)
2282{
Rafał Miłecki6b53a052012-06-11 12:34:01 +02002283 r600_audio_fini(rdev);
Alex Deucherfa3daf92013-03-11 15:32:26 -04002284 radeon_vm_manager_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002285 cayman_cp_enable(rdev, false);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002286 cayman_dma_stop(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02002287 r600_uvd_rbc_stop(rdev);
2288 radeon_uvd_suspend(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002289 evergreen_irq_suspend(rdev);
2290 radeon_wb_disable(rdev);
2291 cayman_pcie_gart_disable(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002292 return 0;
2293}
2294
2295/* Plan is to move initialization in that function and use
2296 * helper function so that radeon_device_init pretty much
2297 * do nothing more than calling asic specific function. This
2298 * should also allow to remove a bunch of callback function
2299 * like vram_info.
2300 */
2301int cayman_init(struct radeon_device *rdev)
2302{
Christian Könige32eb502011-10-23 12:56:27 +02002303 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05002304 int r;
2305
Alex Deucher755d8192011-03-02 20:07:34 -05002306 /* Read BIOS */
2307 if (!radeon_get_bios(rdev)) {
2308 if (ASIC_IS_AVIVO(rdev))
2309 return -EINVAL;
2310 }
2311 /* Must be an ATOMBIOS */
2312 if (!rdev->is_atom_bios) {
2313 dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
2314 return -EINVAL;
2315 }
2316 r = radeon_atombios_init(rdev);
2317 if (r)
2318 return r;
2319
2320 /* Post card if necessary */
2321 if (!radeon_card_posted(rdev)) {
2322 if (!rdev->bios) {
2323 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2324 return -EINVAL;
2325 }
2326 DRM_INFO("GPU not posted. posting now...\n");
2327 atom_asic_init(rdev->mode_info.atom_context);
2328 }
Alex Deuchera2c96a22013-02-28 17:58:36 -05002329 /* init golden registers */
2330 ni_init_golden_registers(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002331 /* Initialize scratch registers */
2332 r600_scratch_init(rdev);
2333 /* Initialize surface registers */
2334 radeon_surface_init(rdev);
2335 /* Initialize clocks */
2336 radeon_get_clock_info(rdev->ddev);
2337 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002338 r = radeon_fence_driver_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002339 if (r)
2340 return r;
2341 /* initialize memory controller */
2342 r = evergreen_mc_init(rdev);
2343 if (r)
2344 return r;
2345 /* Memory manager */
2346 r = radeon_bo_init(rdev);
2347 if (r)
2348 return r;
2349
Christian Könige32eb502011-10-23 12:56:27 +02002350 ring->ring_obj = NULL;
2351 r600_ring_init(rdev, ring, 1024 * 1024);
Alex Deucher755d8192011-03-02 20:07:34 -05002352
Alex Deucherf60cbd12012-12-04 15:27:33 -05002353 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2354 ring->ring_obj = NULL;
2355 r600_ring_init(rdev, ring, 64 * 1024);
2356
2357 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2358 ring->ring_obj = NULL;
2359 r600_ring_init(rdev, ring, 64 * 1024);
2360
Christian Königf2ba57b2013-04-08 12:41:29 +02002361 r = radeon_uvd_init(rdev);
2362 if (!r) {
2363 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2364 ring->ring_obj = NULL;
2365 r600_ring_init(rdev, ring, 4096);
2366 }
2367
Alex Deucher755d8192011-03-02 20:07:34 -05002368 rdev->ih.ring_obj = NULL;
2369 r600_ih_ring_init(rdev, 64 * 1024);
2370
2371 r = r600_pcie_gart_init(rdev);
2372 if (r)
2373 return r;
2374
2375 rdev->accel_working = true;
2376 r = cayman_startup(rdev);
2377 if (r) {
2378 dev_err(rdev->dev, "disabling GPU acceleration\n");
2379 cayman_cp_fini(rdev);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002380 cayman_dma_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002381 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04002382 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher2948f5e2013-04-12 13:52:52 -04002383 sumo_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002384 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002385 radeon_ib_pool_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002386 radeon_vm_manager_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002387 radeon_irq_kms_fini(rdev);
2388 cayman_pcie_gart_fini(rdev);
2389 rdev->accel_working = false;
2390 }
Alex Deucher755d8192011-03-02 20:07:34 -05002391
2392 /* Don't start up if the MC ucode is missing.
2393 * The default clocks and voltages before the MC ucode
2394 * is loaded are not suffient for advanced operations.
Alex Deucherc420c742012-03-20 17:18:39 -04002395 *
2396 * We can skip this check for TN, because there is no MC
2397 * ucode.
Alex Deucher755d8192011-03-02 20:07:34 -05002398 */
Alex Deucherc420c742012-03-20 17:18:39 -04002399 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher755d8192011-03-02 20:07:34 -05002400 DRM_ERROR("radeon: MC ucode required for NI+.\n");
2401 return -EINVAL;
2402 }
2403
2404 return 0;
2405}
2406
2407void cayman_fini(struct radeon_device *rdev)
2408{
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04002409 r600_blit_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002410 cayman_cp_fini(rdev);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002411 cayman_dma_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002412 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04002413 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher2948f5e2013-04-12 13:52:52 -04002414 sumo_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002415 radeon_wb_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002416 radeon_vm_manager_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002417 radeon_ib_pool_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002418 radeon_irq_kms_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02002419 radeon_uvd_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002420 cayman_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002421 r600_vram_scratch_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002422 radeon_gem_fini(rdev);
2423 radeon_fence_driver_fini(rdev);
2424 radeon_bo_fini(rdev);
2425 radeon_atombios_fini(rdev);
2426 kfree(rdev->bios);
2427 rdev->bios = NULL;
2428}
2429
Jerome Glisse721604a2012-01-05 22:11:05 -05002430/*
2431 * vm
2432 */
2433int cayman_vm_init(struct radeon_device *rdev)
2434{
2435 /* number of VMs */
2436 rdev->vm_manager.nvm = 8;
2437 /* base offset of vram pages */
Alex Deuchere71270f2012-03-20 17:18:38 -04002438 if (rdev->flags & RADEON_IS_IGP) {
2439 u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
2440 tmp <<= 22;
2441 rdev->vm_manager.vram_base_offset = tmp;
2442 } else
2443 rdev->vm_manager.vram_base_offset = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05002444 return 0;
2445}
2446
2447void cayman_vm_fini(struct radeon_device *rdev)
2448{
2449}
2450
Christian Königdce34bf2012-09-17 19:36:18 +02002451#define R600_ENTRY_VALID (1 << 0)
Jerome Glisse721604a2012-01-05 22:11:05 -05002452#define R600_PTE_SYSTEM (1 << 1)
2453#define R600_PTE_SNOOPED (1 << 2)
2454#define R600_PTE_READABLE (1 << 5)
2455#define R600_PTE_WRITEABLE (1 << 6)
2456
Christian König089a7862012-08-11 11:54:05 +02002457uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
Jerome Glisse721604a2012-01-05 22:11:05 -05002458{
2459 uint32_t r600_flags = 0;
Christian Königdce34bf2012-09-17 19:36:18 +02002460 r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05002461 r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
2462 r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
2463 if (flags & RADEON_VM_PAGE_SYSTEM) {
2464 r600_flags |= R600_PTE_SYSTEM;
2465 r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
2466 }
2467 return r600_flags;
2468}
2469
Alex Deucher7a083292012-08-31 13:51:21 -04002470/**
2471 * cayman_vm_set_page - update the page tables using the CP
2472 *
2473 * @rdev: radeon_device pointer
Alex Deucher43f12142013-02-01 17:32:42 +01002474 * @ib: indirect buffer to fill with commands
Christian Königdce34bf2012-09-17 19:36:18 +02002475 * @pe: addr of the page entry
2476 * @addr: dst addr to write into pe
2477 * @count: number of page entries to update
2478 * @incr: increase next addr by incr bytes
2479 * @flags: access flags
Alex Deucher7a083292012-08-31 13:51:21 -04002480 *
Alex Deucher43f12142013-02-01 17:32:42 +01002481 * Update the page tables using the CP (cayman/TN).
Alex Deucher7a083292012-08-31 13:51:21 -04002482 */
Alex Deucher43f12142013-02-01 17:32:42 +01002483void cayman_vm_set_page(struct radeon_device *rdev,
2484 struct radeon_ib *ib,
2485 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02002486 uint64_t addr, unsigned count,
2487 uint32_t incr, uint32_t flags)
Jerome Glisse721604a2012-01-05 22:11:05 -05002488{
Christian Königdce34bf2012-09-17 19:36:18 +02002489 uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002490 uint64_t value;
2491 unsigned ndw;
Jerome Glisse721604a2012-01-05 22:11:05 -05002492
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002493 if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
2494 while (count) {
2495 ndw = 1 + count * 2;
2496 if (ndw > 0x3FFF)
2497 ndw = 0x3FFF;
Christian König089a7862012-08-11 11:54:05 +02002498
Alex Deucher43f12142013-02-01 17:32:42 +01002499 ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
2500 ib->ptr[ib->length_dw++] = pe;
2501 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002502 for (; ndw > 1; ndw -= 2, --count, pe += 8) {
2503 if (flags & RADEON_VM_PAGE_SYSTEM) {
2504 value = radeon_vm_map_gart(rdev, addr);
2505 value &= 0xFFFFFFFFFFFFF000ULL;
2506 } else if (flags & RADEON_VM_PAGE_VALID) {
2507 value = addr;
2508 } else {
2509 value = 0;
2510 }
Christian Königf9fdffa2012-10-22 17:42:36 +02002511 addr += incr;
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002512 value |= r600_flags;
Alex Deucher43f12142013-02-01 17:32:42 +01002513 ib->ptr[ib->length_dw++] = value;
2514 ib->ptr[ib->length_dw++] = upper_32_bits(value);
Christian Königf9fdffa2012-10-22 17:42:36 +02002515 }
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002516 }
2517 } else {
Alex Deucher2ab91ad2013-04-16 10:42:15 -04002518 if ((flags & RADEON_VM_PAGE_SYSTEM) ||
2519 (count == 1)) {
2520 while (count) {
2521 ndw = count * 2;
2522 if (ndw > 0xFFFFE)
2523 ndw = 0xFFFFE;
Christian Königf9fdffa2012-10-22 17:42:36 +02002524
Alex Deucher2ab91ad2013-04-16 10:42:15 -04002525 /* for non-physically contiguous pages (system) */
2526 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
2527 ib->ptr[ib->length_dw++] = pe;
2528 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
2529 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
2530 if (flags & RADEON_VM_PAGE_SYSTEM) {
2531 value = radeon_vm_map_gart(rdev, addr);
2532 value &= 0xFFFFFFFFFFFFF000ULL;
2533 } else if (flags & RADEON_VM_PAGE_VALID) {
2534 value = addr;
2535 } else {
2536 value = 0;
2537 }
2538 addr += incr;
2539 value |= r600_flags;
2540 ib->ptr[ib->length_dw++] = value;
2541 ib->ptr[ib->length_dw++] = upper_32_bits(value);
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002542 }
Alex Deucher2ab91ad2013-04-16 10:42:15 -04002543 }
2544 while (ib->length_dw & 0x7)
2545 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
2546 } else {
2547 while (count) {
2548 ndw = count * 2;
2549 if (ndw > 0xFFFFE)
2550 ndw = 0xFFFFE;
2551
2552 if (flags & RADEON_VM_PAGE_VALID)
2553 value = addr;
2554 else
2555 value = 0;
2556 /* for physically contiguous pages (vram) */
2557 ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
2558 ib->ptr[ib->length_dw++] = pe; /* dst addr */
2559 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
2560 ib->ptr[ib->length_dw++] = r600_flags; /* mask */
2561 ib->ptr[ib->length_dw++] = 0;
2562 ib->ptr[ib->length_dw++] = value; /* value */
Alex Deucher43f12142013-02-01 17:32:42 +01002563 ib->ptr[ib->length_dw++] = upper_32_bits(value);
Alex Deucher2ab91ad2013-04-16 10:42:15 -04002564 ib->ptr[ib->length_dw++] = incr; /* increment size */
2565 ib->ptr[ib->length_dw++] = 0;
2566 pe += ndw * 4;
2567 addr += (ndw / 2) * incr;
2568 count -= ndw / 2;
Alex Deucher3b6b59b2012-10-22 12:19:01 -04002569 }
Christian König2a6f1ab2012-08-11 15:00:30 +02002570 }
Alex Deucher43f12142013-02-01 17:32:42 +01002571 while (ib->length_dw & 0x7)
2572 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
Christian König2a6f1ab2012-08-11 15:00:30 +02002573 }
Jerome Glisse721604a2012-01-05 22:11:05 -05002574}
Christian König9b40e5d2012-08-08 12:22:43 +02002575
Alex Deucher7a083292012-08-31 13:51:21 -04002576/**
2577 * cayman_vm_flush - vm flush using the CP
2578 *
2579 * @rdev: radeon_device pointer
2580 *
2581 * Update the page table base and flush the VM TLB
2582 * using the CP (cayman-si).
2583 */
Alex Deucher498522b2012-10-02 14:43:38 -04002584void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
Christian König9b40e5d2012-08-08 12:22:43 +02002585{
Alex Deucher498522b2012-10-02 14:43:38 -04002586 struct radeon_ring *ring = &rdev->ring[ridx];
Christian König9b40e5d2012-08-08 12:22:43 +02002587
Christian Königee60e292012-08-09 16:21:08 +02002588 if (vm == NULL)
Christian König9b40e5d2012-08-08 12:22:43 +02002589 return;
2590
Christian Königee60e292012-08-09 16:21:08 +02002591 radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02002592 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
Christian Königee60e292012-08-09 16:21:08 +02002593
Christian König9b40e5d2012-08-08 12:22:43 +02002594 /* flush hdp cache */
2595 radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
2596 radeon_ring_write(ring, 0x1);
2597
2598 /* bits 0-7 are the VM contexts0-7 */
2599 radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
Alex Deucher498522b2012-10-02 14:43:38 -04002600 radeon_ring_write(ring, 1 << vm->id);
Christian König58f8cf52012-10-22 17:42:35 +02002601
2602 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2603 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2604 radeon_ring_write(ring, 0x0);
Alex Deucher0af62b02011-01-06 21:19:31 -05002605}
Alex Deucherf60cbd12012-12-04 15:27:33 -05002606
2607void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
2608{
2609 struct radeon_ring *ring = &rdev->ring[ridx];
2610
2611 if (vm == NULL)
2612 return;
2613
2614 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
2615 radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
2616 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
2617
2618 /* flush hdp cache */
2619 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
2620 radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
2621 radeon_ring_write(ring, 1);
2622
2623 /* bits 0-7 are the VM contexts0-7 */
2624 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
2625 radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
2626 radeon_ring_write(ring, 1 << vm->id);
2627}
2628