blob: 3e9323effc7ce3a9a51c53432aa5eb0c477c11c5 [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070041#include <linux/i2c-omap.h>
Komal Shah010d442c42006-08-13 23:44:09 +020042
Paul Walmsley9c76b872008-11-21 13:39:55 -080043/* I2C controller revisions */
44#define OMAP_I2C_REV_2 0x20
45
46/* I2C controller revisions present on specific hardware */
47#define OMAP_I2C_REV_ON_2430 0x36
48#define OMAP_I2C_REV_ON_3430 0x3C
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070049#define OMAP_I2C_REV_ON_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080050
Komal Shah010d442c42006-08-13 23:44:09 +020051/* timeout waiting for the controller to respond */
52#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
53
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -080054/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070055enum {
56 OMAP_I2C_REV_REG = 0,
57 OMAP_I2C_IE_REG,
58 OMAP_I2C_STAT_REG,
59 OMAP_I2C_IV_REG,
60 OMAP_I2C_WE_REG,
61 OMAP_I2C_SYSS_REG,
62 OMAP_I2C_BUF_REG,
63 OMAP_I2C_CNT_REG,
64 OMAP_I2C_DATA_REG,
65 OMAP_I2C_SYSC_REG,
66 OMAP_I2C_CON_REG,
67 OMAP_I2C_OA_REG,
68 OMAP_I2C_SA_REG,
69 OMAP_I2C_PSC_REG,
70 OMAP_I2C_SCLL_REG,
71 OMAP_I2C_SCLH_REG,
72 OMAP_I2C_SYSTEST_REG,
73 OMAP_I2C_BUFSTAT_REG,
74 OMAP_I2C_REVNB_LO,
75 OMAP_I2C_REVNB_HI,
76 OMAP_I2C_IRQSTATUS_RAW,
77 OMAP_I2C_IRQENABLE_SET,
78 OMAP_I2C_IRQENABLE_CLR,
79};
Komal Shah010d442c42006-08-13 23:44:09 +020080
81/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080082#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
83#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020084#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
85#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
86#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
87#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
88#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
89
90/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080091#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
92#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +020093#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
94#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
95#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
96#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
97#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
98#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
99#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
100#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
101#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
102#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
103
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -0800104/* I2C WE wakeup enable register */
105#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
106#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
107#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
108#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
109#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
110#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
111#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
112#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
113#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
114#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
115
116#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
117 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
118 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
119 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
120 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
121
Komal Shah010d442c42006-08-13 23:44:09 +0200122/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
123#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800124#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200125#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800126#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200127
128/* I2C Configuration Register (OMAP_I2C_CON): */
129#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
130#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800131#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200132#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
133#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
134#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
135#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
136#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
137#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
138#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
139
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800140/* I2C SCL time value when Master */
141#define OMAP_I2C_SCLL_HSSCLL 8
142#define OMAP_I2C_SCLH_HSSCLH 8
143
Komal Shah010d442c42006-08-13 23:44:09 +0200144/* I2C System Test Register (OMAP_I2C_SYSTEST): */
145#ifdef DEBUG
146#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
147#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
148#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
149#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
150#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
151#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
152#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
153#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
154#endif
155
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800156/* OCP_SYSSTATUS bit definitions */
157#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200158
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800159/* OCP_SYSCONFIG bit definitions */
160#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
161#define SYSC_SIDLEMODE_MASK (0x3 << 3)
162#define SYSC_ENAWAKEUP_MASK (1 << 2)
163#define SYSC_SOFTRESET_MASK (1 << 1)
164#define SYSC_AUTOIDLE_MASK (1 << 0)
165
166#define SYSC_IDLEMODE_SMART 0x2
167#define SYSC_CLOCKACTIVITY_FCLK 0x2
168
manjugk manjugkf3083d92010-05-11 11:35:20 -0700169/* Errata definitions */
170#define I2C_OMAP_ERRATA_I207 (1 << 0)
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700171#define I2C_OMAP3_1P153 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200172
Komal Shah010d442c42006-08-13 23:44:09 +0200173struct omap_i2c_dev {
174 struct device *dev;
175 void __iomem *base; /* virtual */
176 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800177 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200178 struct clk *iclk; /* Interface clock */
179 struct clk *fclk; /* Functional clock */
180 struct completion cmd_complete;
181 struct resource *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700182 u32 latency; /* maximum mpu wkup latency */
183 void (*set_mpu_wkup_lat)(struct device *dev,
184 long latency);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800185 u32 speed; /* Speed of bus in Khz */
Komal Shah010d442c42006-08-13 23:44:09 +0200186 u16 cmd_err;
187 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700188 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200189 size_t buf_len;
190 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800191 u8 fifo_size; /* use as flag and value
192 * fifo_size==0 implies no fifo
193 * if set, should be trsh+1
194 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800195 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800196 unsigned b_hw:1; /* bad h/w fixes */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100197 unsigned idle:1;
198 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800199 u16 pscstate;
200 u16 scllstate;
201 u16 sclhstate;
202 u16 bufstate;
203 u16 syscstate;
204 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700205 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200206};
207
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700208const static u8 reg_map[] = {
209 [OMAP_I2C_REV_REG] = 0x00,
210 [OMAP_I2C_IE_REG] = 0x01,
211 [OMAP_I2C_STAT_REG] = 0x02,
212 [OMAP_I2C_IV_REG] = 0x03,
213 [OMAP_I2C_WE_REG] = 0x03,
214 [OMAP_I2C_SYSS_REG] = 0x04,
215 [OMAP_I2C_BUF_REG] = 0x05,
216 [OMAP_I2C_CNT_REG] = 0x06,
217 [OMAP_I2C_DATA_REG] = 0x07,
218 [OMAP_I2C_SYSC_REG] = 0x08,
219 [OMAP_I2C_CON_REG] = 0x09,
220 [OMAP_I2C_OA_REG] = 0x0a,
221 [OMAP_I2C_SA_REG] = 0x0b,
222 [OMAP_I2C_PSC_REG] = 0x0c,
223 [OMAP_I2C_SCLL_REG] = 0x0d,
224 [OMAP_I2C_SCLH_REG] = 0x0e,
225 [OMAP_I2C_SYSTEST_REG] = 0x0f,
226 [OMAP_I2C_BUFSTAT_REG] = 0x10,
227};
228
229const static u8 omap4_reg_map[] = {
230 [OMAP_I2C_REV_REG] = 0x04,
231 [OMAP_I2C_IE_REG] = 0x2c,
232 [OMAP_I2C_STAT_REG] = 0x28,
233 [OMAP_I2C_IV_REG] = 0x34,
234 [OMAP_I2C_WE_REG] = 0x34,
235 [OMAP_I2C_SYSS_REG] = 0x90,
236 [OMAP_I2C_BUF_REG] = 0x94,
237 [OMAP_I2C_CNT_REG] = 0x98,
238 [OMAP_I2C_DATA_REG] = 0x9c,
239 [OMAP_I2C_SYSC_REG] = 0x20,
240 [OMAP_I2C_CON_REG] = 0xa4,
241 [OMAP_I2C_OA_REG] = 0xa8,
242 [OMAP_I2C_SA_REG] = 0xac,
243 [OMAP_I2C_PSC_REG] = 0xb0,
244 [OMAP_I2C_SCLL_REG] = 0xb4,
245 [OMAP_I2C_SCLH_REG] = 0xb8,
246 [OMAP_I2C_SYSTEST_REG] = 0xbC,
247 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
248 [OMAP_I2C_REVNB_LO] = 0x00,
249 [OMAP_I2C_REVNB_HI] = 0x04,
250 [OMAP_I2C_IRQSTATUS_RAW] = 0x24,
251 [OMAP_I2C_IRQENABLE_SET] = 0x2c,
252 [OMAP_I2C_IRQENABLE_CLR] = 0x30,
253};
254
Komal Shah010d442c42006-08-13 23:44:09 +0200255static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
256 int reg, u16 val)
257{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700258 __raw_writew(val, i2c_dev->base +
259 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200260}
261
262static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
263{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700264 return __raw_readw(i2c_dev->base +
265 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200266}
267
Paul Walmsley510be9c2008-11-21 13:39:46 -0800268static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200269{
Russell King5fe23382009-01-23 22:57:12 +0000270 int ret;
271
272 dev->iclk = clk_get(dev->dev, "ick");
273 if (IS_ERR(dev->iclk)) {
274 ret = PTR_ERR(dev->iclk);
275 dev->iclk = NULL;
276 return ret;
Komal Shah010d442c42006-08-13 23:44:09 +0200277 }
278
Russell King1d14de02009-01-19 21:02:29 +0000279 dev->fclk = clk_get(dev->dev, "fck");
Komal Shah010d442c42006-08-13 23:44:09 +0200280 if (IS_ERR(dev->fclk)) {
Russell King5fe23382009-01-23 22:57:12 +0000281 ret = PTR_ERR(dev->fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200282 if (dev->iclk != NULL) {
283 clk_put(dev->iclk);
284 dev->iclk = NULL;
285 }
286 dev->fclk = NULL;
Russell King5fe23382009-01-23 22:57:12 +0000287 return ret;
Komal Shah010d442c42006-08-13 23:44:09 +0200288 }
289
290 return 0;
291}
292
293static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
294{
295 clk_put(dev->fclk);
296 dev->fclk = NULL;
Russell King5fe23382009-01-23 22:57:12 +0000297 clk_put(dev->iclk);
298 dev->iclk = NULL;
Komal Shah010d442c42006-08-13 23:44:09 +0200299}
300
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100301static void omap_i2c_unidle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200302{
Paul Walmsley3831f152008-11-21 13:39:47 -0800303 WARN_ON(!dev->idle);
304
Russell King5fe23382009-01-23 22:57:12 +0000305 clk_enable(dev->iclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200306 clk_enable(dev->fclk);
Rajendra Nayakef871432009-11-23 08:59:18 -0800307 if (cpu_is_omap34xx()) {
308 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
309 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
310 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
311 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
312 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
313 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
314 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
315 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
316 }
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800317 dev->idle = 0;
Cory Maccarrone07ac31f2009-12-22 18:06:13 -0700318
319 /*
320 * Don't write to this register if the IE state is 0 as it can
321 * cause deadlock.
322 */
323 if (dev->iestate)
324 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Komal Shah010d442c42006-08-13 23:44:09 +0200325}
326
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100327static void omap_i2c_idle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200328{
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100329 u16 iv;
330
Paul Walmsley3831f152008-11-21 13:39:47 -0800331 WARN_ON(dev->idle);
332
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100333 dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700334 if (dev->rev >= OMAP_I2C_REV_ON_4430)
335 omap_i2c_write_reg(dev, OMAP_I2C_IRQENABLE_CLR, 1);
336 else
337 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
338
Paul Walmsley9c76b872008-11-21 13:39:55 -0800339 if (dev->rev < OMAP_I2C_REV_2) {
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800340 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800341 } else {
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100342 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800343
344 /* Flush posted write before the dev->idle store occurs */
345 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
346 }
347 dev->idle = 1;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100348 clk_disable(dev->fclk);
Russell King5fe23382009-01-23 22:57:12 +0000349 clk_disable(dev->iclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200350}
351
352static int omap_i2c_init(struct omap_i2c_dev *dev)
353{
Rajendra Nayakef871432009-11-23 08:59:18 -0800354 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800355 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200356 unsigned long fclk_rate = 12000000;
357 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800358 unsigned long internal_clk = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200359
Paul Walmsley9c76b872008-11-21 13:39:55 -0800360 if (dev->rev >= OMAP_I2C_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530361 /* Disable I2C controller before soft reset */
362 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
363 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
364 ~(OMAP_I2C_CON_EN));
365
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800366 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200367 /* For some reason we need to set the EN bit before the
368 * reset done bit gets set. */
369 timeout = jiffies + OMAP_I2C_TIMEOUT;
370 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
371 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800372 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200373 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100374 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200375 "for controller reset\n");
376 return -ETIMEDOUT;
377 }
378 msleep(1);
379 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800380
381 /* SYSC register is cleared by the reset; rewrite it */
382 if (dev->rev == OMAP_I2C_REV_ON_2430) {
383
384 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
385 SYSC_AUTOIDLE_MASK);
386
387 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800388 dev->syscstate = SYSC_AUTOIDLE_MASK;
389 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
390 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800391 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800392 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800393 __ffs(SYSC_CLOCKACTIVITY_MASK));
394
Rajendra Nayakef871432009-11-23 08:59:18 -0800395 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
396 dev->syscstate);
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -0800397 /*
398 * Enabling all wakup sources to stop I2C freezing on
399 * WFI instruction.
400 * REVISIT: Some wkup sources might not be needed.
401 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800402 dev->westate = OMAP_I2C_WE_ALL;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700403 if (dev->rev < OMAP_I2C_REV_ON_4430)
404 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
405 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800406 }
Komal Shah010d442c42006-08-13 23:44:09 +0200407 }
408 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
409
410 if (cpu_class_is_omap1()) {
Russell King0e9ae102009-01-22 19:31:46 +0000411 /*
412 * The I2C functional clock is the armxor_ck, so there's
413 * no need to get "armxor_ck" separately. Now, if OMAP2420
414 * always returns 12MHz for the functional clock, we can
415 * do this bit unconditionally.
416 */
417 fclk_rate = clk_get_rate(dev->fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200418
Komal Shah010d442c42006-08-13 23:44:09 +0200419 /* TRM for 5912 says the I2C clock must be prescaled to be
420 * between 7 - 12 MHz. The XOR input clock is typically
421 * 12, 13 or 19.2 MHz. So we should have code that produces:
422 *
423 * XOR MHz Divider Prescaler
424 * 12 1 0
425 * 13 2 1
426 * 19.2 2 1
427 */
Jean Delvared7aef132006-12-10 21:21:34 +0100428 if (fclk_rate > 12000000)
429 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200430 }
431
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700432 if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800433
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300434 /*
435 * HSI2C controller internal clk rate should be 19.2 Mhz for
436 * HS and for all modes on 2430. On 34xx we can use lower rate
437 * to get longer filter period for better noise suppression.
438 * The filter is iclk (fclk for HS) period.
439 */
Tony Lindgrenff0f2422009-06-17 03:20:21 -0700440 if (dev->speed > 400 || cpu_is_omap2430())
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300441 internal_clk = 19200;
442 else if (dev->speed > 100)
443 internal_clk = 9600;
444 else
445 internal_clk = 4000;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800446 fclk_rate = clk_get_rate(dev->fclk) / 1000;
447
448 /* Compute prescaler divisor */
449 psc = fclk_rate / internal_clk;
450 psc = psc - 1;
451
452 /* If configured for High Speed */
453 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300454 unsigned long scl;
455
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800456 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300457 scl = internal_clk / 400;
458 fsscll = scl - (scl / 3) - 7;
459 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800460
461 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300462 scl = fclk_rate / dev->speed;
463 hsscll = scl - (scl / 3) - 7;
464 hssclh = (scl / 3) - 5;
465 } else if (dev->speed > 100) {
466 unsigned long scl;
467
468 /* Fast mode */
469 scl = internal_clk / dev->speed;
470 fsscll = scl - (scl / 3) - 7;
471 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800472 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300473 /* Standard mode */
474 fsscll = internal_clk / (dev->speed * 2) - 7;
475 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800476 }
477 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
478 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
479 } else {
480 /* Program desired operating rate */
481 fclk_rate /= (psc + 1) * 1000;
482 if (psc > 2)
483 psc = 2;
484 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
485 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
486 }
487
Komal Shah010d442c42006-08-13 23:44:09 +0200488 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
489 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
490
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800491 /* SCL low and high time values */
492 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
493 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200494
Rajendra Nayakef871432009-11-23 08:59:18 -0800495 if (dev->fifo_size) {
496 /* Note: setup required fifo size - 1. RTRSH and XTRSH */
497 buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
498 (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
499 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
500 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800501
Komal Shah010d442c42006-08-13 23:44:09 +0200502 /* Take the I2C module out of reset: */
503 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
504
manjugk manjugkf3083d92010-05-11 11:35:20 -0700505 dev->errata = 0;
506
507 if (cpu_is_omap2430() || cpu_is_omap34xx())
508 dev->errata |= I2C_OMAP_ERRATA_I207;
509
Komal Shah010d442c42006-08-13 23:44:09 +0200510 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800511 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800512 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
513 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800514 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
515 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
516 if (cpu_is_omap34xx()) {
517 dev->pscstate = psc;
518 dev->scllstate = scll;
519 dev->sclhstate = sclh;
520 dev->bufstate = buf;
521 }
Komal Shah010d442c42006-08-13 23:44:09 +0200522 return 0;
523}
524
525/*
526 * Waiting on Bus Busy
527 */
528static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
529{
530 unsigned long timeout;
531
532 timeout = jiffies + OMAP_I2C_TIMEOUT;
533 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
534 if (time_after(jiffies, timeout)) {
535 dev_warn(dev->dev, "timeout waiting for bus ready\n");
536 return -ETIMEDOUT;
537 }
538 msleep(1);
539 }
540
541 return 0;
542}
543
544/*
545 * Low level master read/write transaction.
546 */
547static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
548 struct i2c_msg *msg, int stop)
549{
550 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
551 int r;
552 u16 w;
553
554 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
555 msg->addr, msg->len, msg->flags, stop);
556
557 if (msg->len == 0)
558 return -EINVAL;
559
560 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
561
562 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
563 dev->buf = msg->buf;
564 dev->buf_len = msg->len;
565
566 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
567
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800568 /* Clear the FIFO Buffers */
569 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
570 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
571 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
572
Komal Shah010d442c42006-08-13 23:44:09 +0200573 init_completion(&dev->cmd_complete);
574 dev->cmd_err = 0;
575
576 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800577
578 /* High speed configuration */
579 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800580 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800581
Komal Shah010d442c42006-08-13 23:44:09 +0200582 if (msg->flags & I2C_M_TEN)
583 w |= OMAP_I2C_CON_XA;
584 if (!(msg->flags & I2C_M_RD))
585 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800586
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800587 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200588 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800589
Komal Shah010d442c42006-08-13 23:44:09 +0200590 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
591
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800592 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800593 * Don't write stt and stp together on some hardware.
594 */
595 if (dev->b_hw && stop) {
596 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
597 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
598 while (con & OMAP_I2C_CON_STT) {
599 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
600
601 /* Let the user know if i2c is in a bad state */
602 if (time_after(jiffies, delay)) {
603 dev_err(dev->dev, "controller timed out "
604 "waiting for start condition to finish\n");
605 return -ETIMEDOUT;
606 }
607 cpu_relax();
608 }
609
610 w |= OMAP_I2C_CON_STP;
611 w &= ~OMAP_I2C_CON_STT;
612 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
613 }
614
615 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800616 * REVISIT: We should abort the transfer on signals, but the bus goes
617 * into arbitration and we're currently unable to recover from it.
618 */
619 r = wait_for_completion_timeout(&dev->cmd_complete,
620 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200621 dev->buf_len = 0;
622 if (r < 0)
623 return r;
624 if (r == 0) {
625 dev_err(dev->dev, "controller timed out\n");
626 omap_i2c_init(dev);
627 return -ETIMEDOUT;
628 }
629
630 if (likely(!dev->cmd_err))
631 return 0;
632
633 /* We have an error */
634 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
635 OMAP_I2C_STAT_XUDF)) {
636 omap_i2c_init(dev);
637 return -EIO;
638 }
639
640 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
641 if (msg->flags & I2C_M_IGNORE_NAK)
642 return 0;
643 if (stop) {
644 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
645 w |= OMAP_I2C_CON_STP;
646 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
647 }
648 return -EREMOTEIO;
649 }
650 return -EIO;
651}
652
653
654/*
655 * Prepare controller for a transaction and call omap_i2c_xfer_msg
656 * to do the work during IRQ processing.
657 */
658static int
659omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
660{
661 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
662 int i;
663 int r;
664
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100665 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200666
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800667 r = omap_i2c_wait_for_bb(dev);
668 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200669 goto out;
670
Samu Onkalo6a91b552010-11-18 12:04:20 +0200671 if (dev->set_mpu_wkup_lat != NULL)
672 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
673
Komal Shah010d442c42006-08-13 23:44:09 +0200674 for (i = 0; i < num; i++) {
675 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
676 if (r != 0)
677 break;
678 }
679
Samu Onkalo6a91b552010-11-18 12:04:20 +0200680 if (dev->set_mpu_wkup_lat != NULL)
681 dev->set_mpu_wkup_lat(dev->dev, -1);
682
Komal Shah010d442c42006-08-13 23:44:09 +0200683 if (r == 0)
684 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000685
686 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200687out:
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100688 omap_i2c_idle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200689 return r;
690}
691
692static u32
693omap_i2c_func(struct i2c_adapter *adap)
694{
695 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
696}
697
698static inline void
699omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
700{
701 dev->cmd_err |= err;
702 complete(&dev->cmd_complete);
703}
704
705static inline void
706omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
707{
708 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
709}
710
manjugk manjugkf3083d92010-05-11 11:35:20 -0700711static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
712{
713 /*
714 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
715 * Not applicable for OMAP4.
716 * Under certain rare conditions, RDR could be set again
717 * when the bus is busy, then ignore the interrupt and
718 * clear the interrupt.
719 */
720 if (stat & OMAP_I2C_STAT_RDR) {
721 /* Step 1: If RDR is set, clear it */
722 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
723
724 /* Step 2: */
725 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
726 & OMAP_I2C_STAT_BB)) {
727
728 /* Step 3: */
729 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
730 & OMAP_I2C_STAT_RDR) {
731 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
732 dev_dbg(dev->dev, "RDR when bus is busy.\n");
733 }
734
735 }
736 }
737}
738
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800739/* rev1 devices are apparently only on some 15xx */
740#ifdef CONFIG_ARCH_OMAP15XX
741
Komal Shah010d442c42006-08-13 23:44:09 +0200742static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100743omap_i2c_rev1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200744{
745 struct omap_i2c_dev *dev = dev_id;
746 u16 iv, w;
747
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100748 if (dev->idle)
749 return IRQ_NONE;
750
Komal Shah010d442c42006-08-13 23:44:09 +0200751 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
752 switch (iv) {
753 case 0x00: /* None */
754 break;
755 case 0x01: /* Arbitration lost */
756 dev_err(dev->dev, "Arbitration lost\n");
757 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
758 break;
759 case 0x02: /* No acknowledgement */
760 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
761 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
762 break;
763 case 0x03: /* Register access ready */
764 omap_i2c_complete_cmd(dev, 0);
765 break;
766 case 0x04: /* Receive data ready */
767 if (dev->buf_len) {
768 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
769 *dev->buf++ = w;
770 dev->buf_len--;
771 if (dev->buf_len) {
772 *dev->buf++ = w >> 8;
773 dev->buf_len--;
774 }
775 } else
776 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
777 break;
778 case 0x05: /* Transmit data ready */
779 if (dev->buf_len) {
780 w = *dev->buf++;
781 dev->buf_len--;
782 if (dev->buf_len) {
783 w |= *dev->buf++ << 8;
784 dev->buf_len--;
785 }
786 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
787 } else
788 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
789 break;
790 default:
791 return IRQ_NONE;
792 }
793
794 return IRQ_HANDLED;
795}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800796#else
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800797#define omap_i2c_rev1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800798#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200799
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700800/*
801 * OMAP3430 Errata 1.153: When an XRDY/XDR is hit, wait for XUDF before writing
802 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
803 * them from the memory to the I2C interface.
804 */
805static int errata_omap3_1p153(struct omap_i2c_dev *dev, u16 *stat, int *err)
806{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700807 unsigned long timeout = 10000;
808
809 while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700810 if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
811 omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
812 OMAP_I2C_STAT_XDR));
813 *err |= OMAP_I2C_STAT_XUDF;
814 return -ETIMEDOUT;
815 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700816
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700817 cpu_relax();
818 *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
819 }
820
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700821 if (!timeout) {
822 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
823 return 0;
824 }
825
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700826 return 0;
827}
828
Komal Shah010d442c42006-08-13 23:44:09 +0200829static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100830omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200831{
832 struct omap_i2c_dev *dev = dev_id;
833 u16 bits;
834 u16 stat, w;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800835 int err, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200836
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100837 if (dev->idle)
838 return IRQ_NONE;
839
Komal Shah010d442c42006-08-13 23:44:09 +0200840 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
841 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
842 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
843 if (count++ == 100) {
844 dev_warn(dev->dev, "Too much work in one IRQ\n");
845 break;
846 }
847
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500848 err = 0;
849complete:
Nishanth Menondcc4ec22009-08-20 11:21:14 -0500850 /*
851 * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
852 * acked after the data operation is complete.
853 * Ref: TRM SWPU114Q Figure 18-31
854 */
855 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
856 ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
857 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200858
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800859 if (stat & OMAP_I2C_STAT_NACK) {
860 err |= OMAP_I2C_STAT_NACK;
861 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
862 OMAP_I2C_CON_STP);
863 }
864 if (stat & OMAP_I2C_STAT_AL) {
865 dev_err(dev->dev, "Arbitration lost\n");
866 err |= OMAP_I2C_STAT_AL;
867 }
868 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500869 OMAP_I2C_STAT_AL)) {
Moiz Sonasathdd119762009-08-20 11:21:15 -0500870 omap_i2c_ack_stat(dev, stat &
871 (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
872 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800873 omap_i2c_complete_cmd(dev, err);
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500874 return IRQ_HANDLED;
875 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800876 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
877 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700878
879 if (dev->errata & I2C_OMAP_ERRATA_I207)
880 i2c_omap_errata_i207(dev, stat);
881
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800882 if (dev->fifo_size) {
883 if (stat & OMAP_I2C_STAT_RRDY)
884 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500885 else /* read RXSTAT on RDR interrupt */
886 num_bytes = (omap_i2c_read_reg(dev,
887 OMAP_I2C_BUFSTAT_REG)
888 >> 8) & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800889 }
890 while (num_bytes) {
891 num_bytes--;
892 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
893 if (dev->buf_len) {
894 *dev->buf++ = w;
895 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700896 /*
897 * Data reg in 2430, omap3 and
898 * omap4 is 8 bit wide
899 */
900 if (cpu_class_is_omap1() ||
901 cpu_is_omap2420()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800902 if (dev->buf_len) {
903 *dev->buf++ = w >> 8;
904 dev->buf_len--;
905 }
906 }
907 } else {
908 if (stat & OMAP_I2C_STAT_RRDY)
909 dev_err(dev->dev,
910 "RRDY IRQ while no data"
911 " requested\n");
912 if (stat & OMAP_I2C_STAT_RDR)
913 dev_err(dev->dev,
914 "RDR IRQ while no data"
915 " requested\n");
916 break;
917 }
918 }
919 omap_i2c_ack_stat(dev,
920 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200921 continue;
922 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800923 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
924 u8 num_bytes = 1;
925 if (dev->fifo_size) {
926 if (stat & OMAP_I2C_STAT_XRDY)
927 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500928 else /* read TXSTAT on XDR interrupt */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800929 num_bytes = omap_i2c_read_reg(dev,
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500930 OMAP_I2C_BUFSTAT_REG)
931 & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800932 }
933 while (num_bytes) {
934 num_bytes--;
935 w = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200936 if (dev->buf_len) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800937 w = *dev->buf++;
Komal Shah010d442c42006-08-13 23:44:09 +0200938 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700939 /*
940 * Data reg in 2430, omap3 and
941 * omap4 is 8 bit wide
942 */
943 if (cpu_class_is_omap1() ||
944 cpu_is_omap2420()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800945 if (dev->buf_len) {
946 w |= *dev->buf++ << 8;
947 dev->buf_len--;
948 }
949 }
950 } else {
951 if (stat & OMAP_I2C_STAT_XRDY)
952 dev_err(dev->dev,
953 "XRDY IRQ while no "
954 "data to send\n");
955 if (stat & OMAP_I2C_STAT_XDR)
956 dev_err(dev->dev,
957 "XDR IRQ while no "
958 "data to send\n");
959 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200960 }
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500961
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700962 if ((dev->errata & I2C_OMAP3_1P153) &&
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700963 errata_omap3_1p153(dev, &stat, &err))
964 goto complete;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500965
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800966 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
967 }
968 omap_i2c_ack_stat(dev,
969 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200970 continue;
971 }
972 if (stat & OMAP_I2C_STAT_ROVR) {
973 dev_err(dev->dev, "Receive overrun\n");
974 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
975 }
976 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800977 dev_err(dev->dev, "Transmit underflow\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200978 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
979 }
Komal Shah010d442c42006-08-13 23:44:09 +0200980 }
981
982 return count ? IRQ_HANDLED : IRQ_NONE;
983}
984
Jean Delvare8f9082c2006-09-03 22:39:46 +0200985static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +0200986 .master_xfer = omap_i2c_xfer,
987 .functionality = omap_i2c_func,
988};
989
Uwe Kleine-König1139aea2010-02-04 20:56:53 +0100990static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +0200991omap_i2c_probe(struct platform_device *pdev)
992{
993 struct omap_i2c_dev *dev;
994 struct i2c_adapter *adap;
995 struct resource *mem, *irq, *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700996 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
Ben Dookse3552042008-12-16 22:08:08 +0000997 irq_handler_t isr;
Komal Shah010d442c42006-08-13 23:44:09 +0200998 int r;
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800999 u32 speed = 0;
Komal Shah010d442c42006-08-13 23:44:09 +02001000
1001 /* NOTE: driver uses the static register mapping */
1002 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1003 if (!mem) {
1004 dev_err(&pdev->dev, "no mem resource?\n");
1005 return -ENODEV;
1006 }
1007 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1008 if (!irq) {
1009 dev_err(&pdev->dev, "no irq resource?\n");
1010 return -ENODEV;
1011 }
1012
Julia Lawall59330822009-07-05 08:37:50 +02001013 ioarea = request_mem_region(mem->start, resource_size(mem),
Komal Shah010d442c42006-08-13 23:44:09 +02001014 pdev->name);
1015 if (!ioarea) {
1016 dev_err(&pdev->dev, "I2C region already claimed\n");
1017 return -EBUSY;
1018 }
1019
Komal Shah010d442c42006-08-13 23:44:09 +02001020 dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
1021 if (!dev) {
1022 r = -ENOMEM;
1023 goto err_release_region;
1024 }
1025
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001026 if (pdata != NULL) {
1027 speed = pdata->clkrate;
1028 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
1029 } else {
1030 speed = 100; /* Default speed */
1031 dev->set_mpu_wkup_lat = NULL;
1032 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001033
Chandra shekhar3d522fb2008-11-21 13:39:46 -08001034 dev->speed = speed;
Paul Walmsley3831f152008-11-21 13:39:47 -08001035 dev->idle = 1;
Komal Shah010d442c42006-08-13 23:44:09 +02001036 dev->dev = &pdev->dev;
1037 dev->irq = irq->start;
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001038 dev->base = ioremap(mem->start, resource_size(mem));
Russell King55c381e2008-09-04 14:07:22 +01001039 if (!dev->base) {
1040 r = -ENOMEM;
1041 goto err_free_mem;
1042 }
1043
Komal Shah010d442c42006-08-13 23:44:09 +02001044 platform_set_drvdata(pdev, dev);
1045
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001046 if (cpu_is_omap7xx())
1047 dev->reg_shift = 1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001048 else if (cpu_is_omap44xx())
1049 dev->reg_shift = 0;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001050 else
1051 dev->reg_shift = 2;
1052
Komal Shah010d442c42006-08-13 23:44:09 +02001053 if ((r = omap_i2c_get_clocks(dev)) != 0)
Russell King55c381e2008-09-04 14:07:22 +01001054 goto err_iounmap;
Komal Shah010d442c42006-08-13 23:44:09 +02001055
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001056 if (cpu_is_omap44xx())
1057 dev->regs = (u8 *) omap4_reg_map;
1058 else
1059 dev->regs = (u8 *) reg_map;
1060
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001061 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001062
Paul Walmsley9c76b872008-11-21 13:39:55 -08001063 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001064
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001065 if (dev->rev <= OMAP_I2C_REV_ON_3430)
1066 dev->errata |= I2C_OMAP3_1P153;
1067
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001068 if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001069 u16 s;
1070
1071 /* Set up the fifo size - Get total size */
1072 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1073 dev->fifo_size = 0x8 << s;
1074
1075 /*
1076 * Set up notification threshold as half the total available
1077 * size. This is to ensure that we can handle the status on int
1078 * call back latencies.
1079 */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001080 if (dev->rev >= OMAP_I2C_REV_ON_4430) {
1081 dev->fifo_size = 0;
1082 dev->b_hw = 0; /* Disable hardware fixes */
1083 } else {
1084 dev->fifo_size = (dev->fifo_size / 2);
1085 dev->b_hw = 1; /* Enable hardware fixes */
1086 }
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001087 /* calculate wakeup latency constraint for MPU */
1088 if (dev->set_mpu_wkup_lat != NULL)
1089 dev->latency = (1000000 * dev->fifo_size) /
1090 (1000 * speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001091 }
1092
Komal Shah010d442c42006-08-13 23:44:09 +02001093 /* reset ASAP, clearing any IRQs */
1094 omap_i2c_init(dev);
1095
Paul Walmsley9c76b872008-11-21 13:39:55 -08001096 isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
1097 r = request_irq(dev->irq, isr, 0, pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001098
1099 if (r) {
1100 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1101 goto err_unuse_clocks;
1102 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001103
Komal Shah010d442c42006-08-13 23:44:09 +02001104 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
Paul Walmsley9c76b872008-11-21 13:39:55 -08001105 pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +02001106
Paul Walmsley3831f152008-11-21 13:39:47 -08001107 omap_i2c_idle(dev);
1108
Komal Shah010d442c42006-08-13 23:44:09 +02001109 adap = &dev->adapter;
1110 i2c_set_adapdata(adap, dev);
1111 adap->owner = THIS_MODULE;
1112 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001113 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001114 adap->algo = &omap_i2c_algo;
1115 adap->dev.parent = &pdev->dev;
1116
1117 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001118 adap->nr = pdev->id;
1119 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001120 if (r) {
1121 dev_err(dev->dev, "failure adding adapter\n");
1122 goto err_free_irq;
1123 }
1124
Komal Shah010d442c42006-08-13 23:44:09 +02001125 return 0;
1126
1127err_free_irq:
1128 free_irq(dev->irq, dev);
1129err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001130 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001131 omap_i2c_idle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001132 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +01001133err_iounmap:
1134 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001135err_free_mem:
1136 platform_set_drvdata(pdev, NULL);
1137 kfree(dev);
1138err_release_region:
Julia Lawall59330822009-07-05 08:37:50 +02001139 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001140
1141 return r;
1142}
1143
1144static int
1145omap_i2c_remove(struct platform_device *pdev)
1146{
1147 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
1148 struct resource *mem;
1149
1150 platform_set_drvdata(pdev, NULL);
1151
1152 free_irq(dev->irq, dev);
1153 i2c_del_adapter(&dev->adapter);
1154 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
1155 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +01001156 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001157 kfree(dev);
1158 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Julia Lawall59330822009-07-05 08:37:50 +02001159 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001160 return 0;
1161}
1162
1163static struct platform_driver omap_i2c_driver = {
1164 .probe = omap_i2c_probe,
1165 .remove = omap_i2c_remove,
1166 .driver = {
1167 .name = "i2c_omap",
1168 .owner = THIS_MODULE,
1169 },
1170};
1171
1172/* I2C may be needed to bring up other drivers */
1173static int __init
1174omap_i2c_init_driver(void)
1175{
1176 return platform_driver_register(&omap_i2c_driver);
1177}
1178subsys_initcall(omap_i2c_init_driver);
1179
1180static void __exit omap_i2c_exit_driver(void)
1181{
1182 platform_driver_unregister(&omap_i2c_driver);
1183}
1184module_exit(omap_i2c_exit_driver);
1185
1186MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1187MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1188MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +02001189MODULE_ALIAS("platform:i2c_omap");