blob: 3407ac911fd68f30046fc00d0f4aa471ca4d9762 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
Joe Perchesec9c4982013-04-19 08:33:40 -070083 rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
Helmut Schaabaff8002010-04-28 09:58:59 +020084 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
Gabor Juhos379448f2013-07-08 11:25:55 +0200224static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
225 [EEPROM_CHIP_ID] = 0x0000,
226 [EEPROM_VERSION] = 0x0001,
227 [EEPROM_MAC_ADDR_0] = 0x0002,
228 [EEPROM_MAC_ADDR_1] = 0x0003,
229 [EEPROM_MAC_ADDR_2] = 0x0004,
230 [EEPROM_NIC_CONF0] = 0x001a,
231 [EEPROM_NIC_CONF1] = 0x001b,
232 [EEPROM_FREQ] = 0x001d,
233 [EEPROM_LED_AG_CONF] = 0x001e,
234 [EEPROM_LED_ACT_CONF] = 0x001f,
235 [EEPROM_LED_POLARITY] = 0x0020,
236 [EEPROM_NIC_CONF2] = 0x0021,
237 [EEPROM_LNA] = 0x0022,
238 [EEPROM_RSSI_BG] = 0x0023,
239 [EEPROM_RSSI_BG2] = 0x0024,
240 [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
241 [EEPROM_RSSI_A] = 0x0025,
242 [EEPROM_RSSI_A2] = 0x0026,
243 [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
244 [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
245 [EEPROM_TXPOWER_DELTA] = 0x0028,
246 [EEPROM_TXPOWER_BG1] = 0x0029,
247 [EEPROM_TXPOWER_BG2] = 0x0030,
248 [EEPROM_TSSI_BOUND_BG1] = 0x0037,
249 [EEPROM_TSSI_BOUND_BG2] = 0x0038,
250 [EEPROM_TSSI_BOUND_BG3] = 0x0039,
251 [EEPROM_TSSI_BOUND_BG4] = 0x003a,
252 [EEPROM_TSSI_BOUND_BG5] = 0x003b,
253 [EEPROM_TXPOWER_A1] = 0x003c,
254 [EEPROM_TXPOWER_A2] = 0x0053,
255 [EEPROM_TSSI_BOUND_A1] = 0x006a,
256 [EEPROM_TSSI_BOUND_A2] = 0x006b,
257 [EEPROM_TSSI_BOUND_A3] = 0x006c,
258 [EEPROM_TSSI_BOUND_A4] = 0x006d,
259 [EEPROM_TSSI_BOUND_A5] = 0x006e,
260 [EEPROM_TXPOWER_BYRATE] = 0x006f,
261 [EEPROM_BBP_START] = 0x0078,
262};
263
Gabor Juhosfa31d152013-07-08 11:25:56 +0200264static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
265 [EEPROM_CHIP_ID] = 0x0000,
266 [EEPROM_VERSION] = 0x0001,
267 [EEPROM_MAC_ADDR_0] = 0x0002,
268 [EEPROM_MAC_ADDR_1] = 0x0003,
269 [EEPROM_MAC_ADDR_2] = 0x0004,
270 [EEPROM_NIC_CONF0] = 0x001a,
271 [EEPROM_NIC_CONF1] = 0x001b,
272 [EEPROM_NIC_CONF2] = 0x001c,
273 [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
274 [EEPROM_FREQ] = 0x0022,
275 [EEPROM_LED_AG_CONF] = 0x0023,
276 [EEPROM_LED_ACT_CONF] = 0x0024,
277 [EEPROM_LED_POLARITY] = 0x0025,
278 [EEPROM_LNA] = 0x0026,
279 [EEPROM_EXT_LNA2] = 0x0027,
280 [EEPROM_RSSI_BG] = 0x0028,
281 [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
282 [EEPROM_RSSI_BG2] = 0x0029,
283 [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
284 [EEPROM_RSSI_A] = 0x002a,
285 [EEPROM_RSSI_A2] = 0x002b,
286 [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
287 [EEPROM_TXPOWER_BG1] = 0x0030,
288 [EEPROM_TXPOWER_BG2] = 0x0037,
289 [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
290 [EEPROM_TSSI_BOUND_BG1] = 0x0045,
291 [EEPROM_TSSI_BOUND_BG2] = 0x0046,
292 [EEPROM_TSSI_BOUND_BG3] = 0x0047,
293 [EEPROM_TSSI_BOUND_BG4] = 0x0048,
294 [EEPROM_TSSI_BOUND_BG5] = 0x0049,
295 [EEPROM_TXPOWER_A1] = 0x004b,
296 [EEPROM_TXPOWER_A2] = 0x0065,
297 [EEPROM_EXT_TXPOWER_A3] = 0x007f,
298 [EEPROM_TSSI_BOUND_A1] = 0x009a,
299 [EEPROM_TSSI_BOUND_A2] = 0x009b,
300 [EEPROM_TSSI_BOUND_A3] = 0x009c,
301 [EEPROM_TSSI_BOUND_A4] = 0x009d,
302 [EEPROM_TSSI_BOUND_A5] = 0x009e,
303 [EEPROM_TXPOWER_BYRATE] = 0x00a0,
304};
305
Gabor Juhos379448f2013-07-08 11:25:55 +0200306static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
307 const enum rt2800_eeprom_word word)
308{
309 const unsigned int *map;
310 unsigned int index;
311
312 if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
313 "%s: invalid EEPROM word %d\n",
314 wiphy_name(rt2x00dev->hw->wiphy), word))
315 return 0;
316
Gabor Juhosfa31d152013-07-08 11:25:56 +0200317 if (rt2x00_rt(rt2x00dev, RT3593))
318 map = rt2800_eeprom_map_ext;
319 else
320 map = rt2800_eeprom_map;
321
Gabor Juhos379448f2013-07-08 11:25:55 +0200322 index = map[word];
323
324 /* Index 0 is valid only for EEPROM_CHIP_ID.
325 * Otherwise it means that the offset of the
326 * given word is not initialized in the map,
327 * or that the field is not usable on the
328 * actual chipset.
329 */
330 WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
331 "%s: invalid access of EEPROM word %d\n",
332 wiphy_name(rt2x00dev->hw->wiphy), word);
333
334 return index;
335}
336
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200337static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
338 const enum rt2800_eeprom_word word)
339{
Gabor Juhos379448f2013-07-08 11:25:55 +0200340 unsigned int index;
341
342 index = rt2800_eeprom_word_index(rt2x00dev, word);
343 return rt2x00_eeprom_addr(rt2x00dev, index);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200344}
345
346static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
347 const enum rt2800_eeprom_word word, u16 *data)
348{
Gabor Juhos379448f2013-07-08 11:25:55 +0200349 unsigned int index;
350
351 index = rt2800_eeprom_word_index(rt2x00dev, word);
352 rt2x00_eeprom_read(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200353}
354
355static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
356 const enum rt2800_eeprom_word word, u16 data)
357{
Gabor Juhos379448f2013-07-08 11:25:55 +0200358 unsigned int index;
359
360 index = rt2800_eeprom_word_index(rt2x00dev, word);
361 rt2x00_eeprom_write(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200362}
363
Gabor Juhos022138c2013-07-08 11:25:54 +0200364static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
365 const enum rt2800_eeprom_word array,
366 unsigned int offset,
367 u16 *data)
368{
Gabor Juhos379448f2013-07-08 11:25:55 +0200369 unsigned int index;
370
371 index = rt2800_eeprom_word_index(rt2x00dev, array);
372 rt2x00_eeprom_read(rt2x00dev, index + offset, data);
Gabor Juhos022138c2013-07-08 11:25:54 +0200373}
374
Woody Hung16ebd602012-07-31 21:53:33 +0800375static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
376{
377 u32 reg;
378 int i, count;
379
380 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
381 if (rt2x00_get_field32(reg, WLAN_EN))
382 return 0;
383
384 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
385 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
386 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
387 rt2x00_set_field32(&reg, WLAN_EN, 1);
388 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
389
390 udelay(REGISTER_BUSY_DELAY);
391
392 count = 0;
393 do {
394 /*
395 * Check PLL_LD & XTAL_RDY.
396 */
397 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
398 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
399 if (rt2x00_get_field32(reg, PLL_LD) &&
400 rt2x00_get_field32(reg, XTAL_RDY))
401 break;
402 udelay(REGISTER_BUSY_DELAY);
403 }
404
405 if (i >= REGISTER_BUSY_COUNT) {
406
407 if (count >= 10)
408 return -EIO;
409
410 rt2800_register_write(rt2x00dev, 0x58, 0x018);
411 udelay(REGISTER_BUSY_DELAY);
412 rt2800_register_write(rt2x00dev, 0x58, 0x418);
413 udelay(REGISTER_BUSY_DELAY);
414 rt2800_register_write(rt2x00dev, 0x58, 0x618);
415 udelay(REGISTER_BUSY_DELAY);
416 count++;
417 } else {
418 count = 0;
419 }
420
421 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
422 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
423 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
424 rt2x00_set_field32(&reg, WLAN_RESET, 1);
425 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
426 udelay(10);
427 rt2x00_set_field32(&reg, WLAN_RESET, 0);
428 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
429 udelay(10);
430 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
431 } while (count != 0);
432
433 return 0;
434}
435
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100436void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
437 const u8 command, const u8 token,
438 const u8 arg0, const u8 arg1)
439{
440 u32 reg;
441
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100442 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100443 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100444 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100445 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100446 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100447
448 mutex_lock(&rt2x00dev->csr_mutex);
449
450 /*
451 * Wait until the MCU becomes available, afterwards we
452 * can safely write the new data into the register.
453 */
454 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
455 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
456 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
457 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
458 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
459 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
460
461 reg = 0;
462 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
463 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
464 }
465
466 mutex_unlock(&rt2x00dev->csr_mutex);
467}
468EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100469
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200470int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
471{
472 unsigned int i = 0;
473 u32 reg;
474
475 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
476 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
477 if (reg && reg != ~0)
478 return 0;
479 msleep(1);
480 }
481
Joe Perchesec9c4982013-04-19 08:33:40 -0700482 rt2x00_err(rt2x00dev, "Unstable hardware\n");
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200483 return -EBUSY;
484}
485EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
486
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100487int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
488{
489 unsigned int i;
490 u32 reg;
491
Helmut Schaa08e53102010-11-04 20:37:47 +0100492 /*
493 * Some devices are really slow to respond here. Wait a whole second
494 * before timing out.
495 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100496 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
497 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
498 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
499 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
500 return 0;
501
Helmut Schaa08e53102010-11-04 20:37:47 +0100502 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100503 }
504
Joe Perchesec9c4982013-04-19 08:33:40 -0700505 rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100506 return -EACCES;
507}
508EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
509
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200510void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
511{
512 u32 reg;
513
514 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
515 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
516 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
517 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
518 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
519 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
520 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
521}
522EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
523
Gabor Juhosae1b1c52013-08-16 10:23:29 +0200524void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
525 unsigned short *txwi_size,
526 unsigned short *rxwi_size)
527{
528 switch (rt2x00dev->chip.rt) {
529 case RT3593:
530 *txwi_size = TXWI_DESC_SIZE_4WORDS;
531 *rxwi_size = RXWI_DESC_SIZE_5WORDS;
532 break;
533
534 case RT5592:
535 *txwi_size = TXWI_DESC_SIZE_5WORDS;
536 *rxwi_size = RXWI_DESC_SIZE_6WORDS;
537 break;
538
539 default:
540 *txwi_size = TXWI_DESC_SIZE_4WORDS;
541 *rxwi_size = RXWI_DESC_SIZE_4WORDS;
542 break;
543 }
544}
545EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
546
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200547static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
548{
549 u16 fw_crc;
550 u16 crc;
551
552 /*
553 * The last 2 bytes in the firmware array are the crc checksum itself,
554 * this means that we should never pass those 2 bytes to the crc
555 * algorithm.
556 */
557 fw_crc = (data[len - 2] << 8 | data[len - 1]);
558
559 /*
560 * Use the crc ccitt algorithm.
561 * This will return the same value as the legacy driver which
562 * used bit ordering reversion on the both the firmware bytes
563 * before input input as well as on the final output.
564 * Obviously using crc ccitt directly is much more efficient.
565 */
566 crc = crc_ccitt(~0, data, len - 2);
567
568 /*
569 * There is a small difference between the crc-itu-t + bitrev and
570 * the crc-ccitt crc calculation. In the latter method the 2 bytes
571 * will be swapped, use swab16 to convert the crc to the correct
572 * value.
573 */
574 crc = swab16(crc);
575
576 return fw_crc == crc;
577}
578
579int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
580 const u8 *data, const size_t len)
581{
582 size_t offset = 0;
583 size_t fw_len;
584 bool multiple;
585
586 /*
587 * PCI(e) & SOC devices require firmware with a length
588 * of 8kb. USB devices require firmware files with a length
589 * of 4kb. Certain USB chipsets however require different firmware,
590 * which Ralink only provides attached to the original firmware
591 * file. Thus for USB devices, firmware files have a length
Woody Hunga89534e2012-06-13 15:01:16 +0800592 * which is a multiple of 4kb. The firmware for rt3290 chip also
593 * have a length which is a multiple of 4kb.
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200594 */
Woody Hunga89534e2012-06-13 15:01:16 +0800595 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200596 fw_len = 4096;
Woody Hunga89534e2012-06-13 15:01:16 +0800597 else
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200598 fw_len = 8192;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200599
Woody Hunga89534e2012-06-13 15:01:16 +0800600 multiple = true;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200601 /*
602 * Validate the firmware length
603 */
604 if (len != fw_len && (!multiple || (len % fw_len) != 0))
605 return FW_BAD_LENGTH;
606
607 /*
608 * Check if the chipset requires one of the upper parts
609 * of the firmware.
610 */
611 if (rt2x00_is_usb(rt2x00dev) &&
612 !rt2x00_rt(rt2x00dev, RT2860) &&
613 !rt2x00_rt(rt2x00dev, RT2872) &&
614 !rt2x00_rt(rt2x00dev, RT3070) &&
615 ((len / fw_len) == 1))
616 return FW_BAD_VERSION;
617
618 /*
619 * 8kb firmware files must be checked as if it were
620 * 2 separate firmware files.
621 */
622 while (offset < len) {
623 if (!rt2800_check_firmware_crc(data + offset, fw_len))
624 return FW_BAD_CRC;
625
626 offset += fw_len;
627 }
628
629 return FW_OK;
630}
631EXPORT_SYMBOL_GPL(rt2800_check_firmware);
632
633int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
634 const u8 *data, const size_t len)
635{
636 unsigned int i;
637 u32 reg;
Woody Hung16ebd602012-07-31 21:53:33 +0800638 int retval;
639
640 if (rt2x00_rt(rt2x00dev, RT3290)) {
641 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
642 if (retval)
643 return -EBUSY;
644 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200645
646 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200647 * If driver doesn't wake up firmware here,
648 * rt2800_load_firmware will hang forever when interface is up again.
649 */
650 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
651
652 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200653 * Wait for stable hardware.
654 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200655 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200656 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200657
Gabor Juhosadde5882011-03-03 11:46:45 +0100658 if (rt2x00_is_pci(rt2x00dev)) {
Woody Hunga89534e2012-06-13 15:01:16 +0800659 if (rt2x00_rt(rt2x00dev, RT3290) ||
660 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800661 rt2x00_rt(rt2x00dev, RT5390) ||
662 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100663 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
664 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
665 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
666 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
667 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200668 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100669 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200670
Jakub Kicinskib7e1d222012-04-03 03:40:48 +0200671 rt2800_disable_wpdma(rt2x00dev);
672
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200673 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200674 * Write firmware to the device.
675 */
676 rt2800_drv_write_firmware(rt2x00dev, data, len);
677
678 /*
679 * Wait for device to stabilize.
680 */
681 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
682 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
683 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
684 break;
685 msleep(1);
686 }
687
688 if (i == REGISTER_BUSY_COUNT) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700689 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200690 return -EBUSY;
691 }
692
693 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100694 * Disable DMA, will be reenabled later when enabling
695 * the radio.
696 */
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200697 rt2800_disable_wpdma(rt2x00dev);
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100698
699 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200700 * Initialize firmware.
701 */
702 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
703 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100704 if (rt2x00_is_usb(rt2x00dev)) {
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100705 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100706 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
707 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200708 msleep(1);
709
710 return 0;
711}
712EXPORT_SYMBOL_GPL(rt2800_load_firmware);
713
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200714void rt2800_write_tx_data(struct queue_entry *entry,
715 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200716{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200717 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200718 u32 word;
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200719 int i;
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200720
721 /*
722 * Initialize TX Info descriptor
723 */
724 rt2x00_desc_read(txwi, 0, &word);
725 rt2x00_set_field32(&word, TXWI_W0_FRAG,
726 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200727 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
728 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200729 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
730 rt2x00_set_field32(&word, TXWI_W0_TS,
731 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
732 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
733 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100734 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
735 txdesc->u.ht.mpdu_density);
736 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
737 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200738 rt2x00_set_field32(&word, TXWI_W0_BW,
739 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
740 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
741 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100742 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200743 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
744 rt2x00_desc_write(txwi, 0, word);
745
746 rt2x00_desc_read(txwi, 1, &word);
747 rt2x00_set_field32(&word, TXWI_W1_ACK,
748 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
749 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
750 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100751 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200752 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
753 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200754 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200755 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
756 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100757 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200758 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200759 rt2x00_desc_write(txwi, 1, word);
760
761 /*
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200762 * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
763 * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200764 * When TXD_W3_WIV is set to 1 it will use the IV data
765 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
766 * crypto entry in the registers should be used to encrypt the frame.
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200767 *
768 * Nulify all remaining words as well, we don't know how to program them.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200769 */
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200770 for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
771 _rt2x00_desc_write(txwi, i, 0);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200772}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200773EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200774
Helmut Schaaff6133b2010-10-09 13:34:11 +0200775static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200776{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100777 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
778 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
779 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200780 u16 eeprom;
781 u8 offset0;
782 u8 offset1;
783 u8 offset2;
784
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200785 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200786 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200787 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
788 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200789 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200790 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
791 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200792 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200793 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
794 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200795 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200796 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
797 }
798
799 /*
800 * Convert the value from the descriptor into the RSSI value
801 * If the value in the descriptor is 0, it is considered invalid
802 * and the default (extremely low) rssi value is assumed
803 */
804 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
805 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
806 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
807
808 /*
809 * mac80211 only accepts a single RSSI value. Calculating the
810 * average doesn't deliver a fair answer either since -60:-60 would
811 * be considered equally good as -50:-70 while the second is the one
812 * which gives less energy...
813 */
814 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100815 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200816}
817
818void rt2800_process_rxwi(struct queue_entry *entry,
819 struct rxdone_entry_desc *rxdesc)
820{
821 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200822 u32 word;
823
824 rt2x00_desc_read(rxwi, 0, &word);
825
826 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
827 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
828
829 rt2x00_desc_read(rxwi, 1, &word);
830
831 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
832 rxdesc->flags |= RX_FLAG_SHORT_GI;
833
834 if (rt2x00_get_field32(word, RXWI_W1_BW))
835 rxdesc->flags |= RX_FLAG_40MHZ;
836
837 /*
838 * Detect RX rate, always use MCS as signal type.
839 */
840 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
841 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
842 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
843
844 /*
845 * Mask of 0x8 bit to remove the short preamble flag.
846 */
847 if (rxdesc->rate_mode == RATE_MODE_CCK)
848 rxdesc->signal &= ~0x8;
849
850 rt2x00_desc_read(rxwi, 2, &word);
851
Ivo van Doorn74861922010-07-11 12:23:50 +0200852 /*
853 * Convert descriptor AGC value to RSSI value.
854 */
855 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200856 /*
857 * Remove RXWI descriptor from start of the buffer.
858 */
859 skb_pull(entry->skb, entry->queue->winfo_size);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200860}
861EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
862
Helmut Schaa31937c42011-09-07 20:10:02 +0200863void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200864{
865 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200866 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200867 struct txdone_entry_desc txdesc;
868 u32 word;
869 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200870 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200871
872 /*
873 * Obtain the status about this packet.
874 */
875 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200876 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200877
Helmut Schaa14433332010-10-02 11:27:03 +0200878 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200879 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
880
Helmut Schaa14433332010-10-02 11:27:03 +0200881 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200882 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
883
884 /*
885 * If a frame was meant to be sent as a single non-aggregated MPDU
886 * but ended up in an aggregate the used tx rate doesn't correlate
887 * with the one specified in the TXWI as the whole aggregate is sent
888 * with the same rate.
889 *
890 * For example: two frames are sent to rt2x00, the first one sets
891 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
892 * and requests MCS15. If the hw aggregates both frames into one
893 * AMDPU the tx status for both frames will contain MCS7 although
894 * the frame was sent successfully.
895 *
896 * Hence, replace the requested rate with the real tx rate to not
897 * confuse the rate control algortihm by providing clearly wrong
898 * data.
899 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100900 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200901 skbdesc->tx_rate_idx = real_mcs;
902 mcs = real_mcs;
903 }
Helmut Schaa14433332010-10-02 11:27:03 +0200904
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200905 if (aggr == 1 || ampdu == 1)
906 __set_bit(TXDONE_AMPDU, &txdesc.flags);
907
Helmut Schaa14433332010-10-02 11:27:03 +0200908 /*
909 * Ralink has a retry mechanism using a global fallback
910 * table. We setup this fallback table to try the immediate
911 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
912 * always contains the MCS used for the last transmission, be
913 * it successful or not.
914 */
915 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
916 /*
917 * Transmission succeeded. The number of retries is
918 * mcs - real_mcs
919 */
920 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
921 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
922 } else {
923 /*
924 * Transmission failed. The number of retries is
925 * always 7 in this case (for a total number of 8
926 * frames sent).
927 */
928 __set_bit(TXDONE_FAILURE, &txdesc.flags);
929 txdesc.retry = rt2x00dev->long_retry;
930 }
931
932 /*
933 * the frame was retried at least once
934 * -> hw used fallback rates
935 */
936 if (txdesc.retry)
937 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
938
939 rt2x00lib_txdone(entry, &txdesc);
940}
941EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
942
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200943void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
944{
945 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
946 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
947 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100948 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600949 u32 orig_reg, reg;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200950 const int txwi_desc_size = entry->queue->winfo_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200951
952 /*
953 * Disable beaconing while we are reloading the beacon data,
954 * otherwise we might be sending out invalid data.
955 */
956 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600957 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200958 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
959 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
960
961 /*
962 * Add space for the TXWI in front of the skb.
963 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200964 memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200965
966 /*
967 * Register descriptor details in skb frame descriptor.
968 */
969 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
970 skbdesc->desc = entry->skb->data;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200971 skbdesc->desc_len = txwi_desc_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200972
973 /*
974 * Add the TXWI for the beacon to the skb.
975 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200976 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200977
978 /*
979 * Dump beacon to userspace through debugfs.
980 */
981 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
982
983 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100984 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200985 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100986 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600987 if (padding_len && skb_pad(entry->skb, padding_len)) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700988 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
Seth Forsheed76dfc62011-02-14 08:52:25 -0600989 /* skb freed by skb_pad() on failure */
990 entry->skb = NULL;
991 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
992 return;
993 }
994
Gabor Juhos91a3fa32013-08-17 00:15:49 +0200995 beacon_base = HW_BEACON_BASE(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100996 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
997 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200998
999 /*
1000 * Enable beaconing again.
1001 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001002 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1003 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1004
1005 /*
1006 * Clean up beacon skb.
1007 */
1008 dev_kfree_skb_any(entry->skb);
1009 entry->skb = NULL;
1010}
Ivo van Doorn50e888e2010-07-11 12:26:12 +02001011EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001012
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001013static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001014 unsigned int index)
Helmut Schaafdb87252010-06-29 21:48:06 +02001015{
1016 int i;
Gabor Juhos0879f872013-05-01 17:17:33 +02001017 const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001018 unsigned int beacon_base;
1019
1020 beacon_base = HW_BEACON_BASE(index);
Helmut Schaafdb87252010-06-29 21:48:06 +02001021
1022 /*
1023 * For the Beacon base registers we only need to clear
1024 * the whole TXWI which (when set to 0) will invalidate
1025 * the entire beacon.
1026 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +02001027 for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
Helmut Schaafdb87252010-06-29 21:48:06 +02001028 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1029}
1030
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001031void rt2800_clear_beacon(struct queue_entry *entry)
1032{
1033 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1034 u32 reg;
1035
1036 /*
1037 * Disable beaconing while we are reloading the beacon data,
1038 * otherwise we might be sending out invalid data.
1039 */
1040 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1041 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1042 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1043
1044 /*
1045 * Clear beacon.
1046 */
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02001047 rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001048
1049 /*
1050 * Enabled beaconing again.
1051 */
1052 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1053 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1054}
1055EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1056
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001057#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1058const struct rt2x00debug rt2800_rt2x00debug = {
1059 .owner = THIS_MODULE,
1060 .csr = {
1061 .read = rt2800_register_read,
1062 .write = rt2800_register_write,
1063 .flags = RT2X00DEBUGFS_OFFSET,
1064 .word_base = CSR_REG_BASE,
1065 .word_size = sizeof(u32),
1066 .word_count = CSR_REG_SIZE / sizeof(u32),
1067 },
1068 .eeprom = {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001069 /* NOTE: The local EEPROM access functions can't
1070 * be used here, use the generic versions instead.
1071 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001072 .read = rt2x00_eeprom_read,
1073 .write = rt2x00_eeprom_write,
1074 .word_base = EEPROM_BASE,
1075 .word_size = sizeof(u16),
1076 .word_count = EEPROM_SIZE / sizeof(u16),
1077 },
1078 .bbp = {
1079 .read = rt2800_bbp_read,
1080 .write = rt2800_bbp_write,
1081 .word_base = BBP_BASE,
1082 .word_size = sizeof(u8),
1083 .word_count = BBP_SIZE / sizeof(u8),
1084 },
1085 .rf = {
1086 .read = rt2x00_rf_read,
1087 .write = rt2800_rf_write,
1088 .word_base = RF_BASE,
1089 .word_size = sizeof(u32),
1090 .word_count = RF_SIZE / sizeof(u32),
1091 },
Anisse Astierf2bd7f12012-04-19 15:53:10 +02001092 .rfcsr = {
1093 .read = rt2800_rfcsr_read,
1094 .write = rt2800_rfcsr_write,
1095 .word_base = RFCSR_BASE,
1096 .word_size = sizeof(u8),
1097 .word_count = RFCSR_SIZE / sizeof(u8),
1098 },
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001099};
1100EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1101#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1102
1103int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1104{
1105 u32 reg;
1106
Woody Hunga89534e2012-06-13 15:01:16 +08001107 if (rt2x00_rt(rt2x00dev, RT3290)) {
1108 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1109 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1110 } else {
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001111 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1112 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
Woody Hunga89534e2012-06-13 15:01:16 +08001113 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001114}
1115EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1116
1117#ifdef CONFIG_RT2X00_LIB_LEDS
1118static void rt2800_brightness_set(struct led_classdev *led_cdev,
1119 enum led_brightness brightness)
1120{
1121 struct rt2x00_led *led =
1122 container_of(led_cdev, struct rt2x00_led, led_dev);
1123 unsigned int enabled = brightness != LED_OFF;
1124 unsigned int bg_mode =
1125 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
1126 unsigned int polarity =
1127 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1128 EEPROM_FREQ_LED_POLARITY);
1129 unsigned int ledmode =
1130 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1131 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +02001132 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001133
Layne Edwards44704e52011-04-18 15:26:00 +02001134 /* Check for SoC (SOC devices don't support MCU requests) */
1135 if (rt2x00_is_soc(led->rt2x00dev)) {
1136 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1137
1138 /* Set LED Polarity */
1139 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1140
1141 /* Set LED Mode */
1142 if (led->type == LED_TYPE_RADIO) {
1143 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1144 enabled ? 3 : 0);
1145 } else if (led->type == LED_TYPE_ASSOC) {
1146 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1147 enabled ? 3 : 0);
1148 } else if (led->type == LED_TYPE_QUALITY) {
1149 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1150 enabled ? 3 : 0);
1151 }
1152
1153 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1154
1155 } else {
1156 if (led->type == LED_TYPE_RADIO) {
1157 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1158 enabled ? 0x20 : 0);
1159 } else if (led->type == LED_TYPE_ASSOC) {
1160 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1161 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1162 } else if (led->type == LED_TYPE_QUALITY) {
1163 /*
1164 * The brightness is divided into 6 levels (0 - 5),
1165 * The specs tell us the following levels:
1166 * 0, 1 ,3, 7, 15, 31
1167 * to determine the level in a simple way we can simply
1168 * work with bitshifting:
1169 * (1 << level) - 1
1170 */
1171 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1172 (1 << brightness / (LED_FULL / 6)) - 1,
1173 polarity);
1174 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001175 }
1176}
1177
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +01001178static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001179 struct rt2x00_led *led, enum led_type type)
1180{
1181 led->rt2x00dev = rt2x00dev;
1182 led->type = type;
1183 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001184 led->flags = LED_INITIALIZED;
1185}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001186#endif /* CONFIG_RT2X00_LIB_LEDS */
1187
1188/*
1189 * Configuration handlers.
1190 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001191static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1192 const u8 *address,
1193 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001194{
1195 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001196 u32 offset;
1197
1198 offset = MAC_WCID_ENTRY(wcid);
1199
1200 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1201 if (address)
1202 memcpy(wcid_entry.mac, address, ETH_ALEN);
1203
1204 rt2800_register_multiwrite(rt2x00dev, offset,
1205 &wcid_entry, sizeof(wcid_entry));
1206}
1207
1208static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1209{
1210 u32 offset;
1211 offset = MAC_WCID_ATTR_ENTRY(wcid);
1212 rt2800_register_write(rt2x00dev, offset, 0);
1213}
1214
1215static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1216 int wcid, u32 bssidx)
1217{
1218 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1219 u32 reg;
1220
1221 /*
1222 * The BSS Idx numbers is split in a main value of 3 bits,
1223 * and a extended field for adding one additional bit to the value.
1224 */
1225 rt2800_register_read(rt2x00dev, offset, &reg);
1226 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1227 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1228 (bssidx & 0x8) >> 3);
1229 rt2800_register_write(rt2x00dev, offset, reg);
1230}
1231
1232static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1233 struct rt2x00lib_crypto *crypto,
1234 struct ieee80211_key_conf *key)
1235{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001236 struct mac_iveiv_entry iveiv_entry;
1237 u32 offset;
1238 u32 reg;
1239
1240 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1241
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001242 if (crypto->cmd == SET_KEY) {
1243 rt2800_register_read(rt2x00dev, offset, &reg);
1244 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1245 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1246 /*
1247 * Both the cipher as the BSS Idx numbers are split in a main
1248 * value of 3 bits, and a extended field for adding one additional
1249 * bit to the value.
1250 */
1251 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1252 (crypto->cipher & 0x7));
1253 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1254 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001255 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1256 rt2800_register_write(rt2x00dev, offset, reg);
1257 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001258 /* Delete the cipher without touching the bssidx */
1259 rt2800_register_read(rt2x00dev, offset, &reg);
1260 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1261 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1262 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1263 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1264 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001265 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001266
1267 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1268
1269 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1270 if ((crypto->cipher == CIPHER_TKIP) ||
1271 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1272 (crypto->cipher == CIPHER_AES))
1273 iveiv_entry.iv[3] |= 0x20;
1274 iveiv_entry.iv[3] |= key->keyidx << 6;
1275 rt2800_register_multiwrite(rt2x00dev, offset,
1276 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001277}
1278
1279int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1280 struct rt2x00lib_crypto *crypto,
1281 struct ieee80211_key_conf *key)
1282{
1283 struct hw_key_entry key_entry;
1284 struct rt2x00_field32 field;
1285 u32 offset;
1286 u32 reg;
1287
1288 if (crypto->cmd == SET_KEY) {
1289 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1290
1291 memcpy(key_entry.key, crypto->key,
1292 sizeof(key_entry.key));
1293 memcpy(key_entry.tx_mic, crypto->tx_mic,
1294 sizeof(key_entry.tx_mic));
1295 memcpy(key_entry.rx_mic, crypto->rx_mic,
1296 sizeof(key_entry.rx_mic));
1297
1298 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1299 rt2800_register_multiwrite(rt2x00dev, offset,
1300 &key_entry, sizeof(key_entry));
1301 }
1302
1303 /*
1304 * The cipher types are stored over multiple registers
1305 * starting with SHARED_KEY_MODE_BASE each word will have
1306 * 32 bits and contains the cipher types for 2 bssidx each.
1307 * Using the correct defines correctly will cause overhead,
1308 * so just calculate the correct offset.
1309 */
1310 field.bit_offset = 4 * (key->hw_key_idx % 8);
1311 field.bit_mask = 0x7 << field.bit_offset;
1312
1313 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1314
1315 rt2800_register_read(rt2x00dev, offset, &reg);
1316 rt2x00_set_field32(&reg, field,
1317 (crypto->cmd == SET_KEY) * crypto->cipher);
1318 rt2800_register_write(rt2x00dev, offset, reg);
1319
1320 /*
1321 * Update WCID information
1322 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001323 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1324 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1325 crypto->bssidx);
1326 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001327
1328 return 0;
1329}
1330EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1331
Helmut Schaaa2b13282011-09-08 14:38:01 +02001332static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001333{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001334 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001335 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001336 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001337
1338 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001339 * Search for the first free WCID entry and return the corresponding
1340 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001341 *
1342 * Make sure the WCID starts _after_ the last possible shared key
1343 * entry (>32).
1344 *
1345 * Since parts of the pairwise key table might be shared with
1346 * the beacon frame buffers 6 & 7 we should only write into the
1347 * first 222 entries.
1348 */
1349 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001350 offset = MAC_WCID_ENTRY(idx);
1351 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1352 sizeof(wcid_entry));
1353 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001354 return idx;
1355 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001356
1357 /*
1358 * Use -1 to indicate that we don't have any more space in the WCID
1359 * table.
1360 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001361 return -1;
1362}
1363
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001364int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1365 struct rt2x00lib_crypto *crypto,
1366 struct ieee80211_key_conf *key)
1367{
1368 struct hw_key_entry key_entry;
1369 u32 offset;
1370
1371 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001372 /*
1373 * Allow key configuration only for STAs that are
1374 * known by the hw.
1375 */
1376 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001377 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001378 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001379
1380 memcpy(key_entry.key, crypto->key,
1381 sizeof(key_entry.key));
1382 memcpy(key_entry.tx_mic, crypto->tx_mic,
1383 sizeof(key_entry.tx_mic));
1384 memcpy(key_entry.rx_mic, crypto->rx_mic,
1385 sizeof(key_entry.rx_mic));
1386
1387 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1388 rt2800_register_multiwrite(rt2x00dev, offset,
1389 &key_entry, sizeof(key_entry));
1390 }
1391
1392 /*
1393 * Update WCID information
1394 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001395 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001396
1397 return 0;
1398}
1399EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1400
Helmut Schaaa2b13282011-09-08 14:38:01 +02001401int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1402 struct ieee80211_sta *sta)
1403{
1404 int wcid;
1405 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1406
1407 /*
1408 * Find next free WCID.
1409 */
1410 wcid = rt2800_find_wcid(rt2x00dev);
1411
1412 /*
1413 * Store selected wcid even if it is invalid so that we can
1414 * later decide if the STA is uploaded into the hw.
1415 */
1416 sta_priv->wcid = wcid;
1417
1418 /*
1419 * No space left in the device, however, we can still communicate
1420 * with the STA -> No error.
1421 */
1422 if (wcid < 0)
1423 return 0;
1424
1425 /*
1426 * Clean up WCID attributes and write STA address to the device.
1427 */
1428 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1429 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1430 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1431 rt2x00lib_get_bssidx(rt2x00dev, vif));
1432 return 0;
1433}
1434EXPORT_SYMBOL_GPL(rt2800_sta_add);
1435
1436int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1437{
1438 /*
1439 * Remove WCID entry, no need to clean the attributes as they will
1440 * get renewed when the WCID is reused.
1441 */
1442 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1443
1444 return 0;
1445}
1446EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1447
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001448void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1449 const unsigned int filter_flags)
1450{
1451 u32 reg;
1452
1453 /*
1454 * Start configuration steps.
1455 * Note that the version error will always be dropped
1456 * and broadcast frames will always be accepted since
1457 * there is no filter for it at this time.
1458 */
1459 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1460 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1461 !(filter_flags & FIF_FCSFAIL));
1462 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1463 !(filter_flags & FIF_PLCPFAIL));
1464 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1465 !(filter_flags & FIF_PROMISC_IN_BSS));
1466 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1467 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1468 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1469 !(filter_flags & FIF_ALLMULTI));
1470 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1471 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1472 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1473 !(filter_flags & FIF_CONTROL));
1474 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1475 !(filter_flags & FIF_CONTROL));
1476 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1477 !(filter_flags & FIF_CONTROL));
1478 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1479 !(filter_flags & FIF_CONTROL));
1480 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1481 !(filter_flags & FIF_CONTROL));
1482 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1483 !(filter_flags & FIF_PSPOLL));
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01001484 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
Helmut Schaa48839932011-11-24 09:13:26 +01001485 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1486 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001487 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1488 !(filter_flags & FIF_CONTROL));
1489 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1490}
1491EXPORT_SYMBOL_GPL(rt2800_config_filter);
1492
1493void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1494 struct rt2x00intf_conf *conf, const unsigned int flags)
1495{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001496 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001497 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001498
1499 if (flags & CONFIG_UPDATE_TYPE) {
1500 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001501 * Enable synchronisation.
1502 */
1503 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001504 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001505 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001506
1507 if (conf->sync == TSF_SYNC_AP_NONE) {
1508 /*
1509 * Tune beacon queue transmit parameters for AP mode
1510 */
1511 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1512 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1513 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1514 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1515 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1516 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1517 } else {
1518 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1519 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1520 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1521 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1522 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1523 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1524 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001525 }
1526
1527 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001528 if (flags & CONFIG_UPDATE_TYPE &&
1529 conf->sync == TSF_SYNC_AP_NONE) {
1530 /*
1531 * The BSSID register has to be set to our own mac
1532 * address in AP mode.
1533 */
1534 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1535 update_bssid = true;
1536 }
1537
Ivo van Doornc600c8262010-08-30 21:14:15 +02001538 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1539 reg = le32_to_cpu(conf->mac[1]);
1540 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1541 conf->mac[1] = cpu_to_le32(reg);
1542 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001543
1544 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1545 conf->mac, sizeof(conf->mac));
1546 }
1547
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001548 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c8262010-08-30 21:14:15 +02001549 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1550 reg = le32_to_cpu(conf->bssid[1]);
1551 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1552 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1553 conf->bssid[1] = cpu_to_le32(reg);
1554 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001555
1556 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1557 conf->bssid, sizeof(conf->bssid));
1558 }
1559}
1560EXPORT_SYMBOL_GPL(rt2800_config_intf);
1561
Helmut Schaa87c19152010-10-02 11:28:34 +02001562static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1563 struct rt2x00lib_erp *erp)
1564{
1565 bool any_sta_nongf = !!(erp->ht_opmode &
1566 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1567 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1568 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1569 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1570 u32 reg;
1571
1572 /* default protection rate for HT20: OFDM 24M */
1573 mm20_rate = gf20_rate = 0x4004;
1574
1575 /* default protection rate for HT40: duplicate OFDM 24M */
1576 mm40_rate = gf40_rate = 0x4084;
1577
1578 switch (protection) {
1579 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1580 /*
1581 * All STAs in this BSS are HT20/40 but there might be
1582 * STAs not supporting greenfield mode.
1583 * => Disable protection for HT transmissions.
1584 */
1585 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1586
1587 break;
1588 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1589 /*
1590 * All STAs in this BSS are HT20 or HT20/40 but there
1591 * might be STAs not supporting greenfield mode.
1592 * => Protect all HT40 transmissions.
1593 */
1594 mm20_mode = gf20_mode = 0;
1595 mm40_mode = gf40_mode = 2;
1596
1597 break;
1598 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1599 /*
1600 * Nonmember protection:
1601 * According to 802.11n we _should_ protect all
1602 * HT transmissions (but we don't have to).
1603 *
1604 * But if cts_protection is enabled we _shall_ protect
1605 * all HT transmissions using a CCK rate.
1606 *
1607 * And if any station is non GF we _shall_ protect
1608 * GF transmissions.
1609 *
1610 * We decide to protect everything
1611 * -> fall through to mixed mode.
1612 */
1613 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1614 /*
1615 * Legacy STAs are present
1616 * => Protect all HT transmissions.
1617 */
1618 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1619
1620 /*
1621 * If erp protection is needed we have to protect HT
1622 * transmissions with CCK 11M long preamble.
1623 */
1624 if (erp->cts_protection) {
1625 /* don't duplicate RTS/CTS in CCK mode */
1626 mm20_rate = mm40_rate = 0x0003;
1627 gf20_rate = gf40_rate = 0x0003;
1628 }
1629 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001630 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001631
1632 /* check for STAs not supporting greenfield mode */
1633 if (any_sta_nongf)
1634 gf20_mode = gf40_mode = 2;
1635
1636 /* Update HT protection config */
1637 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1638 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1639 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1640 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1641
1642 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1643 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1644 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1645 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1646
1647 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1648 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1649 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1650 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1651
1652 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1653 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1654 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1655 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1656}
1657
Helmut Schaa02044642010-09-08 20:56:32 +02001658void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1659 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001660{
1661 u32 reg;
1662
Helmut Schaa02044642010-09-08 20:56:32 +02001663 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1664 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1665 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1666 !!erp->short_preamble);
1667 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1668 !!erp->short_preamble);
1669 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1670 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001671
Helmut Schaa02044642010-09-08 20:56:32 +02001672 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1673 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1674 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1675 erp->cts_protection ? 2 : 0);
1676 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1677 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001678
Helmut Schaa02044642010-09-08 20:56:32 +02001679 if (changed & BSS_CHANGED_BASIC_RATES) {
1680 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1681 erp->basic_rates);
1682 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1683 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001684
Helmut Schaa02044642010-09-08 20:56:32 +02001685 if (changed & BSS_CHANGED_ERP_SLOT) {
1686 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1687 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1688 erp->slot_time);
1689 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001690
Helmut Schaa02044642010-09-08 20:56:32 +02001691 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1692 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1693 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1694 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001695
Helmut Schaa02044642010-09-08 20:56:32 +02001696 if (changed & BSS_CHANGED_BEACON_INT) {
1697 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1698 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1699 erp->beacon_int * 16);
1700 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1701 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001702
1703 if (changed & BSS_CHANGED_HT)
1704 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001705}
1706EXPORT_SYMBOL_GPL(rt2800_config_erp);
1707
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001708static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1709{
1710 u32 reg;
1711 u16 eeprom;
1712 u8 led_ctrl, led_g_mode, led_r_mode;
1713
1714 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1715 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1716 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1717 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1718 } else {
1719 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1720 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1721 }
1722 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1723
1724 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1725 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1726 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1727 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1728 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001729 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001730 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1731 if (led_ctrl == 0 || led_ctrl > 0x40) {
1732 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1733 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1734 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1735 } else {
1736 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1737 (led_g_mode << 2) | led_r_mode, 1);
1738 }
1739 }
1740}
1741
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001742static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1743 enum antenna ant)
1744{
1745 u32 reg;
1746 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1747 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1748
1749 if (rt2x00_is_pci(rt2x00dev)) {
1750 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1751 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1752 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1753 } else if (rt2x00_is_usb(rt2x00dev))
1754 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1755 eesk_pin, 0);
1756
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001757 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1758 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1759 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1760 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001761}
1762
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001763void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1764{
1765 u8 r1;
1766 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001767 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001768
1769 rt2800_bbp_read(rt2x00dev, 1, &r1);
1770 rt2800_bbp_read(rt2x00dev, 3, &r3);
1771
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001772 if (rt2x00_rt(rt2x00dev, RT3572) &&
1773 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1774 rt2800_config_3572bt_ant(rt2x00dev);
1775
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001776 /*
1777 * Configure the TX antenna.
1778 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001779 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001780 case 1:
1781 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001782 break;
1783 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001784 if (rt2x00_rt(rt2x00dev, RT3572) &&
1785 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1786 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1787 else
1788 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001789 break;
1790 case 3:
Gabor Juhos4788ac12013-07-08 16:08:21 +02001791 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001792 break;
1793 }
1794
1795 /*
1796 * Configure the RX antenna.
1797 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001798 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001799 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001800 if (rt2x00_rt(rt2x00dev, RT3070) ||
1801 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03001802 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001803 rt2x00_rt(rt2x00dev, RT3390)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001804 rt2800_eeprom_read(rt2x00dev,
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001805 EEPROM_NIC_CONF1, &eeprom);
1806 if (rt2x00_get_field16(eeprom,
1807 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1808 rt2800_set_ant_diversity(rt2x00dev,
1809 rt2x00dev->default_ant.rx);
1810 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001811 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1812 break;
1813 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001814 if (rt2x00_rt(rt2x00dev, RT3572) &&
1815 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1816 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1817 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1818 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1819 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1820 } else {
1821 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1822 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001823 break;
1824 case 3:
1825 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1826 break;
1827 }
1828
1829 rt2800_bbp_write(rt2x00dev, 3, r3);
1830 rt2800_bbp_write(rt2x00dev, 1, r1);
Gabor Juhos5cddb3c2013-07-08 16:08:22 +02001831
1832 if (rt2x00_rt(rt2x00dev, RT3593)) {
1833 if (ant->rx_chain_num == 1)
1834 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1835 else
1836 rt2800_bbp_write(rt2x00dev, 86, 0x46);
1837 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001838}
1839EXPORT_SYMBOL_GPL(rt2800_config_ant);
1840
1841static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1842 struct rt2x00lib_conf *libconf)
1843{
1844 u16 eeprom;
1845 short lna_gain;
1846
1847 if (libconf->rf.channel <= 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001848 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001849 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1850 } else if (libconf->rf.channel <= 64) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001851 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001852 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1853 } else if (libconf->rf.channel <= 128) {
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02001854 if (rt2x00_rt(rt2x00dev, RT3593)) {
1855 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1856 lna_gain = rt2x00_get_field16(eeprom,
1857 EEPROM_EXT_LNA2_A1);
1858 } else {
1859 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1860 lna_gain = rt2x00_get_field16(eeprom,
1861 EEPROM_RSSI_BG2_LNA_A1);
1862 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001863 } else {
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02001864 if (rt2x00_rt(rt2x00dev, RT3593)) {
1865 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1866 lna_gain = rt2x00_get_field16(eeprom,
1867 EEPROM_EXT_LNA2_A2);
1868 } else {
1869 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1870 lna_gain = rt2x00_get_field16(eeprom,
1871 EEPROM_RSSI_A2_LNA_A2);
1872 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001873 }
1874
1875 rt2x00dev->lna_gain = lna_gain;
1876}
1877
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001878static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1879 struct ieee80211_conf *conf,
1880 struct rf_channel *rf,
1881 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001882{
1883 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1884
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001885 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001886 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1887
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001888 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001889 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1890 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001891 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001892 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1893
1894 if (rf->channel > 14) {
1895 /*
1896 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001897 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001898 * However this means that values between 0 and 7 have
1899 * double meaning, and we should set a 7DBm boost flag.
1900 */
1901 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001902 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001903
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001904 if (info->default_power1 < 0)
1905 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001906
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001907 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001908
1909 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001910 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001911
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001912 if (info->default_power2 < 0)
1913 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001914
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001915 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001916 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001917 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1918 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001919 }
1920
1921 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1922
1923 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1924 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1925 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1926 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1927
1928 udelay(200);
1929
1930 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1931 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1932 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1933 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1934
1935 udelay(200);
1936
1937 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1938 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1939 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1940 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1941}
1942
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001943static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1944 struct ieee80211_conf *conf,
1945 struct rf_channel *rf,
1946 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001947{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001948 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001949 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001950
1951 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001952
1953 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1954 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
1955 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001956
1957 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001958 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001959 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1960
1961 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001962 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001963 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1964
Helmut Schaa5a673962010-04-23 15:54:43 +02001965 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001966 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001967 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1968
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001969 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1970 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001971 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
1972 rt2x00dev->default_ant.rx_chain_num <= 1);
1973 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
1974 rt2x00dev->default_ant.rx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001975 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001976 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
1977 rt2x00dev->default_ant.tx_chain_num <= 1);
1978 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
1979 rt2x00dev->default_ant.tx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001980 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1981
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001982 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1983 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1984 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1985 msleep(1);
1986 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1987 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1988
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001989 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1990 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1991 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1992
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001993 if (rt2x00_rt(rt2x00dev, RT3390)) {
1994 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
1995 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
1996 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001997 if (conf_is_ht40(conf)) {
1998 calib_tx = drv_data->calibration_bw40;
1999 calib_rx = drv_data->calibration_bw40;
2000 } else {
2001 calib_tx = drv_data->calibration_bw20;
2002 calib_rx = drv_data->calibration_bw20;
2003 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01002004 }
2005
2006 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
2007 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
2008 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
2009
2010 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2011 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
2012 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002013
Gertjan van Wingerde71976902010-03-24 21:42:36 +01002014 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002015 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01002016 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01002017
2018 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2019 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2020 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2021 msleep(1);
2022 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2023 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002024}
2025
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002026static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
2027 struct ieee80211_conf *conf,
2028 struct rf_channel *rf,
2029 struct channel_info *info)
2030{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002031 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002032 u8 rfcsr;
2033 u32 reg;
2034
2035 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01002036 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2037 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002038 } else {
2039 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2040 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2041 }
2042
2043 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2044 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2045
2046 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2047 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2048 if (rf->channel <= 14)
2049 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2050 else
2051 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2052 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2053
2054 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2055 if (rf->channel <= 14)
2056 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2057 else
2058 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2059 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2060
2061 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2062 if (rf->channel <= 14) {
2063 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2064 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002065 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002066 } else {
2067 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2068 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2069 (info->default_power1 & 0x3) |
2070 ((info->default_power1 & 0xC) << 1));
2071 }
2072 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2073
2074 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2075 if (rf->channel <= 14) {
2076 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2077 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002078 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002079 } else {
2080 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2081 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2082 (info->default_power2 & 0x3) |
2083 ((info->default_power2 & 0xC) << 1));
2084 }
2085 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2086
2087 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002088 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2089 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2090 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2091 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01002092 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2093 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002094 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
2095 if (rf->channel <= 14) {
2096 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2097 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2098 }
2099 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2100 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2101 } else {
2102 switch (rt2x00dev->default_ant.tx_chain_num) {
2103 case 1:
2104 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2105 case 2:
2106 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2107 break;
2108 }
2109
2110 switch (rt2x00dev->default_ant.rx_chain_num) {
2111 case 1:
2112 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2113 case 2:
2114 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2115 break;
2116 }
2117 }
2118 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2119
2120 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2121 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2122 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2123
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002124 if (conf_is_ht40(conf)) {
2125 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2126 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2127 } else {
2128 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2129 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2130 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002131
2132 if (rf->channel <= 14) {
2133 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2134 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2135 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2136 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2137 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002138 rfcsr = 0x4c;
2139 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2140 drv_data->txmixer_gain_24g);
2141 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002142 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2143 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2144 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2145 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2146 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2147 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2148 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2149 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01002150 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2151 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2152 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2153 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2154 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2155 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002156 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2157 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2158 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2159 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002160 rfcsr = 0x7a;
2161 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2162 drv_data->txmixer_gain_5g);
2163 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002164 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2165 if (rf->channel <= 64) {
2166 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2167 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2168 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2169 } else if (rf->channel <= 128) {
2170 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2171 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2172 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2173 } else {
2174 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2175 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2176 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2177 }
2178 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2179 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2180 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2181 }
2182
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002183 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2184 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002185 if (rf->channel <= 14)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002186 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002187 else
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002188 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2189 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002190
2191 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2192 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2193 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2194}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002195
Gabor Juhosf42b0462013-07-08 16:08:30 +02002196static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
2197 struct ieee80211_conf *conf,
2198 struct rf_channel *rf,
2199 struct channel_info *info)
2200{
2201 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2202 u8 txrx_agc_fc;
2203 u8 txrx_h20m;
2204 u8 rfcsr;
2205 u8 bbp;
2206 const bool txbf_enabled = false; /* TODO */
2207
2208 /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
2209 rt2800_bbp_read(rt2x00dev, 109, &bbp);
2210 rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
2211 rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
2212 rt2800_bbp_write(rt2x00dev, 109, bbp);
2213
2214 rt2800_bbp_read(rt2x00dev, 110, &bbp);
2215 rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
2216 rt2800_bbp_write(rt2x00dev, 110, bbp);
2217
2218 if (rf->channel <= 14) {
2219 /* Restore BBP 25 & 26 for 2.4 GHz */
2220 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2221 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2222 } else {
2223 /* Hard code BBP 25 & 26 for 5GHz */
2224
2225 /* Enable IQ Phase correction */
2226 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2227 /* Setup IQ Phase correction value */
2228 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2229 }
2230
2231 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2232 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
2233
2234 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2235 rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
2236 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2237
2238 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2239 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
2240 if (rf->channel <= 14)
2241 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
2242 else
2243 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
2244 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2245
2246 rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
2247 if (rf->channel <= 14) {
2248 rfcsr = 0;
2249 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2250 info->default_power1 & 0x1f);
2251 } else {
2252 if (rt2x00_is_usb(rt2x00dev))
2253 rfcsr = 0x40;
2254
2255 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2256 ((info->default_power1 & 0x18) << 1) |
2257 (info->default_power1 & 7));
2258 }
2259 rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
2260
2261 rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
2262 if (rf->channel <= 14) {
2263 rfcsr = 0;
2264 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2265 info->default_power2 & 0x1f);
2266 } else {
2267 if (rt2x00_is_usb(rt2x00dev))
2268 rfcsr = 0x40;
2269
2270 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2271 ((info->default_power2 & 0x18) << 1) |
2272 (info->default_power2 & 7));
2273 }
2274 rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
2275
2276 rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
2277 if (rf->channel <= 14) {
2278 rfcsr = 0;
2279 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2280 info->default_power3 & 0x1f);
2281 } else {
2282 if (rt2x00_is_usb(rt2x00dev))
2283 rfcsr = 0x40;
2284
2285 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2286 ((info->default_power3 & 0x18) << 1) |
2287 (info->default_power3 & 7));
2288 }
2289 rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
2290
2291 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2292 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2293 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2294 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2295 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2296 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2297 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2298 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2299 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2300
2301 switch (rt2x00dev->default_ant.tx_chain_num) {
2302 case 3:
2303 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2304 /* fallthrough */
2305 case 2:
2306 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2307 /* fallthrough */
2308 case 1:
2309 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2310 break;
2311 }
2312
2313 switch (rt2x00dev->default_ant.rx_chain_num) {
2314 case 3:
2315 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2316 /* fallthrough */
2317 case 2:
2318 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2319 /* fallthrough */
2320 case 1:
2321 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2322 break;
2323 }
2324 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2325
2326 /* TODO: frequency calibration? */
2327
2328 if (conf_is_ht40(conf)) {
2329 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
2330 RFCSR24_TX_AGC_FC);
2331 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
2332 RFCSR24_TX_H20M);
2333 } else {
2334 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
2335 RFCSR24_TX_AGC_FC);
2336 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
2337 RFCSR24_TX_H20M);
2338 }
2339
2340 /* NOTE: the reference driver does not writes the new value
2341 * back to RFCSR 32
2342 */
2343 rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
2344 rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
2345
2346 if (rf->channel <= 14)
2347 rfcsr = 0xa0;
2348 else
2349 rfcsr = 0x80;
2350 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2351
2352 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2353 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
2354 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
2355 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2356
2357 /* Band selection */
2358 rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
2359 if (rf->channel <= 14)
2360 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
2361 else
2362 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
2363 rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
2364
2365 rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
2366 if (rf->channel <= 14)
2367 rfcsr = 0x3c;
2368 else
2369 rfcsr = 0x20;
2370 rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
2371
2372 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2373 if (rf->channel <= 14)
2374 rfcsr = 0x1a;
2375 else
2376 rfcsr = 0x12;
2377 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2378
2379 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2380 if (rf->channel >= 1 && rf->channel <= 14)
2381 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2382 else if (rf->channel >= 36 && rf->channel <= 64)
2383 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2384 else if (rf->channel >= 100 && rf->channel <= 128)
2385 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2386 else
2387 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2388 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2389
2390 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2391 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
2392 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2393
2394 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
2395
2396 if (rf->channel <= 14) {
2397 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
2398 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2399 } else {
2400 rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
2401 rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
2402 }
2403
2404 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2405 rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
2406 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2407
2408 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2409 if (rf->channel <= 14) {
2410 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
2411 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
2412 } else {
2413 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
2414 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
2415 }
2416 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2417
2418 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2419 if (rf->channel <= 14)
2420 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
2421 else
2422 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
2423
2424 if (txbf_enabled)
2425 rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
2426
2427 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2428
2429 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2430 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
2431 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2432
2433 rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
2434 if (rf->channel <= 14)
2435 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
2436 else
2437 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
2438 rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
2439
2440 if (rf->channel <= 14) {
2441 rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
2442 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
2443 } else {
2444 rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
2445 rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
2446 }
2447
2448 /* Initiate VCO calibration */
2449 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2450 if (rf->channel <= 14) {
2451 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2452 } else {
2453 rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
2454 rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
2455 rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
2456 rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
2457 rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
2458 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2459 }
2460 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2461
2462 if (rf->channel >= 1 && rf->channel <= 14) {
2463 rfcsr = 0x23;
2464 if (txbf_enabled)
2465 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2466 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2467
2468 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
2469 } else if (rf->channel >= 36 && rf->channel <= 64) {
2470 rfcsr = 0x36;
2471 if (txbf_enabled)
2472 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2473 rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
2474
2475 rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
2476 } else if (rf->channel >= 100 && rf->channel <= 128) {
2477 rfcsr = 0x32;
2478 if (txbf_enabled)
2479 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2480 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2481
2482 rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
2483 } else {
2484 rfcsr = 0x30;
2485 if (txbf_enabled)
2486 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2487 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2488
2489 rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
2490 }
2491}
2492
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002493#define POWER_BOUND 0x27
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002494#define POWER_BOUND_5G 0x2b
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002495#define FREQ_OFFSET_BOUND 0x5f
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002496
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002497static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
2498{
Gabor Juhosc1fada42013-08-17 14:09:28 +02002499 u8 freq_offset;
Gabor Juhos6af1bdc2013-08-17 14:09:29 +02002500 u8 rfcsr, prev_rfcsr;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002501
Gabor Juhosc1fada42013-08-17 14:09:28 +02002502 freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
2503 freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
2504
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002505 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
Gabor Juhos6af1bdc2013-08-17 14:09:29 +02002506 prev_rfcsr = rfcsr;
2507
Gabor Juhosc1fada42013-08-17 14:09:28 +02002508 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
Gabor Juhos6af1bdc2013-08-17 14:09:29 +02002509 if (rfcsr == prev_rfcsr)
2510 return;
2511
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002512 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2513}
2514
Woody Hunga89534e2012-06-13 15:01:16 +08002515static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2516 struct ieee80211_conf *conf,
2517 struct rf_channel *rf,
2518 struct channel_info *info)
2519{
2520 u8 rfcsr;
2521
2522 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2523 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2524 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2525 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2526 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2527
2528 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002529 if (info->default_power1 > POWER_BOUND)
2530 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Woody Hunga89534e2012-06-13 15:01:16 +08002531 else
2532 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2533 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2534
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002535 rt2800_adjust_freq_offset(rt2x00dev);
Woody Hunga89534e2012-06-13 15:01:16 +08002536
2537 if (rf->channel <= 14) {
2538 if (rf->channel == 6)
2539 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2540 else
2541 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2542
2543 if (rf->channel >= 1 && rf->channel <= 6)
2544 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2545 else if (rf->channel >= 7 && rf->channel <= 11)
2546 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2547 else if (rf->channel >= 12 && rf->channel <= 14)
2548 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2549 }
2550}
2551
Daniel Golle03839952012-09-09 14:24:39 +03002552static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2553 struct ieee80211_conf *conf,
2554 struct rf_channel *rf,
2555 struct channel_info *info)
2556{
2557 u8 rfcsr;
2558
2559 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2560 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2561
2562 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2563 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2564 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2565
2566 if (info->default_power1 > POWER_BOUND)
2567 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2568 else
2569 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2570
2571 if (info->default_power2 > POWER_BOUND)
2572 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2573 else
2574 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2575
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002576 rt2800_adjust_freq_offset(rt2x00dev);
Daniel Golle03839952012-09-09 14:24:39 +03002577
2578 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2579 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2580 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2581
2582 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2583 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2584 else
2585 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2586
2587 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2588 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2589 else
2590 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2591
2592 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2593 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2594
2595 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2596
2597 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2598}
2599
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002600static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01002601 struct ieee80211_conf *conf,
2602 struct rf_channel *rf,
2603 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002604{
Gabor Juhosadde5882011-03-03 11:46:45 +01002605 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002606
Gabor Juhosadde5882011-03-03 11:46:45 +01002607 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2608 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2609 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2610 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2611 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002612
Gabor Juhosadde5882011-03-03 11:46:45 +01002613 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002614 if (info->default_power1 > POWER_BOUND)
2615 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Gabor Juhosadde5882011-03-03 11:46:45 +01002616 else
2617 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2618 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002619
Zero.Lincff3d1f2012-05-29 16:11:09 +08002620 if (rt2x00_rt(rt2x00dev, RT5392)) {
2621 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002622 if (info->default_power1 > POWER_BOUND)
2623 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002624 else
2625 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2626 info->default_power2);
2627 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2628 }
2629
Gabor Juhosadde5882011-03-03 11:46:45 +01002630 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002631 if (rt2x00_rt(rt2x00dev, RT5392)) {
2632 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2633 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2634 }
Gabor Juhosadde5882011-03-03 11:46:45 +01002635 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2636 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2637 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2638 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2639 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002640
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002641 rt2800_adjust_freq_offset(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002642
Gabor Juhosadde5882011-03-03 11:46:45 +01002643 if (rf->channel <= 14) {
2644 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002645
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02002646 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002647 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2648 /* r55/r59 value array of channel 1~14 */
2649 static const char r55_bt_rev[] = {0x83, 0x83,
2650 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2651 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2652 static const char r59_bt_rev[] = {0x0e, 0x0e,
2653 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2654 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002655
Gabor Juhosadde5882011-03-03 11:46:45 +01002656 rt2800_rfcsr_write(rt2x00dev, 55,
2657 r55_bt_rev[idx]);
2658 rt2800_rfcsr_write(rt2x00dev, 59,
2659 r59_bt_rev[idx]);
2660 } else {
2661 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2662 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2663 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002664
Gabor Juhosadde5882011-03-03 11:46:45 +01002665 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2666 }
2667 } else {
2668 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2669 static const char r55_nonbt_rev[] = {0x23, 0x23,
2670 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2671 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2672 static const char r59_nonbt_rev[] = {0x07, 0x07,
2673 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2674 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002675
Gabor Juhosadde5882011-03-03 11:46:45 +01002676 rt2800_rfcsr_write(rt2x00dev, 55,
2677 r55_nonbt_rev[idx]);
2678 rt2800_rfcsr_write(rt2x00dev, 59,
2679 r59_nonbt_rev[idx]);
John Li2ed71882012-02-17 17:33:06 +08002680 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01002681 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002682 static const char r59_non_bt[] = {0x8f, 0x8f,
2683 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2684 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002685
Gabor Juhosadde5882011-03-03 11:46:45 +01002686 rt2800_rfcsr_write(rt2x00dev, 59,
2687 r59_non_bt[idx]);
2688 }
2689 }
2690 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002691}
2692
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002693static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2694 struct ieee80211_conf *conf,
2695 struct rf_channel *rf,
2696 struct channel_info *info)
2697{
2698 u8 rfcsr, ep_reg;
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002699 u32 reg;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002700 int power_bound;
2701
2702 /* TODO */
2703 const bool is_11b = false;
2704 const bool is_type_ep = false;
2705
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002706 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2707 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2708 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2709 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002710
2711 /* Order of values on rf_channel entry: N, K, mod, R */
2712 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2713
2714 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2715 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2716 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2717 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2718 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2719
2720 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2721 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2722 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2723 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2724
2725 if (rf->channel <= 14) {
2726 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2727 /* FIXME: RF11 owerwrite ? */
2728 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2729 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2730 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2731 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2732 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2733 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2734 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2735 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2736 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2737 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2738 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2739 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2740 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2741 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2742 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2743 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2744 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2745 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2746 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2747 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2748 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2749 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2750 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2751 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2752 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2753 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2754 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2755 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2756
2757 /* TODO RF27 <- tssi */
2758
2759 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2760 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2761 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2762
2763 if (is_11b) {
2764 /* CCK */
2765 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2766 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2767 if (is_type_ep)
2768 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2769 else
2770 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2771 } else {
2772 /* OFDM */
2773 if (is_type_ep)
2774 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2775 else
2776 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2777 }
2778
2779 power_bound = POWER_BOUND;
2780 ep_reg = 0x2;
2781 } else {
2782 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2783 /* FIMXE: RF11 overwrite */
2784 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2785 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2786 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2787 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2788 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2789 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2790 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2791 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2792 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2793 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2794 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2795 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2796 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2797 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2798
2799 /* TODO RF27 <- tssi */
2800
2801 if (rf->channel >= 36 && rf->channel <= 64) {
2802
2803 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2804 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2805 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2806 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2807 if (rf->channel <= 50)
2808 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2809 else if (rf->channel >= 52)
2810 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2811 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2812 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2813 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2814 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2815 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2816 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2817 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2818 if (rf->channel <= 50) {
2819 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2820 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2821 } else if (rf->channel >= 52) {
2822 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2823 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2824 }
2825
2826 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2827 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2828 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2829
2830 } else if (rf->channel >= 100 && rf->channel <= 165) {
2831
2832 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2833 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2834 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2835 if (rf->channel <= 153) {
2836 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2837 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2838 } else if (rf->channel >= 155) {
2839 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2840 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2841 }
2842 if (rf->channel <= 138) {
2843 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2844 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2845 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2846 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2847 } else if (rf->channel >= 140) {
2848 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2849 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2850 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2851 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2852 }
2853 if (rf->channel <= 124)
2854 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2855 else if (rf->channel >= 126)
2856 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2857 if (rf->channel <= 138)
2858 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2859 else if (rf->channel >= 140)
2860 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2861 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2862 if (rf->channel <= 138)
2863 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2864 else if (rf->channel >= 140)
2865 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2866 if (rf->channel <= 128)
2867 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2868 else if (rf->channel >= 130)
2869 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2870 if (rf->channel <= 116)
2871 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2872 else if (rf->channel >= 118)
2873 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2874 if (rf->channel <= 138)
2875 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2876 else if (rf->channel >= 140)
2877 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2878 if (rf->channel <= 116)
2879 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2880 else if (rf->channel >= 118)
2881 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2882 }
2883
2884 power_bound = POWER_BOUND_5G;
2885 ep_reg = 0x3;
2886 }
2887
2888 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2889 if (info->default_power1 > power_bound)
2890 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2891 else
2892 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2893 if (is_type_ep)
2894 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2895 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2896
2897 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Gabor Juhos0847beb2013-06-25 22:57:29 +02002898 if (info->default_power2 > power_bound)
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002899 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2900 else
2901 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2902 if (is_type_ep)
2903 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2904 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2905
2906 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2907 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2908 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2909
2910 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2911 rt2x00dev->default_ant.tx_chain_num >= 1);
2912 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2913 rt2x00dev->default_ant.tx_chain_num == 2);
2914 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2915
2916 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2917 rt2x00dev->default_ant.rx_chain_num >= 1);
2918 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2919 rt2x00dev->default_ant.rx_chain_num == 2);
2920 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2921
2922 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2923 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2924
2925 if (conf_is_ht40(conf))
2926 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2927 else
2928 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2929
2930 if (!is_11b) {
2931 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2932 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2933 }
2934
2935 /* TODO proper frequency adjustment */
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002936 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002937
2938 /* TODO merge with others */
2939 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2940 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2941 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002942
2943 /* BBP settings */
2944 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2945 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2946 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2947
2948 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2949 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2950 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2951 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2952
2953 /* GLRT band configuration */
2954 rt2800_bbp_write(rt2x00dev, 195, 128);
2955 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2956 rt2800_bbp_write(rt2x00dev, 195, 129);
2957 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2958 rt2800_bbp_write(rt2x00dev, 195, 130);
2959 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2960 rt2800_bbp_write(rt2x00dev, 195, 131);
2961 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
2962 rt2800_bbp_write(rt2x00dev, 195, 133);
2963 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
2964 rt2800_bbp_write(rt2x00dev, 195, 124);
2965 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002966}
2967
Stanislaw Gruszka5bc2dd02013-03-16 19:19:47 +01002968static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
2969 const unsigned int word,
2970 const u8 value)
2971{
2972 u8 chain, reg;
2973
2974 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
2975 rt2800_bbp_read(rt2x00dev, 27, &reg);
2976 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
2977 rt2800_bbp_write(rt2x00dev, 27, reg);
2978
2979 rt2800_bbp_write(rt2x00dev, word, value);
2980 }
2981}
2982
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002983static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
2984{
2985 u8 cal;
2986
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002987 /* TX0 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002988 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002989 if (channel <= 14)
2990 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
2991 else if (channel >= 36 && channel <= 64)
2992 cal = rt2x00_eeprom_byte(rt2x00dev,
2993 EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
2994 else if (channel >= 100 && channel <= 138)
2995 cal = rt2x00_eeprom_byte(rt2x00dev,
2996 EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
2997 else if (channel >= 140 && channel <= 165)
2998 cal = rt2x00_eeprom_byte(rt2x00dev,
2999 EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
3000 else
3001 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003002 rt2800_bbp_write(rt2x00dev, 159, cal);
3003
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003004 /* TX0 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003005 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003006 if (channel <= 14)
3007 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
3008 else if (channel >= 36 && channel <= 64)
3009 cal = rt2x00_eeprom_byte(rt2x00dev,
3010 EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
3011 else if (channel >= 100 && channel <= 138)
3012 cal = rt2x00_eeprom_byte(rt2x00dev,
3013 EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
3014 else if (channel >= 140 && channel <= 165)
3015 cal = rt2x00_eeprom_byte(rt2x00dev,
3016 EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
3017 else
3018 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003019 rt2800_bbp_write(rt2x00dev, 159, cal);
3020
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003021 /* TX1 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003022 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003023 if (channel <= 14)
3024 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
3025 else if (channel >= 36 && channel <= 64)
3026 cal = rt2x00_eeprom_byte(rt2x00dev,
3027 EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
3028 else if (channel >= 100 && channel <= 138)
3029 cal = rt2x00_eeprom_byte(rt2x00dev,
3030 EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
3031 else if (channel >= 140 && channel <= 165)
3032 cal = rt2x00_eeprom_byte(rt2x00dev,
3033 EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
3034 else
3035 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003036 rt2800_bbp_write(rt2x00dev, 159, cal);
3037
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003038 /* TX1 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003039 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003040 if (channel <= 14)
3041 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
3042 else if (channel >= 36 && channel <= 64)
3043 cal = rt2x00_eeprom_byte(rt2x00dev,
3044 EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
3045 else if (channel >= 100 && channel <= 138)
3046 cal = rt2x00_eeprom_byte(rt2x00dev,
3047 EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
3048 else if (channel >= 140 && channel <= 165)
3049 cal = rt2x00_eeprom_byte(rt2x00dev,
3050 EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
3051 else
3052 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003053 rt2800_bbp_write(rt2x00dev, 159, cal);
3054
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003055 /* FIXME: possible RX0, RX1 callibration ? */
3056
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003057 /* RF IQ compensation control */
3058 rt2800_bbp_write(rt2x00dev, 158, 0x04);
3059 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
3060 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3061
3062 /* RF IQ imbalance compensation control */
3063 rt2800_bbp_write(rt2x00dev, 158, 0x03);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01003064 cal = rt2x00_eeprom_byte(rt2x00dev,
3065 EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003066 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3067}
3068
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003069static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
3070 unsigned int channel,
3071 char txpower)
3072{
Gabor Juhosfc739cf2013-07-08 16:08:24 +02003073 if (rt2x00_rt(rt2x00dev, RT3593))
3074 txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
3075
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003076 if (channel <= 14)
3077 return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
Gabor Juhosfc739cf2013-07-08 16:08:24 +02003078
3079 if (rt2x00_rt(rt2x00dev, RT3593))
3080 return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
3081 MAX_A_TXPOWER_3593);
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003082 else
3083 return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
3084}
3085
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003086static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
3087 struct ieee80211_conf *conf,
3088 struct rf_channel *rf,
3089 struct channel_info *info)
3090{
3091 u32 reg;
3092 unsigned int tx_pin;
Woody Hunga89534e2012-06-13 15:01:16 +08003093 u8 bbp, rfcsr;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003094
Gabor Juhos97aa03f2013-07-08 16:08:23 +02003095 info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3096 info->default_power1);
3097 info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3098 info->default_power2);
Gabor Juhosc0a14362013-07-08 16:08:28 +02003099 if (rt2x00dev->default_ant.tx_chain_num > 2)
3100 info->default_power3 =
3101 rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3102 info->default_power3);
Ivo van Doorn46323e12010-08-23 19:55:43 +02003103
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003104 switch (rt2x00dev->chip.rf) {
3105 case RF2020:
3106 case RF3020:
3107 case RF3021:
3108 case RF3022:
3109 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02003110 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003111 break;
3112 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003113 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003114 break;
Gabor Juhosf42b0462013-07-08 16:08:30 +02003115 case RF3053:
3116 rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
3117 break;
Woody Hunga89534e2012-06-13 15:01:16 +08003118 case RF3290:
3119 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
3120 break;
Daniel Golle03839952012-09-09 14:24:39 +03003121 case RF3322:
3122 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
3123 break;
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02003124 case RF5360:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003125 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08003126 case RF5372:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003127 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08003128 case RF5392:
Gabor Juhosadde5882011-03-03 11:46:45 +01003129 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003130 break;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01003131 case RF5592:
3132 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
3133 break;
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003134 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02003135 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01003136 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003137
Woody Hunga89534e2012-06-13 15:01:16 +08003138 if (rt2x00_rf(rt2x00dev, RF3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03003139 rt2x00_rf(rt2x00dev, RF3322) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003140 rt2x00_rf(rt2x00dev, RF5360) ||
3141 rt2x00_rf(rt2x00dev, RF5370) ||
3142 rt2x00_rf(rt2x00dev, RF5372) ||
3143 rt2x00_rf(rt2x00dev, RF5390) ||
3144 rt2x00_rf(rt2x00dev, RF5392)) {
3145 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3146 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
3147 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
3148 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3149
3150 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01003151 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08003152 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3153 }
3154
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003155 /*
3156 * Change BBP settings
3157 */
Daniel Golle03839952012-09-09 14:24:39 +03003158 if (rt2x00_rt(rt2x00dev, RT3352)) {
3159 rt2800_bbp_write(rt2x00dev, 27, 0x0);
Daniel Gollecf193f62012-10-04 01:20:41 +02003160 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03003161 rt2800_bbp_write(rt2x00dev, 27, 0x20);
Daniel Gollecf193f62012-10-04 01:20:41 +02003162 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003163 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
3164 if (rf->channel > 14) {
3165 /* Disable CCK Packet detection on 5GHz */
3166 rt2800_bbp_write(rt2x00dev, 70, 0x00);
3167 } else {
3168 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3169 }
3170
3171 if (conf_is_ht40(conf))
3172 rt2800_bbp_write(rt2x00dev, 105, 0x04);
3173 else
3174 rt2800_bbp_write(rt2x00dev, 105, 0x34);
3175
3176 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3177 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3178 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3179 rt2800_bbp_write(rt2x00dev, 77, 0x98);
Daniel Golle03839952012-09-09 14:24:39 +03003180 } else {
3181 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3182 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3183 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3184 rt2800_bbp_write(rt2x00dev, 86, 0);
3185 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003186
3187 if (rf->channel <= 14) {
John Li2ed71882012-02-17 17:33:06 +08003188 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01003189 !rt2x00_rt(rt2x00dev, RT5392)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003190 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
3191 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01003192 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3193 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3194 } else {
Gabor Juhosf42b0462013-07-08 16:08:30 +02003195 if (rt2x00_rt(rt2x00dev, RT3593))
3196 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3197 else
3198 rt2800_bbp_write(rt2x00dev, 82, 0x84);
Gabor Juhosadde5882011-03-03 11:46:45 +01003199 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3200 }
Gabor Juhosf42b0462013-07-08 16:08:30 +02003201 if (rt2x00_rt(rt2x00dev, RT3593))
3202 rt2800_bbp_write(rt2x00dev, 83, 0x8a);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003203 }
Gabor Juhosf42b0462013-07-08 16:08:30 +02003204
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003205 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003206 if (rt2x00_rt(rt2x00dev, RT3572))
3207 rt2800_bbp_write(rt2x00dev, 82, 0x94);
Gabor Juhosf42b0462013-07-08 16:08:30 +02003208 else if (rt2x00_rt(rt2x00dev, RT3593))
3209 rt2800_bbp_write(rt2x00dev, 82, 0x82);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003210 else
3211 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003212
Gabor Juhosf42b0462013-07-08 16:08:30 +02003213 if (rt2x00_rt(rt2x00dev, RT3593))
3214 rt2800_bbp_write(rt2x00dev, 83, 0x9a);
3215
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003216 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003217 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3218 else
3219 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3220 }
3221
3222 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02003223 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003224 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
3225 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
3226 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
3227
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003228 if (rt2x00_rt(rt2x00dev, RT3572))
3229 rt2800_rfcsr_write(rt2x00dev, 8, 0);
3230
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003231 tx_pin = 0;
3232
Gabor Juhosbb16d482013-06-24 23:03:24 +02003233 switch (rt2x00dev->default_ant.tx_chain_num) {
3234 case 3:
3235 /* Turn on tertiary PAs */
3236 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
3237 rf->channel > 14);
3238 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
3239 rf->channel <= 14);
3240 /* fall-through */
3241 case 2:
3242 /* Turn on secondary PAs */
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02003243 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
3244 rf->channel > 14);
3245 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
3246 rf->channel <= 14);
Gabor Juhosbb16d482013-06-24 23:03:24 +02003247 /* fall-through */
3248 case 1:
3249 /* Turn on primary PAs */
3250 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
3251 rf->channel > 14);
3252 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
3253 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3254 else
3255 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
3256 rf->channel <= 14);
3257 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003258 }
3259
Gabor Juhosbb16d482013-06-24 23:03:24 +02003260 switch (rt2x00dev->default_ant.rx_chain_num) {
3261 case 3:
3262 /* Turn on tertiary LNAs */
3263 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
3264 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
3265 /* fall-through */
3266 case 2:
3267 /* Turn on secondary LNAs */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003268 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
3269 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
Gabor Juhosbb16d482013-06-24 23:03:24 +02003270 /* fall-through */
3271 case 1:
3272 /* Turn on primary LNAs */
3273 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
3274 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
3275 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003276 }
3277
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003278 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
3279 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003280
3281 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3282
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003283 if (rt2x00_rt(rt2x00dev, RT3572))
3284 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
3285
Gabor Juhosf42b0462013-07-08 16:08:30 +02003286 if (rt2x00_rt(rt2x00dev, RT3593)) {
3287 if (rt2x00_is_usb(rt2x00dev)) {
3288 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
3289
3290 /* Band selection. GPIO #8 controls all paths */
3291 rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
3292 if (rf->channel <= 14)
3293 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
3294 else
3295 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
3296
3297 rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3298 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
3299
3300 /* LNA PE control.
3301 * GPIO #4 controls PE0 and PE1,
3302 * GPIO #7 controls PE2
3303 */
3304 rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
3305 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
3306
3307 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
3308 }
3309
3310 /* AGC init */
3311 if (rf->channel <= 14)
3312 reg = 0x1c + 2 * rt2x00dev->lna_gain;
3313 else
3314 reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3315
3316 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3317
3318 usleep_range(1000, 1500);
3319 }
3320
Stanislaw Gruszka68031412013-03-16 19:19:44 +01003321 if (rt2x00_rt(rt2x00dev, RT5592)) {
3322 rt2800_bbp_write(rt2x00dev, 195, 141);
3323 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
3324
Stanislaw Gruszka8ba0ebf2013-03-16 19:19:48 +01003325 /* AGC init */
3326 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
3327 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3328
Stanislaw Gruszka87561302013-03-16 19:19:45 +01003329 rt2800_iq_calibrate(rt2x00dev, rf->channel);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01003330 }
3331
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003332 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3333 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
3334 rt2800_bbp_write(rt2x00dev, 4, bbp);
3335
3336 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02003337 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003338 rt2800_bbp_write(rt2x00dev, 3, bbp);
3339
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003340 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003341 if (conf_is_ht40(conf)) {
3342 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
3343 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3344 rt2800_bbp_write(rt2x00dev, 73, 0x16);
3345 } else {
3346 rt2800_bbp_write(rt2x00dev, 69, 0x16);
3347 rt2800_bbp_write(rt2x00dev, 70, 0x08);
3348 rt2800_bbp_write(rt2x00dev, 73, 0x11);
3349 }
3350 }
3351
3352 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01003353
3354 /*
3355 * Clear channel statistic counters
3356 */
3357 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
3358 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
3359 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Daniel Golle03839952012-09-09 14:24:39 +03003360
3361 /*
3362 * Clear update flag
3363 */
3364 if (rt2x00_rt(rt2x00dev, RT3352)) {
3365 rt2800_bbp_read(rt2x00dev, 49, &bbp);
3366 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
3367 rt2800_bbp_write(rt2x00dev, 49, bbp);
3368 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003369}
3370
Helmut Schaa9e33a352011-03-28 13:33:40 +02003371static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
3372{
3373 u8 tssi_bounds[9];
3374 u8 current_tssi;
3375 u16 eeprom;
3376 u8 step;
3377 int i;
3378
3379 /*
3380 * Read TSSI boundaries for temperature compensation from
3381 * the EEPROM.
3382 *
3383 * Array idx 0 1 2 3 4 5 6 7 8
3384 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
3385 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
3386 */
3387 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003388 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003389 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3390 EEPROM_TSSI_BOUND_BG1_MINUS4);
3391 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3392 EEPROM_TSSI_BOUND_BG1_MINUS3);
3393
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003394 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003395 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3396 EEPROM_TSSI_BOUND_BG2_MINUS2);
3397 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3398 EEPROM_TSSI_BOUND_BG2_MINUS1);
3399
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003400 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003401 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3402 EEPROM_TSSI_BOUND_BG3_REF);
3403 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3404 EEPROM_TSSI_BOUND_BG3_PLUS1);
3405
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003406 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003407 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3408 EEPROM_TSSI_BOUND_BG4_PLUS2);
3409 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3410 EEPROM_TSSI_BOUND_BG4_PLUS3);
3411
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003412 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003413 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3414 EEPROM_TSSI_BOUND_BG5_PLUS4);
3415
3416 step = rt2x00_get_field16(eeprom,
3417 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
3418 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003419 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003420 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3421 EEPROM_TSSI_BOUND_A1_MINUS4);
3422 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3423 EEPROM_TSSI_BOUND_A1_MINUS3);
3424
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003425 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003426 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3427 EEPROM_TSSI_BOUND_A2_MINUS2);
3428 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3429 EEPROM_TSSI_BOUND_A2_MINUS1);
3430
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003431 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003432 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3433 EEPROM_TSSI_BOUND_A3_REF);
3434 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3435 EEPROM_TSSI_BOUND_A3_PLUS1);
3436
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003437 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003438 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3439 EEPROM_TSSI_BOUND_A4_PLUS2);
3440 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3441 EEPROM_TSSI_BOUND_A4_PLUS3);
3442
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003443 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003444 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3445 EEPROM_TSSI_BOUND_A5_PLUS4);
3446
3447 step = rt2x00_get_field16(eeprom,
3448 EEPROM_TSSI_BOUND_A5_AGC_STEP);
3449 }
3450
3451 /*
3452 * Check if temperature compensation is supported.
3453 */
Stanislaw Gruszkabf7e1ab2012-10-25 09:51:39 +02003454 if (tssi_bounds[4] == 0xff || step == 0xff)
Helmut Schaa9e33a352011-03-28 13:33:40 +02003455 return 0;
3456
3457 /*
3458 * Read current TSSI (BBP 49).
3459 */
3460 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3461
3462 /*
3463 * Compare TSSI value (BBP49) with the compensation boundaries
3464 * from the EEPROM and increase or decrease tx power.
3465 */
3466 for (i = 0; i <= 3; i++) {
3467 if (current_tssi > tssi_bounds[i])
3468 break;
3469 }
3470
3471 if (i == 4) {
3472 for (i = 8; i >= 5; i--) {
3473 if (current_tssi < tssi_bounds[i])
3474 break;
3475 }
3476 }
3477
3478 return (i - 4) * step;
3479}
3480
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003481static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
3482 enum ieee80211_band band)
3483{
3484 u16 eeprom;
3485 u8 comp_en;
3486 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02003487 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003488
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003489 rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003490
Helmut Schaa75faae82011-03-28 13:31:30 +02003491 /*
3492 * HT40 compensation not required.
3493 */
3494 if (eeprom == 0xffff ||
3495 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003496 return 0;
3497
3498 if (band == IEEE80211_BAND_2GHZ) {
3499 comp_en = rt2x00_get_field16(eeprom,
3500 EEPROM_TXPOWER_DELTA_ENABLE_2G);
3501 if (comp_en) {
3502 comp_type = rt2x00_get_field16(eeprom,
3503 EEPROM_TXPOWER_DELTA_TYPE_2G);
3504 comp_value = rt2x00_get_field16(eeprom,
3505 EEPROM_TXPOWER_DELTA_VALUE_2G);
3506 if (!comp_type)
3507 comp_value = -comp_value;
3508 }
3509 } else {
3510 comp_en = rt2x00_get_field16(eeprom,
3511 EEPROM_TXPOWER_DELTA_ENABLE_5G);
3512 if (comp_en) {
3513 comp_type = rt2x00_get_field16(eeprom,
3514 EEPROM_TXPOWER_DELTA_TYPE_5G);
3515 comp_value = rt2x00_get_field16(eeprom,
3516 EEPROM_TXPOWER_DELTA_VALUE_5G);
3517 if (!comp_type)
3518 comp_value = -comp_value;
3519 }
3520 }
3521
3522 return comp_value;
3523}
3524
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003525static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3526 int power_level, int max_power)
3527{
3528 int delta;
3529
3530 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
3531 return 0;
3532
3533 /*
3534 * XXX: We don't know the maximum transmit power of our hardware since
3535 * the EEPROM doesn't expose it. We only know that we are calibrated
3536 * to 100% tx power.
3537 *
3538 * Hence, we assume the regulatory limit that cfg80211 calulated for
3539 * the current channel is our maximum and if we are requested to lower
3540 * the value we just reduce our tx power accordingly.
3541 */
3542 delta = power_level - max_power;
3543 return min(delta, 0);
3544}
3545
Helmut Schaafa71a162011-03-28 13:32:32 +02003546static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
3547 enum ieee80211_band band, int power_level,
3548 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003549{
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003550 u16 eeprom;
3551 u8 criterion;
3552 u8 eirp_txpower;
3553 u8 eirp_txpower_criterion;
3554 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003555
Gabor Juhos34542ff2013-07-08 16:08:20 +02003556 if (rt2x00_rt(rt2x00dev, RT3593))
3557 return min_t(u8, txpower, 0xc);
3558
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003559 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003560 /*
3561 * Check if eirp txpower exceed txpower_limit.
3562 * We use OFDM 6M as criterion and its eirp txpower
3563 * is stored at EEPROM_EIRP_MAX_TX_POWER.
3564 * .11b data rate need add additional 4dbm
3565 * when calculating eirp txpower.
3566 */
Gabor Juhos022138c2013-07-08 11:25:54 +02003567 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3568 1, &eeprom);
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003569 criterion = rt2x00_get_field16(eeprom,
3570 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003571
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003572 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003573 &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003574
3575 if (band == IEEE80211_BAND_2GHZ)
3576 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3577 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3578 else
3579 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3580 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3581
3582 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02003583 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003584
3585 reg_limit = (eirp_txpower > power_level) ?
3586 (eirp_txpower - power_level) : 0;
3587 } else
3588 reg_limit = 0;
3589
Stanislaw Gruszka19f3fa22012-10-05 13:44:10 +02003590 txpower = max(0, txpower + delta - reg_limit);
3591 return min_t(u8, txpower, 0xc);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003592}
3593
Gabor Juhos34542ff2013-07-08 16:08:20 +02003594
3595enum {
3596 TX_PWR_CFG_0_IDX,
3597 TX_PWR_CFG_1_IDX,
3598 TX_PWR_CFG_2_IDX,
3599 TX_PWR_CFG_3_IDX,
3600 TX_PWR_CFG_4_IDX,
3601 TX_PWR_CFG_5_IDX,
3602 TX_PWR_CFG_6_IDX,
3603 TX_PWR_CFG_7_IDX,
3604 TX_PWR_CFG_8_IDX,
3605 TX_PWR_CFG_9_IDX,
3606 TX_PWR_CFG_0_EXT_IDX,
3607 TX_PWR_CFG_1_EXT_IDX,
3608 TX_PWR_CFG_2_EXT_IDX,
3609 TX_PWR_CFG_3_EXT_IDX,
3610 TX_PWR_CFG_4_EXT_IDX,
3611 TX_PWR_CFG_IDX_COUNT,
3612};
3613
3614static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
3615 struct ieee80211_channel *chan,
3616 int power_level)
3617{
3618 u8 txpower;
3619 u16 eeprom;
3620 u32 regs[TX_PWR_CFG_IDX_COUNT];
3621 unsigned int offset;
3622 enum ieee80211_band band = chan->band;
3623 int delta;
3624 int i;
3625
3626 memset(regs, '\0', sizeof(regs));
3627
3628 /* TODO: adapt TX power reduction from the rt28xx code */
3629
3630 /* calculate temperature compensation delta */
3631 delta = rt2800_get_gain_calibration_delta(rt2x00dev);
3632
3633 if (band == IEEE80211_BAND_5GHZ)
3634 offset = 16;
3635 else
3636 offset = 0;
3637
3638 if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3639 offset += 8;
3640
3641 /* read the next four txpower values */
3642 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3643 offset, &eeprom);
3644
3645 /* CCK 1MBS,2MBS */
3646 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3647 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3648 txpower, delta);
3649 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3650 TX_PWR_CFG_0_CCK1_CH0, txpower);
3651 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3652 TX_PWR_CFG_0_CCK1_CH1, txpower);
3653 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3654 TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
3655
3656 /* CCK 5.5MBS,11MBS */
3657 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3658 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3659 txpower, delta);
3660 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3661 TX_PWR_CFG_0_CCK5_CH0, txpower);
3662 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3663 TX_PWR_CFG_0_CCK5_CH1, txpower);
3664 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3665 TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
3666
3667 /* OFDM 6MBS,9MBS */
3668 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3669 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3670 txpower, delta);
3671 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3672 TX_PWR_CFG_0_OFDM6_CH0, txpower);
3673 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3674 TX_PWR_CFG_0_OFDM6_CH1, txpower);
3675 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3676 TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
3677
3678 /* OFDM 12MBS,18MBS */
3679 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3680 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3681 txpower, delta);
3682 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3683 TX_PWR_CFG_0_OFDM12_CH0, txpower);
3684 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3685 TX_PWR_CFG_0_OFDM12_CH1, txpower);
3686 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3687 TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
3688
3689 /* read the next four txpower values */
3690 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3691 offset + 1, &eeprom);
3692
3693 /* OFDM 24MBS,36MBS */
3694 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3695 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3696 txpower, delta);
3697 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3698 TX_PWR_CFG_1_OFDM24_CH0, txpower);
3699 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3700 TX_PWR_CFG_1_OFDM24_CH1, txpower);
3701 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3702 TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
3703
3704 /* OFDM 48MBS */
3705 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3706 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3707 txpower, delta);
3708 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3709 TX_PWR_CFG_1_OFDM48_CH0, txpower);
3710 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3711 TX_PWR_CFG_1_OFDM48_CH1, txpower);
3712 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3713 TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
3714
3715 /* OFDM 54MBS */
3716 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3717 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3718 txpower, delta);
3719 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3720 TX_PWR_CFG_7_OFDM54_CH0, txpower);
3721 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3722 TX_PWR_CFG_7_OFDM54_CH1, txpower);
3723 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3724 TX_PWR_CFG_7_OFDM54_CH2, txpower);
3725
3726 /* read the next four txpower values */
3727 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3728 offset + 2, &eeprom);
3729
3730 /* MCS 0,1 */
3731 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3732 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3733 txpower, delta);
3734 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3735 TX_PWR_CFG_1_MCS0_CH0, txpower);
3736 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3737 TX_PWR_CFG_1_MCS0_CH1, txpower);
3738 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3739 TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
3740
3741 /* MCS 2,3 */
3742 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3743 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3744 txpower, delta);
3745 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3746 TX_PWR_CFG_1_MCS2_CH0, txpower);
3747 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3748 TX_PWR_CFG_1_MCS2_CH1, txpower);
3749 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3750 TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
3751
3752 /* MCS 4,5 */
3753 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3754 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3755 txpower, delta);
3756 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3757 TX_PWR_CFG_2_MCS4_CH0, txpower);
3758 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3759 TX_PWR_CFG_2_MCS4_CH1, txpower);
3760 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3761 TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
3762
3763 /* MCS 6 */
3764 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3765 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3766 txpower, delta);
3767 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3768 TX_PWR_CFG_2_MCS6_CH0, txpower);
3769 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3770 TX_PWR_CFG_2_MCS6_CH1, txpower);
3771 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3772 TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
3773
3774 /* read the next four txpower values */
3775 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3776 offset + 3, &eeprom);
3777
3778 /* MCS 7 */
3779 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3780 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3781 txpower, delta);
3782 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3783 TX_PWR_CFG_7_MCS7_CH0, txpower);
3784 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3785 TX_PWR_CFG_7_MCS7_CH1, txpower);
3786 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3787 TX_PWR_CFG_7_MCS7_CH2, txpower);
3788
3789 /* MCS 8,9 */
3790 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3791 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3792 txpower, delta);
3793 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3794 TX_PWR_CFG_2_MCS8_CH0, txpower);
3795 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3796 TX_PWR_CFG_2_MCS8_CH1, txpower);
3797 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3798 TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
3799
3800 /* MCS 10,11 */
3801 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3802 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3803 txpower, delta);
3804 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3805 TX_PWR_CFG_2_MCS10_CH0, txpower);
3806 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3807 TX_PWR_CFG_2_MCS10_CH1, txpower);
3808 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3809 TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
3810
3811 /* MCS 12,13 */
3812 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3813 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3814 txpower, delta);
3815 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3816 TX_PWR_CFG_3_MCS12_CH0, txpower);
3817 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3818 TX_PWR_CFG_3_MCS12_CH1, txpower);
3819 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3820 TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
3821
3822 /* read the next four txpower values */
3823 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3824 offset + 4, &eeprom);
3825
3826 /* MCS 14 */
3827 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3828 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3829 txpower, delta);
3830 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3831 TX_PWR_CFG_3_MCS14_CH0, txpower);
3832 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3833 TX_PWR_CFG_3_MCS14_CH1, txpower);
3834 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3835 TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
3836
3837 /* MCS 15 */
3838 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3839 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3840 txpower, delta);
3841 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3842 TX_PWR_CFG_8_MCS15_CH0, txpower);
3843 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3844 TX_PWR_CFG_8_MCS15_CH1, txpower);
3845 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3846 TX_PWR_CFG_8_MCS15_CH2, txpower);
3847
3848 /* MCS 16,17 */
3849 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3850 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3851 txpower, delta);
3852 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3853 TX_PWR_CFG_5_MCS16_CH0, txpower);
3854 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3855 TX_PWR_CFG_5_MCS16_CH1, txpower);
3856 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3857 TX_PWR_CFG_5_MCS16_CH2, txpower);
3858
3859 /* MCS 18,19 */
3860 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3861 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3862 txpower, delta);
3863 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3864 TX_PWR_CFG_5_MCS18_CH0, txpower);
3865 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3866 TX_PWR_CFG_5_MCS18_CH1, txpower);
3867 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3868 TX_PWR_CFG_5_MCS18_CH2, txpower);
3869
3870 /* read the next four txpower values */
3871 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3872 offset + 5, &eeprom);
3873
3874 /* MCS 20,21 */
3875 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3876 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3877 txpower, delta);
3878 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3879 TX_PWR_CFG_6_MCS20_CH0, txpower);
3880 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3881 TX_PWR_CFG_6_MCS20_CH1, txpower);
3882 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3883 TX_PWR_CFG_6_MCS20_CH2, txpower);
3884
3885 /* MCS 22 */
3886 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3887 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3888 txpower, delta);
3889 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3890 TX_PWR_CFG_6_MCS22_CH0, txpower);
3891 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3892 TX_PWR_CFG_6_MCS22_CH1, txpower);
3893 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3894 TX_PWR_CFG_6_MCS22_CH2, txpower);
3895
3896 /* MCS 23 */
3897 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3898 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3899 txpower, delta);
3900 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3901 TX_PWR_CFG_8_MCS23_CH0, txpower);
3902 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3903 TX_PWR_CFG_8_MCS23_CH1, txpower);
3904 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3905 TX_PWR_CFG_8_MCS23_CH2, txpower);
3906
3907 /* read the next four txpower values */
3908 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3909 offset + 6, &eeprom);
3910
3911 /* STBC, MCS 0,1 */
3912 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3913 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3914 txpower, delta);
3915 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3916 TX_PWR_CFG_3_STBC0_CH0, txpower);
3917 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3918 TX_PWR_CFG_3_STBC0_CH1, txpower);
3919 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3920 TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
3921
3922 /* STBC, MCS 2,3 */
3923 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3924 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3925 txpower, delta);
3926 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3927 TX_PWR_CFG_3_STBC2_CH0, txpower);
3928 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3929 TX_PWR_CFG_3_STBC2_CH1, txpower);
3930 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3931 TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
3932
3933 /* STBC, MCS 4,5 */
3934 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3935 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3936 txpower, delta);
3937 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
3938 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
3939 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
3940 txpower);
3941
3942 /* STBC, MCS 6 */
3943 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3944 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3945 txpower, delta);
3946 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
3947 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
3948 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
3949 txpower);
3950
3951 /* read the next four txpower values */
3952 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3953 offset + 7, &eeprom);
3954
3955 /* STBC, MCS 7 */
3956 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3957 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3958 txpower, delta);
3959 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3960 TX_PWR_CFG_9_STBC7_CH0, txpower);
3961 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3962 TX_PWR_CFG_9_STBC7_CH1, txpower);
3963 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
3964 TX_PWR_CFG_9_STBC7_CH2, txpower);
3965
3966 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
3967 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
3968 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
3969 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
3970 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
3971 rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
3972 rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
3973 rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
3974 rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
3975 rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
3976
3977 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
3978 regs[TX_PWR_CFG_0_EXT_IDX]);
3979 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
3980 regs[TX_PWR_CFG_1_EXT_IDX]);
3981 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
3982 regs[TX_PWR_CFG_2_EXT_IDX]);
3983 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
3984 regs[TX_PWR_CFG_3_EXT_IDX]);
3985 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
3986 regs[TX_PWR_CFG_4_EXT_IDX]);
3987
3988 for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
3989 rt2x00_dbg(rt2x00dev,
3990 "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
3991 (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
3992 (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
3993 '4' : '2',
3994 (i > TX_PWR_CFG_9_IDX) ?
3995 (i - TX_PWR_CFG_9_IDX - 1) : i,
3996 (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
3997 (unsigned long) regs[i]);
3998}
3999
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004000/*
4001 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
4002 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
4003 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
4004 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
4005 * Reference per rate transmit power values are located in the EEPROM at
4006 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
4007 * current conditions (i.e. band, bandwidth, temperature, user settings).
4008 */
Gabor Juhos34542ff2013-07-08 16:08:20 +02004009static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
4010 struct ieee80211_channel *chan,
4011 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004012{
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004013 u8 txpower, r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02004014 u16 eeprom;
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004015 u32 reg, offset;
4016 int i, is_rate_b, delta, power_ctrl;
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02004017 enum ieee80211_band band = chan->band;
Helmut Schaa2af242e2011-03-28 13:32:01 +02004018
4019 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004020 * Calculate HT40 compensation. For 40MHz we need to add or subtract
4021 * value read from EEPROM (different for 2GHz and for 5GHz).
Helmut Schaa2af242e2011-03-28 13:32:01 +02004022 */
4023 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004024
Helmut Schaa5e846002010-07-11 12:23:09 +02004025 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004026 * Calculate temperature compensation. Depends on measurement of current
4027 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
4028 * to temperature or maybe other factors) is smaller or bigger than
4029 * expected. We adjust it, based on TSSI reference and boundaries values
4030 * provided in EEPROM.
Helmut Schaa9e33a352011-03-28 13:33:40 +02004031 */
4032 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004033
Helmut Schaa5e846002010-07-11 12:23:09 +02004034 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02004035 * Decrease power according to user settings, on devices with unknown
4036 * maximum tx power. For other devices we take user power_level into
4037 * consideration on rt2800_compensate_txpower().
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02004038 */
4039 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
4040 chan->max_power);
4041
4042 /*
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004043 * BBP_R1 controls TX power for all rates, it allow to set the following
4044 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
4045 *
4046 * TODO: we do not use +6 dBm option to do not increase power beyond
4047 * regulatory limit, however this could be utilized for devices with
4048 * CAPABILITY_POWER_LIMIT.
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004049 *
4050 * TODO: add different temperature compensation code for RT3290 & RT5390
4051 * to allow to use BBP_R1 for those chips.
Helmut Schaa5e846002010-07-11 12:23:09 +02004052 */
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004053 if (!rt2x00_rt(rt2x00dev, RT3290) &&
4054 !rt2x00_rt(rt2x00dev, RT5390)) {
4055 rt2800_bbp_read(rt2x00dev, 1, &r1);
4056 if (delta <= -12) {
4057 power_ctrl = 2;
4058 delta += 12;
4059 } else if (delta <= -6) {
4060 power_ctrl = 1;
4061 delta += 6;
4062 } else {
4063 power_ctrl = 0;
4064 }
4065 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
4066 rt2800_bbp_write(rt2x00dev, 1, r1);
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02004067 }
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02004068
Helmut Schaa5e846002010-07-11 12:23:09 +02004069 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004070
Helmut Schaa5e846002010-07-11 12:23:09 +02004071 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
4072 /* just to be safe */
4073 if (offset > TX_PWR_CFG_4)
4074 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004075
Helmut Schaa5e846002010-07-11 12:23:09 +02004076 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004077
Helmut Schaa5e846002010-07-11 12:23:09 +02004078 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02004079 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4080 i, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004081
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004082 is_rate_b = i ? 0 : 1;
4083 /*
4084 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004085 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004086 * TX_PWR_CFG_4: unknown
4087 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004088 txpower = rt2x00_get_field16(eeprom,
4089 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02004090 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004091 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004092 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004093
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004094 /*
4095 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004096 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004097 * TX_PWR_CFG_4: unknown
4098 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004099 txpower = rt2x00_get_field16(eeprom,
4100 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02004101 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004102 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004103 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004104
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004105 /*
4106 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004107 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004108 * TX_PWR_CFG_4: unknown
4109 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004110 txpower = rt2x00_get_field16(eeprom,
4111 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02004112 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004113 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004114 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004115
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004116 /*
4117 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02004118 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004119 * TX_PWR_CFG_4: unknown
4120 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004121 txpower = rt2x00_get_field16(eeprom,
4122 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02004123 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004124 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004125 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004126
4127 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02004128 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4129 i + 1, &eeprom);
Helmut Schaa5e846002010-07-11 12:23:09 +02004130
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004131 is_rate_b = 0;
4132 /*
4133 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02004134 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004135 * TX_PWR_CFG_4: unknown
4136 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004137 txpower = rt2x00_get_field16(eeprom,
4138 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02004139 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004140 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004141 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004142
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004143 /*
4144 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02004145 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004146 * TX_PWR_CFG_4: unknown
4147 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004148 txpower = rt2x00_get_field16(eeprom,
4149 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02004150 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004151 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004152 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004153
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004154 /*
4155 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02004156 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004157 * TX_PWR_CFG_4: unknown
4158 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004159 txpower = rt2x00_get_field16(eeprom,
4160 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02004161 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004162 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004163 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004164
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004165 /*
4166 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02004167 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004168 * TX_PWR_CFG_4: unknown
4169 */
Helmut Schaa5e846002010-07-11 12:23:09 +02004170 txpower = rt2x00_get_field16(eeprom,
4171 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02004172 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02004173 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004174 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02004175
4176 rt2800_register_write(rt2x00dev, offset, reg);
4177
4178 /* next TX_PWR_CFG register */
4179 offset += 4;
4180 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004181}
4182
Gabor Juhos34542ff2013-07-08 16:08:20 +02004183static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
4184 struct ieee80211_channel *chan,
4185 int power_level)
4186{
4187 if (rt2x00_rt(rt2x00dev, RT3593))
4188 rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
4189 else
4190 rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
4191}
4192
Helmut Schaa9e33a352011-03-28 13:33:40 +02004193void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
4194{
Karl Beldan675a0b02013-03-25 16:26:57 +01004195 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004196 rt2x00dev->tx_power);
4197}
4198EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
4199
John Li2e9c43d2012-02-16 21:40:57 +08004200void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
4201{
4202 u32 tx_pin;
4203 u8 rfcsr;
4204
4205 /*
4206 * A voltage-controlled oscillator(VCO) is an electronic oscillator
4207 * designed to be controlled in oscillation frequency by a voltage
4208 * input. Maybe the temperature will affect the frequency of
4209 * oscillation to be shifted. The VCO calibration will be called
4210 * periodically to adjust the frequency to be precision.
4211 */
4212
4213 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4214 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
4215 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4216
4217 switch (rt2x00dev->chip.rf) {
4218 case RF2020:
4219 case RF3020:
4220 case RF3021:
4221 case RF3022:
4222 case RF3320:
4223 case RF3052:
4224 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
4225 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
4226 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
4227 break;
Gabor Juhos1095df02013-07-08 16:08:31 +02004228 case RF3053:
Woody Hunga89534e2012-06-13 15:01:16 +08004229 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02004230 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08004231 case RF5370:
4232 case RF5372:
4233 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08004234 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08004235 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01004236 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
John Li2e9c43d2012-02-16 21:40:57 +08004237 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
4238 break;
4239 default:
4240 return;
4241 }
4242
4243 mdelay(1);
4244
4245 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4246 if (rt2x00dev->rf_channel <= 14) {
4247 switch (rt2x00dev->default_ant.tx_chain_num) {
4248 case 3:
4249 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
4250 /* fall through */
4251 case 2:
4252 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
4253 /* fall through */
4254 case 1:
4255 default:
4256 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
4257 break;
4258 }
4259 } else {
4260 switch (rt2x00dev->default_ant.tx_chain_num) {
4261 case 3:
4262 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
4263 /* fall through */
4264 case 2:
4265 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
4266 /* fall through */
4267 case 1:
4268 default:
4269 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
4270 break;
4271 }
4272 }
4273 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4274
4275}
4276EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
4277
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004278static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
4279 struct rt2x00lib_conf *libconf)
4280{
4281 u32 reg;
4282
4283 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4284 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
4285 libconf->conf->short_frame_max_tx_count);
4286 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
4287 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004288 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4289}
4290
4291static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
4292 struct rt2x00lib_conf *libconf)
4293{
4294 enum dev_state state =
4295 (libconf->conf->flags & IEEE80211_CONF_PS) ?
4296 STATE_SLEEP : STATE_AWAKE;
4297 u32 reg;
4298
4299 if (state == STATE_SLEEP) {
4300 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
4301
4302 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4303 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
4304 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
4305 libconf->conf->listen_interval - 1);
4306 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
4307 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
4308
4309 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
4310 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004311 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4312 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
4313 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
4314 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
4315 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02004316
4317 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004318 }
4319}
4320
4321void rt2800_config(struct rt2x00_dev *rt2x00dev,
4322 struct rt2x00lib_conf *libconf,
4323 const unsigned int flags)
4324{
4325 /* Always recalculate LNA gain before changing configuration */
4326 rt2800_config_lna_gain(rt2x00dev, libconf);
4327
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004328 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004329 rt2800_config_channel(rt2x00dev, libconf->conf,
4330 &libconf->rf, &libconf->channel);
Karl Beldan675a0b02013-03-25 16:26:57 +01004331 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004332 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01004333 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004334 if (flags & IEEE80211_CONF_CHANGE_POWER)
Karl Beldan675a0b02013-03-25 16:26:57 +01004335 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02004336 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004337 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
4338 rt2800_config_retry_limit(rt2x00dev, libconf);
4339 if (flags & IEEE80211_CONF_CHANGE_PS)
4340 rt2800_config_ps(rt2x00dev, libconf);
4341}
4342EXPORT_SYMBOL_GPL(rt2800_config);
4343
4344/*
4345 * Link tuning
4346 */
4347void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4348{
4349 u32 reg;
4350
4351 /*
4352 * Update FCS error count from register.
4353 */
4354 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4355 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
4356}
4357EXPORT_SYMBOL_GPL(rt2800_link_stats);
4358
4359static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
4360{
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004361 u8 vgc;
4362
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004363 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004364 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004365 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004366 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004367 rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004368 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerded961e442012-09-16 22:29:50 +02004369 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08004370 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004371 rt2x00_rt(rt2x00dev, RT5392) ||
4372 rt2x00_rt(rt2x00dev, RT5592))
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004373 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004374 else
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004375 vgc = 0x2e + rt2x00dev->lna_gain;
4376 } else { /* 5GHZ band */
Gertjan van Wingerded961e442012-09-16 22:29:50 +02004377 if (rt2x00_rt(rt2x00dev, RT3572))
4378 vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004379 else if (rt2x00_rt(rt2x00dev, RT5592))
4380 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
Gertjan van Wingerded961e442012-09-16 22:29:50 +02004381 else {
4382 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4383 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
4384 else
4385 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
4386 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004387 }
4388
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02004389 return vgc;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004390}
4391
4392static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
4393 struct link_qual *qual, u8 vgc_level)
4394{
4395 if (qual->vgc_level != vgc_level) {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004396 if (rt2x00_rt(rt2x00dev, RT5592)) {
4397 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
4398 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
4399 } else
4400 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004401 qual->vgc_level = vgc_level;
4402 qual->vgc_level_reg = vgc_level;
4403 }
4404}
4405
4406void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4407{
4408 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
4409}
4410EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
4411
4412void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
4413 const u32 count)
4414{
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004415 u8 vgc;
4416
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004417 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004418 return;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004419 /*
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004420 * When RSSI is better then -80 increase VGC level with 0x10, except
4421 * for rt5592 chip.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004422 */
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01004423
4424 vgc = rt2800_get_default_vgc(rt2x00dev);
4425
4426 if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
4427 vgc += 0x20;
4428 else if (qual->rssi > -80)
4429 vgc += 0x10;
4430
4431 rt2800_set_vgc(rt2x00dev, qual, vgc);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01004432}
4433EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004434
4435/*
4436 * Initialization functions.
4437 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02004438static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004439{
4440 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004441 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004442 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004443 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004444
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02004445 rt2800_disable_wpdma(rt2x00dev);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004446
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02004447 ret = rt2800_drv_init_registers(rt2x00dev);
4448 if (ret)
4449 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004450
4451 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
4452 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
4453 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
4454 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
4455 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
4456 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
4457
4458 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
4459 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
4460 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
4461 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
4462 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
4463 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
4464
4465 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
4466 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
4467
4468 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
4469
4470 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02004471 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004472 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
4473 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
4474 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
4475 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
4476 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
4477 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
4478
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004479 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
4480
4481 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
4482 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
4483 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
4484 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
4485
Woody Hunga89534e2012-06-13 15:01:16 +08004486 if (rt2x00_rt(rt2x00dev, RT3290)) {
4487 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
4488 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
4489 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
4490 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
4491 }
4492
4493 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
4494 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
4495 rt2x00_set_field32(&reg, LDO0_EN, 1);
4496 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
4497 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
4498 }
4499
4500 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
4501 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
4502 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
4503 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
4504 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
4505
4506 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
4507 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
4508 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
4509
4510 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
4511 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
4512 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
4513 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
4514 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
4515 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
4516
4517 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
4518 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
4519 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
4520 }
4521
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004522 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004523 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004524 rt2x00_rt(rt2x00dev, RT3290) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004525 rt2x00_rt(rt2x00dev, RT3390)) {
Woody Hunga89534e2012-06-13 15:01:16 +08004526
4527 if (rt2x00_rt(rt2x00dev, RT3290))
4528 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4529 0x00000404);
4530 else
4531 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4532 0x00000400);
4533
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004534 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004535 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004536 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4537 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004538 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4539 &eeprom);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004540 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004541 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4542 0x0000002c);
4543 else
4544 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4545 0x0000000f);
4546 } else {
4547 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4548 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004549 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004550 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004551
4552 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4553 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4554 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
4555 } else {
4556 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4557 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4558 }
Helmut Schaac295a812010-06-03 10:52:13 +02004559 } else if (rt2800_is_305x_soc(rt2x00dev)) {
4560 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4561 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02004562 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Daniel Golle03839952012-09-09 14:24:39 +03004563 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4564 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4565 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4566 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004567 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4568 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4569 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Gabor Juhos1706d152013-07-08 16:08:16 +02004570 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4571 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4572 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4573 if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
4574 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4575 &eeprom);
4576 if (rt2x00_get_field16(eeprom,
4577 EEPROM_NIC_CONF1_DAC_TEST))
4578 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4579 0x0000001f);
4580 else
4581 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4582 0x0000000f);
4583 } else {
4584 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4585 0x00000000);
4586 }
John Li2ed71882012-02-17 17:33:06 +08004587 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004588 rt2x00_rt(rt2x00dev, RT5392) ||
4589 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004590 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
4591 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4592 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004593 } else {
4594 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
4595 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4596 }
4597
4598 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
4599 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
4600 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
4601 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
4602 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
4603 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
4604 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
4605 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
4606 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
4607 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
4608
4609 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
4610 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004611 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004612 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
4613 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
4614
4615 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
4616 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004617 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01004618 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02004619 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004620 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
4621 else
4622 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
4623 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
4624 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
4625 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
4626
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004627 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
4628 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
4629 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
4630 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
4631 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
4632 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
4633 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
4634 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
4635 rt2800_register_write(rt2x00dev, LED_CFG, reg);
4636
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004637 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
4638
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004639 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4640 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
4641 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
4642 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
4643 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
4644 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
4645 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
4646 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4647
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004648 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
4649 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004650 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004651 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
4652 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004653 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004654 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
4655 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
4656 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
4657
4658 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004659 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004660 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004661 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004662 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4663 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4664 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004665 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004666 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004667 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4668 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004669 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4670
4671 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004672 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004673 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004674 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004675 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4676 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4677 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004678 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004679 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004680 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4681 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004682 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4683
4684 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4685 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
4686 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004687 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004688 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4689 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4690 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4691 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4692 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4693 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004694 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004695 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4696
4697 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4698 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02004699 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004700 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004701 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4702 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4703 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4704 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4705 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4706 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004707 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004708 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4709
4710 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4711 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
4712 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004713 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004714 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4715 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4716 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4717 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4718 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4719 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004720 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004721 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4722
4723 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4724 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
4725 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01004726 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004727 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4728 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4729 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4730 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4731 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4732 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004733 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004734 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4735
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004736 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004737 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
4738
4739 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
4740 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
4741 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
4742 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
4743 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
4744 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
4745 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
4746 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
4747 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
4748 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
4749 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
4750 }
4751
Helmut Schaa961621a2010-11-04 20:36:59 +01004752 /*
4753 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
4754 * although it is reserved.
4755 */
4756 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
4757 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
4758 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
4759 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
4760 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
4761 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
4762 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
4763 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
4764 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
4765 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
4766 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
4767 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
4768
Stanislaw Gruszka76413282013-03-16 19:19:33 +01004769 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
4770 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004771
4772 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4773 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
4774 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
4775 IEEE80211_MAX_RTS_THRESHOLD);
4776 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
4777 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4778
4779 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004780
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004781 /*
4782 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
4783 * time should be set to 16. However, the original Ralink driver uses
4784 * 16 for both and indeed using a value of 10 for CCK SIFS results in
4785 * connection problems with 11g + CTS protection. Hence, use the same
4786 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
4787 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004788 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02004789 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
4790 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004791 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
4792 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
4793 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
4794 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
4795
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004796 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
4797
4798 /*
4799 * ASIC will keep garbage value after boot, clear encryption keys.
4800 */
4801 for (i = 0; i < 4; i++)
4802 rt2800_register_write(rt2x00dev,
4803 SHARED_KEY_MODE_ENTRY(i), 0);
4804
4805 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02004806 rt2800_config_wcid(rt2x00dev, NULL, i);
4807 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004808 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
4809 }
4810
4811 /*
4812 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004813 */
Gabor Juhos77f7c0f2013-08-17 00:15:50 +02004814 for (i = 0; i < 8; i++)
4815 rt2800_clear_beacon_register(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004816
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01004817 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02004818 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4819 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
4820 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01004821 } else if (rt2x00_is_pcie(rt2x00dev)) {
4822 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4823 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
4824 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004825 }
4826
4827 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
4828 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
4829 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
4830 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
4831 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
4832 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
4833 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
4834 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
4835 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
4836 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
4837
4838 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
4839 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
4840 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
4841 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
4842 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
4843 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
4844 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
4845 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
4846 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
4847 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
4848
4849 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
4850 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
4851 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
4852 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
4853 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
4854 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
4855 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
4856 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
4857 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
4858 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
4859
4860 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
4861 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
4862 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
4863 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4864 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4865 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4866
4867 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02004868 * Do not force the BA window size, we use the TXWI to set it
4869 */
4870 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4871 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4872 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4873 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4874
4875 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004876 * We must clear the error counters.
4877 * These registers are cleared on read,
4878 * so we may pass a useless variable to store the value.
4879 */
4880 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4881 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4882 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4883 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4884 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4885 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4886
Helmut Schaa9f926fb2010-07-11 12:28:23 +02004887 /*
4888 * Setup leadtime for pre tbtt interrupt to 6ms
4889 */
4890 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4891 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4892 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4893
Helmut Schaa977206d2010-12-13 12:31:58 +01004894 /*
4895 * Set up channel statistics timer
4896 */
4897 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4898 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4899 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4900 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4901 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4902 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4903 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4904
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004905 return 0;
4906}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004907
4908static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4909{
4910 unsigned int i;
4911 u32 reg;
4912
4913 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4914 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
4915 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
4916 return 0;
4917
4918 udelay(REGISTER_BUSY_DELAY);
4919 }
4920
Joe Perchesec9c4982013-04-19 08:33:40 -07004921 rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004922 return -EACCES;
4923}
4924
4925static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
4926{
4927 unsigned int i;
4928 u8 value;
4929
4930 /*
4931 * BBP was enabled after firmware was loaded,
4932 * but we need to reactivate it now.
4933 */
4934 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
4935 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
4936 msleep(1);
4937
4938 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4939 rt2800_bbp_read(rt2x00dev, 0, &value);
4940 if ((value != 0xff) && (value != 0x00))
4941 return 0;
4942 udelay(REGISTER_BUSY_DELAY);
4943 }
4944
Joe Perchesec9c4982013-04-19 08:33:40 -07004945 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004946 return -EACCES;
4947}
4948
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004949static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
4950{
4951 u8 value;
4952
4953 rt2800_bbp_read(rt2x00dev, 4, &value);
4954 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
4955 rt2800_bbp_write(rt2x00dev, 4, value);
4956}
4957
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01004958static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
4959{
4960 rt2800_bbp_write(rt2x00dev, 142, 1);
4961 rt2800_bbp_write(rt2x00dev, 143, 57);
4962}
4963
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004964static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
4965{
4966 const u8 glrt_table[] = {
4967 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
4968 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
4969 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
4970 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
4971 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
4972 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
4973 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
4974 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
4975 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
4976 };
4977 int i;
4978
4979 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
4980 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
4981 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
4982 }
4983};
4984
Gabor Juhos624708b2013-04-19 10:13:52 +02004985static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01004986{
4987 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
4988 rt2800_bbp_write(rt2x00dev, 66, 0x38);
4989 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
4990 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4991 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
4992 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4993 rt2800_bbp_write(rt2x00dev, 81, 0x37);
4994 rt2800_bbp_write(rt2x00dev, 82, 0x62);
4995 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
4996 rt2800_bbp_write(rt2x00dev, 84, 0x99);
4997 rt2800_bbp_write(rt2x00dev, 86, 0x00);
4998 rt2800_bbp_write(rt2x00dev, 91, 0x04);
4999 rt2800_bbp_write(rt2x00dev, 92, 0x00);
5000 rt2800_bbp_write(rt2x00dev, 103, 0x00);
5001 rt2800_bbp_write(rt2x00dev, 105, 0x05);
5002 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5003}
5004
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005005static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
5006{
5007 u16 eeprom;
5008 u8 value;
5009
5010 rt2800_bbp_read(rt2x00dev, 138, &value);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005011 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005012 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5013 value |= 0x20;
5014 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5015 value &= ~0x02;
5016 rt2800_bbp_write(rt2x00dev, 138, value);
5017}
5018
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005019static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
5020{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005021 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005022
5023 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5024 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005025
5026 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5027 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005028
5029 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005030
5031 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5032 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005033
5034 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005035
5036 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005037
5038 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005039
5040 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005041
5042 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005043
5044 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005045
5046 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005047
5048 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005049
5050 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005051}
5052
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005053static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
5054{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005055 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5056 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005057
5058 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
5059 rt2800_bbp_write(rt2x00dev, 69, 0x16);
5060 rt2800_bbp_write(rt2x00dev, 73, 0x12);
5061 } else {
5062 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5063 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5064 }
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005065
5066 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005067
5068 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005069
5070 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005071
5072 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005073
5074 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
5075 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5076 else
5077 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005078
5079 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005080
5081 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005082
5083 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005084
5085 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005086
5087 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005088
5089 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005090}
5091
5092static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
5093{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005094 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5095 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005096
5097 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5098 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005099
5100 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005101
5102 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5103 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5104 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005105
5106 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005107
5108 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005109
5110 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005111
5112 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005113
5114 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005115
5116 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005117
5118 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
5119 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
5120 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
5121 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5122 else
5123 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005124
5125 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005126
5127 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005128
5129 if (rt2x00_rt(rt2x00dev, RT3071) ||
5130 rt2x00_rt(rt2x00dev, RT3090))
5131 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005132}
5133
5134static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
5135{
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02005136 u8 value;
5137
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02005138 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005139
5140 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005141
5142 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5143 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005144
5145 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005146
5147 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5148 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5149 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5150 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5151
5152 rt2800_bbp_write(rt2x00dev, 77, 0x58);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005153
5154 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005155
5156 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
5157 rt2800_bbp_write(rt2x00dev, 79, 0x18);
5158 rt2800_bbp_write(rt2x00dev, 80, 0x09);
5159 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005160
5161 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005162
5163 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005164
5165 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005166
5167 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005168
5169 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005170
5171 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005172
5173 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005174
5175 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005176
5177 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005178
5179 rt2800_bbp_write(rt2x00dev, 106, 0x03);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02005180
5181 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02005182
5183 rt2800_bbp_write(rt2x00dev, 67, 0x24);
5184 rt2800_bbp_write(rt2x00dev, 143, 0x04);
5185 rt2800_bbp_write(rt2x00dev, 142, 0x99);
5186 rt2800_bbp_write(rt2x00dev, 150, 0x30);
5187 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
5188 rt2800_bbp_write(rt2x00dev, 152, 0x20);
5189 rt2800_bbp_write(rt2x00dev, 153, 0x34);
5190 rt2800_bbp_write(rt2x00dev, 154, 0x40);
5191 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
5192 rt2800_bbp_write(rt2x00dev, 253, 0x04);
5193
5194 rt2800_bbp_read(rt2x00dev, 47, &value);
5195 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
5196 rt2800_bbp_write(rt2x00dev, 47, value);
5197
5198 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
5199 rt2800_bbp_read(rt2x00dev, 3, &value);
5200 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
5201 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
5202 rt2800_bbp_write(rt2x00dev, 3, value);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005203}
5204
5205static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
5206{
Stanislaw Gruszka29f3a582013-05-18 14:03:27 +02005207 rt2800_bbp_write(rt2x00dev, 3, 0x00);
5208 rt2800_bbp_write(rt2x00dev, 4, 0x50);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005209
5210 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszka3420f792013-05-18 14:03:30 +02005211
5212 rt2800_bbp_write(rt2x00dev, 47, 0x48);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005213
5214 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5215 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005216
5217 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005218
5219 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5220 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5221 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5222 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5223
5224 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005225
5226 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005227
5228 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5229 rt2800_bbp_write(rt2x00dev, 80, 0x08);
5230 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005231
5232 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005233
5234 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005235
5236 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005237
5238 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02005239
5240 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005241
5242 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005243
5244 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005245
5246 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005247
5248 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005249
5250 rt2800_bbp_write(rt2x00dev, 105, 0x34);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005251
5252 rt2800_bbp_write(rt2x00dev, 106, 0x05);
Stanislaw Gruszka46b90d32013-05-18 14:03:48 +02005253
5254 rt2800_bbp_write(rt2x00dev, 120, 0x50);
Stanislaw Gruszkab7feb9b2013-05-18 14:03:51 +02005255
5256 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
Stanislaw Gruszkac2da5272013-05-18 14:03:53 +02005257
5258 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
5259 /* Set ITxBF timeout to 0x9c40=1000msec */
5260 rt2800_bbp_write(rt2x00dev, 179, 0x02);
5261 rt2800_bbp_write(rt2x00dev, 180, 0x00);
5262 rt2800_bbp_write(rt2x00dev, 182, 0x40);
5263 rt2800_bbp_write(rt2x00dev, 180, 0x01);
5264 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
5265 rt2800_bbp_write(rt2x00dev, 179, 0x00);
5266 /* Reprogram the inband interface to put right values in RXWI */
5267 rt2800_bbp_write(rt2x00dev, 142, 0x04);
5268 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
5269 rt2800_bbp_write(rt2x00dev, 142, 0x06);
5270 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
5271 rt2800_bbp_write(rt2x00dev, 142, 0x07);
5272 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
5273 rt2800_bbp_write(rt2x00dev, 142, 0x08);
5274 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
5275
5276 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005277}
5278
5279static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
5280{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005281 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5282 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005283
5284 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5285 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005286
5287 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005288
5289 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5290 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5291 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005292
5293 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005294
5295 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005296
5297 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005298
5299 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005300
5301 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005302
5303 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005304
5305 if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
5306 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5307 else
5308 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005309
5310 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005311
5312 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005313
5314 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005315}
5316
5317static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
5318{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005319 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005320
5321 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5322 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005323
5324 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5325 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005326
5327 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005328
5329 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5330 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5331 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005332
5333 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005334
5335 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005336
5337 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005338
5339 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005340
5341 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005342
5343 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005344
5345 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005346
5347 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005348
5349 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005350
5351 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005352}
5353
Gabor Juhosb189a182013-07-08 16:08:17 +02005354static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
5355{
5356 rt2800_init_bbp_early(rt2x00dev);
5357
5358 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5359 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5360 rt2800_bbp_write(rt2x00dev, 81, 0x33);
5361 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
5362
5363 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5364
5365 /* Enable DC filter */
5366 if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
5367 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5368}
5369
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005370static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
5371{
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005372 int ant, div_mode;
5373 u16 eeprom;
5374 u8 value;
5375
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02005376 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02005377
5378 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02005379
5380 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5381 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02005382
5383 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02005384
5385 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5386 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5387 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5388 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5389
5390 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02005391
5392 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02005393
5394 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5395 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5396 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02005397
5398 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02005399
5400 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02005401
5402 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02005403
5404 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02005405
5406 if (rt2x00_rt(rt2x00dev, RT5392))
5407 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02005408
5409 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02005410
5411 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka90fed532013-05-18 14:03:43 +02005412
5413 if (rt2x00_rt(rt2x00dev, RT5392)) {
5414 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5415 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5416 }
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02005417
5418 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02005419
5420 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02005421
5422 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02005423
5424 if (rt2x00_rt(rt2x00dev, RT5390))
5425 rt2800_bbp_write(rt2x00dev, 106, 0x03);
5426 else if (rt2x00_rt(rt2x00dev, RT5392))
5427 rt2800_bbp_write(rt2x00dev, 106, 0x12);
5428 else
5429 WARN_ON(1);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02005430
5431 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka72917142013-05-18 14:03:50 +02005432
5433 if (rt2x00_rt(rt2x00dev, RT5392)) {
5434 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
5435 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
5436 }
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02005437
5438 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005439
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005440 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02005441 div_mode = rt2x00_get_field16(eeprom,
5442 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5443 ant = (div_mode == 3) ? 1 : 0;
5444
5445 /* check if this is a Bluetooth combo card */
5446 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
5447 u32 reg;
5448
5449 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
5450 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
5451 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
5452 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
5453 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
5454 if (ant == 0)
5455 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
5456 else if (ant == 1)
5457 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
5458 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
5459 }
5460
5461 /* This chip has hardware antenna diversity*/
5462 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5463 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
5464 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
5465 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
5466 }
5467
5468 rt2800_bbp_read(rt2x00dev, 152, &value);
5469 if (ant == 0)
5470 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5471 else
5472 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5473 rt2800_bbp_write(rt2x00dev, 152, value);
5474
5475 rt2800_init_freq_calibration(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005476}
5477
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005478static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
5479{
5480 int ant, div_mode;
5481 u16 eeprom;
5482 u8 value;
5483
Gabor Juhos624708b2013-04-19 10:13:52 +02005484 rt2800_init_bbp_early(rt2x00dev);
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01005485
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005486 rt2800_bbp_read(rt2x00dev, 105, &value);
5487 rt2x00_set_field8(&value, BBP105_MLD,
5488 rt2x00dev->default_ant.rx_chain_num == 2);
5489 rt2800_bbp_write(rt2x00dev, 105, value);
5490
5491 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5492
5493 rt2800_bbp_write(rt2x00dev, 20, 0x06);
5494 rt2800_bbp_write(rt2x00dev, 31, 0x08);
5495 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5496 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
5497 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
5498 rt2800_bbp_write(rt2x00dev, 70, 0x05);
5499 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5500 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
5501 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
5502 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5503 rt2800_bbp_write(rt2x00dev, 77, 0x59);
5504 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
5505 rt2800_bbp_write(rt2x00dev, 86, 0x38);
5506 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5507 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5508 rt2800_bbp_write(rt2x00dev, 92, 0x02);
5509 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5510 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5511 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
5512 rt2800_bbp_write(rt2x00dev, 104, 0x92);
5513 /* FIXME BBP105 owerwrite */
5514 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
5515 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5516 rt2800_bbp_write(rt2x00dev, 128, 0x12);
5517 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
5518 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
5519 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
5520
5521 /* Initialize GLRT (Generalized Likehood Radio Test) */
5522 rt2800_init_bbp_5592_glrt(rt2x00dev);
5523
5524 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5525
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005526 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005527 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
5528 ant = (div_mode == 3) ? 1 : 0;
5529 rt2800_bbp_read(rt2x00dev, 152, &value);
5530 if (ant == 0) {
5531 /* Main antenna */
5532 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5533 } else {
5534 /* Auxiliary antenna */
5535 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5536 }
5537 rt2800_bbp_write(rt2x00dev, 152, value);
5538
5539 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
5540 rt2800_bbp_read(rt2x00dev, 254, &value);
5541 rt2x00_set_field8(&value, BBP254_BIT7, 1);
5542 rt2800_bbp_write(rt2x00dev, 254, value);
5543 }
5544
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01005545 rt2800_init_freq_calibration(rt2x00dev);
5546
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005547 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Stanislaw Gruszka6e04f252013-03-16 19:19:38 +01005548 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5549 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005550}
5551
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005552static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005553{
5554 unsigned int i;
5555 u16 eeprom;
5556 u8 reg_id;
5557 u8 value;
5558
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02005559 if (rt2800_is_305x_soc(rt2x00dev))
5560 rt2800_init_bbp_305x_soc(rt2x00dev);
5561
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005562 switch (rt2x00dev->chip.rt) {
5563 case RT2860:
5564 case RT2872:
5565 case RT2883:
5566 rt2800_init_bbp_28xx(rt2x00dev);
5567 break;
5568 case RT3070:
5569 case RT3071:
5570 case RT3090:
5571 rt2800_init_bbp_30xx(rt2x00dev);
5572 break;
5573 case RT3290:
5574 rt2800_init_bbp_3290(rt2x00dev);
5575 break;
5576 case RT3352:
5577 rt2800_init_bbp_3352(rt2x00dev);
5578 break;
5579 case RT3390:
5580 rt2800_init_bbp_3390(rt2x00dev);
5581 break;
5582 case RT3572:
5583 rt2800_init_bbp_3572(rt2x00dev);
5584 break;
Gabor Juhosb189a182013-07-08 16:08:17 +02005585 case RT3593:
5586 rt2800_init_bbp_3593(rt2x00dev);
5587 return;
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02005588 case RT5390:
5589 case RT5392:
5590 rt2800_init_bbp_53xx(rt2x00dev);
5591 break;
5592 case RT5592:
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005593 rt2800_init_bbp_5592(rt2x00dev);
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005594 return;
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01005595 }
5596
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005597 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
Gabor Juhos022138c2013-07-08 11:25:54 +02005598 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
5599 &eeprom);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005600
5601 if (eeprom != 0xffff && eeprom != 0x0000) {
5602 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
5603 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
5604 rt2800_bbp_write(rt2x00dev, reg_id, value);
5605 }
5606 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005607}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005608
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005609static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
5610{
5611 u32 reg;
5612
5613 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
5614 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
5615 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
5616}
5617
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005618static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
5619 u8 filter_target)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005620{
5621 unsigned int i;
5622 u8 bbp;
5623 u8 rfcsr;
5624 u8 passband;
5625 u8 stopband;
5626 u8 overtuned = 0;
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005627 u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005628
5629 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5630
5631 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5632 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
5633 rt2800_bbp_write(rt2x00dev, 4, bbp);
5634
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005635 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
5636 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
5637 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
5638
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005639 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5640 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
5641 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5642
5643 /*
5644 * Set power & frequency of passband test tone
5645 */
5646 rt2800_bbp_write(rt2x00dev, 24, 0);
5647
5648 for (i = 0; i < 100; i++) {
5649 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5650 msleep(1);
5651
5652 rt2800_bbp_read(rt2x00dev, 55, &passband);
5653 if (passband)
5654 break;
5655 }
5656
5657 /*
5658 * Set power & frequency of stopband test tone
5659 */
5660 rt2800_bbp_write(rt2x00dev, 24, 0x06);
5661
5662 for (i = 0; i < 100; i++) {
5663 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5664 msleep(1);
5665
5666 rt2800_bbp_read(rt2x00dev, 55, &stopband);
5667
5668 if ((passband - stopband) <= filter_target) {
5669 rfcsr24++;
5670 overtuned += ((passband - stopband) == filter_target);
5671 } else
5672 break;
5673
5674 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5675 }
5676
5677 rfcsr24 -= !!overtuned;
5678
5679 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5680 return rfcsr24;
5681}
5682
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005683static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
5684 const unsigned int rf_reg)
5685{
5686 u8 rfcsr;
5687
5688 rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
5689 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
5690 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5691 msleep(1);
5692 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
5693 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5694}
5695
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005696static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
5697{
5698 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5699 u8 filter_tgt_bw20;
5700 u8 filter_tgt_bw40;
5701 u8 rfcsr, bbp;
5702
5703 /*
5704 * TODO: sync filter_tgt values with vendor driver
5705 */
5706 if (rt2x00_rt(rt2x00dev, RT3070)) {
5707 filter_tgt_bw20 = 0x16;
5708 filter_tgt_bw40 = 0x19;
5709 } else {
5710 filter_tgt_bw20 = 0x13;
5711 filter_tgt_bw40 = 0x15;
5712 }
5713
5714 drv_data->calibration_bw20 =
5715 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
5716 drv_data->calibration_bw40 =
5717 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
5718
5719 /*
5720 * Save BBP 25 & 26 values for later use in channel switching (for 3052)
5721 */
5722 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5723 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5724
5725 /*
5726 * Set back to initial state
5727 */
5728 rt2800_bbp_write(rt2x00dev, 24, 0);
5729
5730 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5731 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
5732 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5733
5734 /*
5735 * Set BBP back to BW20
5736 */
5737 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5738 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
5739 rt2800_bbp_write(rt2x00dev, 4, bbp);
5740}
5741
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005742static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
5743{
5744 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5745 u8 min_gain, rfcsr, bbp;
5746 u16 eeprom;
5747
5748 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
5749
5750 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
5751 if (rt2x00_rt(rt2x00dev, RT3070) ||
5752 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5753 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5754 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
5755 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
5756 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5757 }
5758
5759 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
5760 if (drv_data->txmixer_gain_24g >= min_gain) {
5761 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5762 drv_data->txmixer_gain_24g);
5763 }
5764
5765 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5766
5767 if (rt2x00_rt(rt2x00dev, RT3090)) {
5768 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5769 rt2800_bbp_read(rt2x00dev, 138, &bbp);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005770 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005771 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5772 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
5773 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5774 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5775 rt2800_bbp_write(rt2x00dev, 138, bbp);
5776 }
5777
5778 if (rt2x00_rt(rt2x00dev, RT3070)) {
5779 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
5780 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
5781 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5782 else
5783 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5784 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5785 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5786 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5787 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5788 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5789 rt2x00_rt(rt2x00dev, RT3090) ||
5790 rt2x00_rt(rt2x00dev, RT3390)) {
5791 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5792 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5793 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5794 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5795 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5796 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5797 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5798
5799 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5800 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5801 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5802
5803 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5804 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5805 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5806
5807 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5808 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5809 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5810 }
5811}
5812
Gabor Juhosab7078a2013-07-08 16:08:18 +02005813static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
5814{
5815 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5816 u8 rfcsr;
5817 u8 tx_gain;
5818
5819 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
5820 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
5821 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
5822
5823 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
5824 tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
5825 RFCSR17_TXMIXER_GAIN);
5826 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
5827 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
5828
5829 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5830 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5831 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
5832
5833 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5834 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5835 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
5836
5837 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5838 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5839 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
5840 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5841
5842 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5843 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5844 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5845
5846 /* TODO: enable stream mode */
5847}
5848
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005849static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
5850{
5851 u8 reg;
5852 u16 eeprom;
5853
5854 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5855 rt2800_bbp_read(rt2x00dev, 138, &reg);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005856 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005857 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5858 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
5859 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5860 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
5861 rt2800_bbp_write(rt2x00dev, 138, reg);
5862
5863 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
5864 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
5865 rt2800_rfcsr_write(rt2x00dev, 38, reg);
5866
5867 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
5868 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
5869 rt2800_rfcsr_write(rt2x00dev, 39, reg);
5870
5871 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5872
5873 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
5874 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
5875 rt2800_rfcsr_write(rt2x00dev, 30, reg);
5876}
5877
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005878static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
5879{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005880 rt2800_rf_init_calibration(rt2x00dev, 30);
5881
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005882 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
5883 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
5884 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
5885 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
5886 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5887 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5888 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5889 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
5890 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
5891 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5892 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
5893 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5894 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
5895 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
5896 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5897 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5898 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5899 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5900 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5901 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5902 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5903 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5904 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5905 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
5906 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5907 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5908 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
5909 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
5910 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
5911 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
5912 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5913 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
5914}
5915
5916static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
5917{
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005918 u8 rfcsr;
5919 u16 eeprom;
5920 u32 reg;
5921
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005922 /* XXX vendor driver do this only for 3070 */
5923 rt2800_rf_init_calibration(rt2x00dev, 30);
5924
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005925 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5926 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5927 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5928 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
5929 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5930 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
5931 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5932 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
5933 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5934 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5935 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5936 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5937 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5938 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5939 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5940 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5941 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
5942 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5943 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005944
5945 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
5946 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5947 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5948 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5949 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5950 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5951 rt2x00_rt(rt2x00dev, RT3090)) {
5952 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
5953
5954 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
5955 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
5956 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
5957
5958 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5959 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5960 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5961 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005962 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
5963 &eeprom);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005964 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
5965 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5966 else
5967 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5968 }
5969 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5970
5971 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5972 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
5973 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
5974 }
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005975
5976 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005977
5978 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
5979 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5980 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
5981 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005982
5983 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005984 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005985}
5986
5987static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
5988{
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02005989 u8 rfcsr;
5990
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005991 rt2800_rf_init_calibration(rt2x00dev, 2);
5992
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005993 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
5994 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5995 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
5996 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
5997 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
5998 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
5999 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6000 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6001 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6002 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6003 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6004 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
6005 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6006 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
6007 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6008 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6009 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6010 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6011 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6012 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6013 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6014 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
6015 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6016 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6017 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6018 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6019 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6020 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6021 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6022 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
6023 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6024 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6025 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6026 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6027 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6028 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
6029 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6030 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6031 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6032 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6033 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
6034 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6035 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6036 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
6037 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6038 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02006039
6040 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
6041 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
6042 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006043
6044 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006045 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006046}
6047
6048static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
6049{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006050 rt2800_rf_init_calibration(rt2x00dev, 30);
6051
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006052 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
6053 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
6054 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
6055 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
6056 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6057 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6058 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
6059 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6060 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6061 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6062 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
6063 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
6064 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
6065 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
6066 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
6067 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6068 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
6069 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
6070 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6071 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6072 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6073 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6074 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6075 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6076 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6077 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6078 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6079 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
6080 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
6081 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6082 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6083 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6084 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6085 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
6086 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
6087 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
6088 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
6089 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
6090 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
6091 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
6092 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
6093 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
6094 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
6095 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
6096 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
6097 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
6098 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
6099 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
6100 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
6101 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
6102 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
6103 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
6104 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
6105 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
6106 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
6107 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
6108 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
6109 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
6110 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
6111 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
6112 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
6113 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6114 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006115
6116 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006117 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006118 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006119}
6120
6121static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
6122{
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02006123 u32 reg;
6124
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006125 rt2800_rf_init_calibration(rt2x00dev, 30);
6126
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006127 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
6128 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
6129 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6130 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
6131 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6132 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
6133 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
6134 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
6135 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
6136 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
6137 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
6138 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6139 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
6140 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
6141 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6142 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6143 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
6144 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
6145 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
6146 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
6147 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
6148 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
6149 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6150 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
6151 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
6152 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
6153 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6154 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6155 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
6156 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
6157 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
6158 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02006159
6160 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6161 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6162 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006163
6164 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006165
6166 if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
6167 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006168
6169 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006170 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006171}
6172
6173static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
6174{
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02006175 u8 rfcsr;
6176 u32 reg;
6177
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006178 rt2800_rf_init_calibration(rt2x00dev, 30);
6179
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006180 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
6181 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
6182 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6183 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
6184 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
6185 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
6186 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
6187 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
6188 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
6189 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
6190 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
6191 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
6192 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
6193 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
6194 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6195 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
6196 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
6197 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
6198 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
6199 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
6200 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
6201 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6202 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
6203 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
6204 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
6205 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6206 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6207 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6208 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
6209 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
6210 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02006211
6212 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6213 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6214 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6215
6216 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6217 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6218 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6219 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6220 msleep(1);
6221 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6222 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6223 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6224 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02006225
6226 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006227 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02006228 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006229}
6230
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006231static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
6232{
6233 u8 bbp;
6234 bool txbf_enabled = false; /* FIXME */
6235
6236 rt2800_bbp_read(rt2x00dev, 105, &bbp);
6237 if (rt2x00dev->default_ant.rx_chain_num == 1)
6238 rt2x00_set_field8(&bbp, BBP105_MLD, 0);
6239 else
6240 rt2x00_set_field8(&bbp, BBP105_MLD, 1);
6241 rt2800_bbp_write(rt2x00dev, 105, bbp);
6242
6243 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6244
6245 rt2800_bbp_write(rt2x00dev, 92, 0x02);
6246 rt2800_bbp_write(rt2x00dev, 82, 0x82);
6247 rt2800_bbp_write(rt2x00dev, 106, 0x05);
6248 rt2800_bbp_write(rt2x00dev, 104, 0x92);
6249 rt2800_bbp_write(rt2x00dev, 88, 0x90);
6250 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6251 rt2800_bbp_write(rt2x00dev, 47, 0x48);
6252 rt2800_bbp_write(rt2x00dev, 120, 0x50);
6253
6254 if (txbf_enabled)
6255 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
6256 else
6257 rt2800_bbp_write(rt2x00dev, 163, 0x9d);
6258
6259 /* SNR mapping */
6260 rt2800_bbp_write(rt2x00dev, 142, 6);
6261 rt2800_bbp_write(rt2x00dev, 143, 160);
6262 rt2800_bbp_write(rt2x00dev, 142, 7);
6263 rt2800_bbp_write(rt2x00dev, 143, 161);
6264 rt2800_bbp_write(rt2x00dev, 142, 8);
6265 rt2800_bbp_write(rt2x00dev, 143, 162);
6266
6267 /* ADC/DAC control */
6268 rt2800_bbp_write(rt2x00dev, 31, 0x08);
6269
6270 /* RX AGC energy lower bound in log2 */
6271 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6272
6273 /* FIXME: BBP 105 owerwrite? */
6274 rt2800_bbp_write(rt2x00dev, 105, 0x04);
Gabor Juhosf42b0462013-07-08 16:08:30 +02006275
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006276}
6277
Gabor Juhosab7078a2013-07-08 16:08:18 +02006278static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
6279{
6280 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
6281 u32 reg;
6282 u8 rfcsr;
6283
6284 /* Disable GPIO #4 and #7 function for LAN PE control */
6285 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6286 rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
6287 rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
6288 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6289
6290 /* Initialize default register values */
6291 rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
6292 rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
6293 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6294 rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
6295 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6296 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6297 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
6298 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
6299 rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
6300 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
6301 rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
6302 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6303 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6304 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6305 rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
6306 rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
6307 rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
6308 rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
6309 rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
6310 rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
6311 rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
6312 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
6313 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
6314 rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
6315 rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
6316 rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
6317 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
6318 rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
6319 rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
6320 rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
6321 rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
6322 rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
6323
6324 /* Initiate calibration */
6325 /* TODO: use rt2800_rf_init_calibration ? */
6326 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
6327 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
6328 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
6329
6330 rt2800_adjust_freq_offset(rt2x00dev);
6331
6332 rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
6333 rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
6334 rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
6335
6336 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6337 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6338 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6339 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6340 usleep_range(1000, 1500);
6341 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6342 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6343 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6344
6345 /* Set initial values for RX filter calibration */
6346 drv_data->calibration_bw20 = 0x1f;
6347 drv_data->calibration_bw40 = 0x2f;
6348
6349 /* Save BBP 25 & 26 values for later use in channel switching */
6350 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
6351 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
6352
6353 rt2800_led_open_drain_enable(rt2x00dev);
6354 rt2800_normal_mode_setup_3593(rt2x00dev);
6355
Gabor Juhosd63f7e82013-07-08 16:08:19 +02006356 rt3593_post_bbp_init(rt2x00dev);
Gabor Juhosab7078a2013-07-08 16:08:18 +02006357
6358 /* TODO: enable stream mode support */
6359}
6360
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006361static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
6362{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006363 rt2800_rf_init_calibration(rt2x00dev, 2);
6364
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006365 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6366 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6367 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6368 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6369 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6370 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6371 else
6372 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6373 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6374 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6375 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6376 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
6377 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6378 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6379 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6380 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6381 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6382 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
6383
6384 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6385 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6386 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6387 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6388 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6389 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6390 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6391 else
6392 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
6393 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6394 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6395 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6396 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6397
6398 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
6399 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6400 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6401 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6402 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6403 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6404 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6405 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6406 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6407 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6408
6409 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6410 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6411 else
6412 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
6413 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6414 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
6415 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
6416 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6417 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6418 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6419 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6420 else
6421 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
6422 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6423 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6424 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6425
6426 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6427 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6428 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6429 else
6430 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
6431 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6432 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
6433 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
6434 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6435 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6436 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
6437
6438 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6439 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6440 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
6441 else
6442 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
6443 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6444 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006445
6446 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006447
6448 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006449}
6450
6451static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
6452{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006453 rt2800_rf_init_calibration(rt2x00dev, 2);
6454
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006455 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
6456 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6457 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6458 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6459 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6460 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6461 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6462 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6463 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6464 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6465 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6466 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6467 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6468 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6469 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
6470 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6471 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
6472 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6473 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
6474 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
6475 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6476 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6477 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6478 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6479 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6480 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6481 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6482 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
6483 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6484 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6485 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6486 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6487 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6488 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
6489 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6490 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
6491 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6492 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6493 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
6494 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6495 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6496 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6497 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
6498 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6499 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6500 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
6501 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
6502 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
6503 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
6504 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
6505 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6506 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
6507 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
6508 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
6509 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
6510 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6511 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
6512 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
6513 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006514
6515 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006516
6517 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006518}
6519
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006520static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
6521{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02006522 rt2800_rf_init_calibration(rt2x00dev, 30);
6523
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006524 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
6525 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6526 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6527 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6528 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
6529 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6530 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6531 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6532 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6533 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6534 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
6535 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
6536 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
6537 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6538 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6539 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6540 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6541 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6542 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6543 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
6544 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
6545 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6546
6547 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6548 msleep(1);
6549
6550 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006551
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006552 /* Enable DC filter */
6553 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6554 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6555
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02006556 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02006557
6558 if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
6559 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02006560
6561 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006562}
6563
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006564static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006565{
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006566 if (rt2800_is_305x_soc(rt2x00dev)) {
6567 rt2800_init_rfcsr_305x_soc(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006568 return;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006569 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01006570
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006571 switch (rt2x00dev->chip.rt) {
6572 case RT3070:
6573 case RT3071:
6574 case RT3090:
6575 rt2800_init_rfcsr_30xx(rt2x00dev);
6576 break;
6577 case RT3290:
6578 rt2800_init_rfcsr_3290(rt2x00dev);
6579 break;
6580 case RT3352:
6581 rt2800_init_rfcsr_3352(rt2x00dev);
6582 break;
6583 case RT3390:
6584 rt2800_init_rfcsr_3390(rt2x00dev);
6585 break;
6586 case RT3572:
6587 rt2800_init_rfcsr_3572(rt2x00dev);
6588 break;
Gabor Juhosab7078a2013-07-08 16:08:18 +02006589 case RT3593:
6590 rt2800_init_rfcsr_3593(rt2x00dev);
6591 break;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01006592 case RT5390:
6593 rt2800_init_rfcsr_5390(rt2x00dev);
6594 break;
6595 case RT5392:
6596 rt2800_init_rfcsr_5392(rt2x00dev);
6597 break;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01006598 case RT5592:
6599 rt2800_init_rfcsr_5592(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006600 break;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02006601 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01006602}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006603
6604int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
6605{
6606 u32 reg;
6607 u16 word;
6608
6609 /*
6610 * Initialize all registers.
6611 */
6612 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006613 rt2800_init_registers(rt2x00dev)))
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006614 return -EIO;
6615
6616 /*
6617 * Send signal to firmware during boot time.
6618 */
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006619 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6620 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
6621 if (rt2x00_is_usb(rt2x00dev)) {
6622 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
6623 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
6624 }
6625 msleep(1);
6626
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02006627 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
6628 rt2800_wait_bbp_ready(rt2x00dev)))
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01006629 return -EIO;
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006630
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02006631 rt2800_init_bbp(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02006632 rt2800_init_rfcsr(rt2x00dev);
6633
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006634 if (rt2x00_is_usb(rt2x00dev) &&
6635 (rt2x00_rt(rt2x00dev, RT3070) ||
6636 rt2x00_rt(rt2x00dev, RT3071) ||
6637 rt2x00_rt(rt2x00dev, RT3572))) {
6638 udelay(200);
6639 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
6640 udelay(10);
6641 }
6642
6643 /*
6644 * Enable RX.
6645 */
6646 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6647 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6648 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6649 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6650
6651 udelay(50);
6652
6653 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
6654 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
6655 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
6656 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
6657 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
6658 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6659
6660 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6661 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6662 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
6663 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6664
6665 /*
6666 * Initialize LED control
6667 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006668 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006669 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006670 word & 0xff, (word >> 8) & 0xff);
6671
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006672 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006673 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006674 word & 0xff, (word >> 8) & 0xff);
6675
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006676 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006677 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006678 word & 0xff, (word >> 8) & 0xff);
6679
6680 return 0;
6681}
6682EXPORT_SYMBOL_GPL(rt2800_enable_radio);
6683
6684void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
6685{
6686 u32 reg;
6687
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02006688 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006689
6690 /* Wait for DMA, ignore error */
6691 rt2800_wait_wpdma_ready(rt2x00dev);
6692
6693 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6694 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
6695 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6696 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02006697}
6698EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006699
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006700int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
6701{
6702 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006703 u16 efuse_ctrl_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006704
Woody Hunga89534e2012-06-13 15:01:16 +08006705 if (rt2x00_rt(rt2x00dev, RT3290))
6706 efuse_ctrl_reg = EFUSE_CTRL_3290;
6707 else
6708 efuse_ctrl_reg = EFUSE_CTRL;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006709
Woody Hunga89534e2012-06-13 15:01:16 +08006710 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006711 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
6712}
6713EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
6714
6715static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
6716{
6717 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08006718 u16 efuse_ctrl_reg;
6719 u16 efuse_data0_reg;
6720 u16 efuse_data1_reg;
6721 u16 efuse_data2_reg;
6722 u16 efuse_data3_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006723
Woody Hunga89534e2012-06-13 15:01:16 +08006724 if (rt2x00_rt(rt2x00dev, RT3290)) {
6725 efuse_ctrl_reg = EFUSE_CTRL_3290;
6726 efuse_data0_reg = EFUSE_DATA0_3290;
6727 efuse_data1_reg = EFUSE_DATA1_3290;
6728 efuse_data2_reg = EFUSE_DATA2_3290;
6729 efuse_data3_reg = EFUSE_DATA3_3290;
6730 } else {
6731 efuse_ctrl_reg = EFUSE_CTRL;
6732 efuse_data0_reg = EFUSE_DATA0;
6733 efuse_data1_reg = EFUSE_DATA1;
6734 efuse_data2_reg = EFUSE_DATA2;
6735 efuse_data3_reg = EFUSE_DATA3;
6736 }
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006737 mutex_lock(&rt2x00dev->csr_mutex);
6738
Woody Hunga89534e2012-06-13 15:01:16 +08006739 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006740 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
6741 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
6742 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08006743 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006744
6745 /* Wait until the EEPROM has been loaded */
Woody Hunga89534e2012-06-13 15:01:16 +08006746 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006747 /* Apparently the data is read from end to start */
Woody Hunga89534e2012-06-13 15:01:16 +08006748 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006749 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01006750 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006751 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006752 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006753 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006754 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08006755 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05006756 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01006757
6758 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006759}
6760
Gabor Juhosa02308e2012-12-29 14:51:51 +01006761int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006762{
6763 unsigned int i;
6764
6765 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
6766 rt2800_efuse_read(rt2x00dev, i);
Gabor Juhosa02308e2012-12-29 14:51:51 +01006767
6768 return 0;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01006769}
6770EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
6771
Gabor Juhosa3f16252013-07-08 16:08:25 +02006772static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
6773{
6774 u16 word;
6775
Gabor Juhos6316c782013-07-08 16:08:26 +02006776 if (rt2x00_rt(rt2x00dev, RT3593))
6777 return 0;
6778
Gabor Juhosa3f16252013-07-08 16:08:25 +02006779 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
6780 if ((word & 0x00ff) != 0x00ff)
6781 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
6782
6783 return 0;
6784}
6785
6786static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
6787{
6788 u16 word;
6789
Gabor Juhos6316c782013-07-08 16:08:26 +02006790 if (rt2x00_rt(rt2x00dev, RT3593))
6791 return 0;
6792
Gabor Juhosa3f16252013-07-08 16:08:25 +02006793 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
6794 if ((word & 0x00ff) != 0x00ff)
6795 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
6796
6797 return 0;
6798}
6799
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006800static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006801{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006802 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006803 u16 word;
6804 u8 *mac;
6805 u8 default_lna_gain;
Gabor Juhosa02308e2012-12-29 14:51:51 +01006806 int retval;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006807
6808 /*
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006809 * Read the EEPROM.
6810 */
Gabor Juhosa02308e2012-12-29 14:51:51 +01006811 retval = rt2800_read_eeprom(rt2x00dev);
6812 if (retval)
6813 return retval;
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006814
6815 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006816 * Start validation of the data that has been read.
6817 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006818 mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006819 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00006820 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07006821 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006822 }
6823
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006824 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006825 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006826 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6827 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
6828 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006829 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006830 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01006831 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02006832 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006833 /*
6834 * There is a max of 2 RX streams for RT28x0 series
6835 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006836 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
6837 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006838 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006839 }
6840
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006841 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006842 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006843 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
6844 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
6845 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
6846 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
6847 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
6848 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
6849 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
6850 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
6851 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
6852 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
6853 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
6854 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
6855 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
6856 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
6857 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006858 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006859 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006860 }
6861
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006862 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006863 if ((word & 0x00ff) == 0x00ff) {
6864 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006865 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07006866 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02006867 }
6868 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006869 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
6870 LED_MODE_TXRX_ACTIVITY);
6871 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006872 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6873 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
6874 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
6875 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Joe Perchesec9c4982013-04-19 08:33:40 -07006876 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006877 }
6878
6879 /*
6880 * During the LNA validation we are going to use
6881 * lna0 as correct value. Note that EEPROM_LNA
6882 * is never validated.
6883 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006884 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006885 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
6886
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006887 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006888 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
6889 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
6890 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
6891 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006892 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006893
Gabor Juhosa3f16252013-07-08 16:08:25 +02006894 drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006895
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006896 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006897 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
6898 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02006899 if (!rt2x00_rt(rt2x00dev, RT3593)) {
6900 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
6901 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
6902 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
6903 default_lna_gain);
6904 }
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006905 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006906
Gabor Juhosa3f16252013-07-08 16:08:25 +02006907 drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01006908
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006909 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006910 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
6911 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
6912 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
6913 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006914 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006915
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006916 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006917 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
6918 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02006919 if (!rt2x00_rt(rt2x00dev, RT3593)) {
6920 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
6921 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
6922 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
6923 default_lna_gain);
6924 }
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006925 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006926
Gabor Juhosf36bb0c2013-07-08 16:08:27 +02006927 if (rt2x00_rt(rt2x00dev, RT3593)) {
6928 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
6929 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
6930 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
6931 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
6932 default_lna_gain);
6933 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
6934 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
6935 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
6936 default_lna_gain);
6937 rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
6938 }
6939
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006940 return 0;
6941}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006942
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006943static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006944{
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006945 u16 value;
6946 u16 eeprom;
Gabor Juhos86868b22013-03-30 14:53:09 +01006947 u16 rf;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006948
Gabor Juhos86868b22013-03-30 14:53:09 +01006949 /*
6950 * Read EEPROM word for configuration.
6951 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006952 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Gabor Juhos86868b22013-03-30 14:53:09 +01006953
6954 /*
6955 * Identify RF chipset by EEPROM value
6956 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
6957 * RT53xx: defined in "EEPROM_CHIP_ID" field
6958 */
6959 if (rt2x00_rt(rt2x00dev, RT3290) ||
6960 rt2x00_rt(rt2x00dev, RT5390) ||
6961 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006962 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
Gabor Juhos86868b22013-03-30 14:53:09 +01006963 else
6964 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
6965
6966 switch (rf) {
Larry Fingerd331eb52011-09-14 16:50:22 -05006967 case RF2820:
6968 case RF2850:
6969 case RF2720:
6970 case RF2750:
6971 case RF3020:
6972 case RF2020:
6973 case RF3021:
6974 case RF3022:
6975 case RF3052:
Gabor Juhos0f5af262013-07-08 16:08:32 +02006976 case RF3053:
Woody Hunga89534e2012-06-13 15:01:16 +08006977 case RF3290:
Larry Fingerd331eb52011-09-14 16:50:22 -05006978 case RF3320:
Daniel Golle03839952012-09-09 14:24:39 +03006979 case RF3322:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006980 case RF5360:
Larry Fingerd331eb52011-09-14 16:50:22 -05006981 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08006982 case RF5372:
Larry Fingerd331eb52011-09-14 16:50:22 -05006983 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08006984 case RF5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01006985 case RF5592:
Larry Fingerd331eb52011-09-14 16:50:22 -05006986 break;
6987 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07006988 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
6989 rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006990 return -ENODEV;
6991 }
6992
Gabor Juhos86868b22013-03-30 14:53:09 +01006993 rt2x00_set_rf(rt2x00dev, rf);
6994
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01006995 /*
6996 * Identify default antenna configuration.
6997 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01006998 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006999 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007000 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007001 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007002
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007003 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007004
7005 if (rt2x00_rt(rt2x00dev, RT3070) ||
7006 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03007007 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01007008 rt2x00_rt(rt2x00dev, RT3390)) {
7009 value = rt2x00_get_field16(eeprom,
7010 EEPROM_NIC_CONF1_ANT_DIVERSITY);
7011 switch (value) {
7012 case 0:
7013 case 1:
7014 case 2:
7015 rt2x00dev->default_ant.tx = ANTENNA_A;
7016 rt2x00dev->default_ant.rx = ANTENNA_A;
7017 break;
7018 case 3:
7019 rt2x00dev->default_ant.tx = ANTENNA_A;
7020 rt2x00dev->default_ant.rx = ANTENNA_B;
7021 break;
7022 }
7023 } else {
7024 rt2x00dev->default_ant.tx = ANTENNA_A;
7025 rt2x00dev->default_ant.rx = ANTENNA_A;
7026 }
7027
Anisse Astier0586a112012-04-23 12:33:11 +02007028 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
7029 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
7030 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
7031 }
7032
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007033 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007034 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007035 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007036 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007037 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007038 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007039 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007040
7041 /*
7042 * Detect if this device has an hardware controlled radio.
7043 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007044 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007045 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007046
7047 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02007048 * Detect if this device has Bluetooth co-existence.
7049 */
7050 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
7051 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
7052
7053 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007054 * Read frequency offset and RF programming sequence.
7055 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007056 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007057 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
7058
7059 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007060 * Store led settings, for correct led behaviour.
7061 */
7062#ifdef CONFIG_RT2X00_LIB_LEDS
7063 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
7064 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
7065 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
7066
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02007067 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007068#endif /* CONFIG_RT2X00_LIB_LEDS */
7069
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007070 /*
7071 * Check if support EIRP tx power limit feature.
7072 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007073 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007074
7075 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
7076 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02007077 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007078
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007079 return 0;
7080}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01007081
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007082/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02007083 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007084 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
7085 */
7086static const struct rf_channel rf_vals[] = {
7087 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
7088 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
7089 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
7090 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
7091 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
7092 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
7093 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
7094 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
7095 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
7096 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
7097 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
7098 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
7099 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
7100 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
7101
7102 /* 802.11 UNI / HyperLan 2 */
7103 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
7104 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
7105 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
7106 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
7107 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
7108 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
7109 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
7110 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
7111 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
7112 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
7113 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
7114 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
7115
7116 /* 802.11 HyperLan 2 */
7117 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
7118 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
7119 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
7120 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
7121 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
7122 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
7123 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
7124 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
7125 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
7126 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
7127 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
7128 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
7129 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
7130 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
7131 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
7132 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
7133
7134 /* 802.11 UNII */
7135 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
7136 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
7137 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
7138 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
7139 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
7140 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
7141 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
7142 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
7143 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
7144 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
7145 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
7146
7147 /* 802.11 Japan */
7148 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
7149 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
7150 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
7151 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
7152 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
7153 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
7154 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
7155};
7156
7157/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02007158 * RF value list for rt3xxx
7159 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007160 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02007161static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007162 {1, 241, 2, 2 },
7163 {2, 241, 2, 7 },
7164 {3, 242, 2, 2 },
7165 {4, 242, 2, 7 },
7166 {5, 243, 2, 2 },
7167 {6, 243, 2, 7 },
7168 {7, 244, 2, 2 },
7169 {8, 244, 2, 7 },
7170 {9, 245, 2, 2 },
7171 {10, 245, 2, 7 },
7172 {11, 246, 2, 2 },
7173 {12, 246, 2, 7 },
7174 {13, 247, 2, 2 },
7175 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02007176
7177 /* 802.11 UNI / HyperLan 2 */
7178 {36, 0x56, 0, 4},
7179 {38, 0x56, 0, 6},
7180 {40, 0x56, 0, 8},
7181 {44, 0x57, 0, 0},
7182 {46, 0x57, 0, 2},
7183 {48, 0x57, 0, 4},
7184 {52, 0x57, 0, 8},
7185 {54, 0x57, 0, 10},
7186 {56, 0x58, 0, 0},
7187 {60, 0x58, 0, 4},
7188 {62, 0x58, 0, 6},
7189 {64, 0x58, 0, 8},
7190
7191 /* 802.11 HyperLan 2 */
7192 {100, 0x5b, 0, 8},
7193 {102, 0x5b, 0, 10},
7194 {104, 0x5c, 0, 0},
7195 {108, 0x5c, 0, 4},
7196 {110, 0x5c, 0, 6},
7197 {112, 0x5c, 0, 8},
7198 {116, 0x5d, 0, 0},
7199 {118, 0x5d, 0, 2},
7200 {120, 0x5d, 0, 4},
7201 {124, 0x5d, 0, 8},
7202 {126, 0x5d, 0, 10},
7203 {128, 0x5e, 0, 0},
7204 {132, 0x5e, 0, 4},
7205 {134, 0x5e, 0, 6},
7206 {136, 0x5e, 0, 8},
7207 {140, 0x5f, 0, 0},
7208
7209 /* 802.11 UNII */
7210 {149, 0x5f, 0, 9},
7211 {151, 0x5f, 0, 11},
7212 {153, 0x60, 0, 1},
7213 {157, 0x60, 0, 5},
7214 {159, 0x60, 0, 7},
7215 {161, 0x60, 0, 9},
7216 {165, 0x61, 0, 1},
7217 {167, 0x61, 0, 3},
7218 {169, 0x61, 0, 5},
7219 {171, 0x61, 0, 7},
7220 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007221};
7222
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007223static const struct rf_channel rf_vals_5592_xtal20[] = {
7224 /* Channel, N, K, mod, R */
7225 {1, 482, 4, 10, 3},
7226 {2, 483, 4, 10, 3},
7227 {3, 484, 4, 10, 3},
7228 {4, 485, 4, 10, 3},
7229 {5, 486, 4, 10, 3},
7230 {6, 487, 4, 10, 3},
7231 {7, 488, 4, 10, 3},
7232 {8, 489, 4, 10, 3},
7233 {9, 490, 4, 10, 3},
7234 {10, 491, 4, 10, 3},
7235 {11, 492, 4, 10, 3},
7236 {12, 493, 4, 10, 3},
7237 {13, 494, 4, 10, 3},
7238 {14, 496, 8, 10, 3},
7239 {36, 172, 8, 12, 1},
7240 {38, 173, 0, 12, 1},
7241 {40, 173, 4, 12, 1},
7242 {42, 173, 8, 12, 1},
7243 {44, 174, 0, 12, 1},
7244 {46, 174, 4, 12, 1},
7245 {48, 174, 8, 12, 1},
7246 {50, 175, 0, 12, 1},
7247 {52, 175, 4, 12, 1},
7248 {54, 175, 8, 12, 1},
7249 {56, 176, 0, 12, 1},
7250 {58, 176, 4, 12, 1},
7251 {60, 176, 8, 12, 1},
7252 {62, 177, 0, 12, 1},
7253 {64, 177, 4, 12, 1},
7254 {100, 183, 4, 12, 1},
7255 {102, 183, 8, 12, 1},
7256 {104, 184, 0, 12, 1},
7257 {106, 184, 4, 12, 1},
7258 {108, 184, 8, 12, 1},
7259 {110, 185, 0, 12, 1},
7260 {112, 185, 4, 12, 1},
7261 {114, 185, 8, 12, 1},
7262 {116, 186, 0, 12, 1},
7263 {118, 186, 4, 12, 1},
7264 {120, 186, 8, 12, 1},
7265 {122, 187, 0, 12, 1},
7266 {124, 187, 4, 12, 1},
7267 {126, 187, 8, 12, 1},
7268 {128, 188, 0, 12, 1},
7269 {130, 188, 4, 12, 1},
7270 {132, 188, 8, 12, 1},
7271 {134, 189, 0, 12, 1},
7272 {136, 189, 4, 12, 1},
7273 {138, 189, 8, 12, 1},
7274 {140, 190, 0, 12, 1},
7275 {149, 191, 6, 12, 1},
7276 {151, 191, 10, 12, 1},
7277 {153, 192, 2, 12, 1},
7278 {155, 192, 6, 12, 1},
7279 {157, 192, 10, 12, 1},
7280 {159, 193, 2, 12, 1},
7281 {161, 193, 6, 12, 1},
7282 {165, 194, 2, 12, 1},
7283 {184, 164, 0, 12, 1},
7284 {188, 164, 4, 12, 1},
7285 {192, 165, 8, 12, 1},
7286 {196, 166, 0, 12, 1},
7287};
7288
7289static const struct rf_channel rf_vals_5592_xtal40[] = {
7290 /* Channel, N, K, mod, R */
7291 {1, 241, 2, 10, 3},
7292 {2, 241, 7, 10, 3},
7293 {3, 242, 2, 10, 3},
7294 {4, 242, 7, 10, 3},
7295 {5, 243, 2, 10, 3},
7296 {6, 243, 7, 10, 3},
7297 {7, 244, 2, 10, 3},
7298 {8, 244, 7, 10, 3},
7299 {9, 245, 2, 10, 3},
7300 {10, 245, 7, 10, 3},
7301 {11, 246, 2, 10, 3},
7302 {12, 246, 7, 10, 3},
7303 {13, 247, 2, 10, 3},
7304 {14, 248, 4, 10, 3},
7305 {36, 86, 4, 12, 1},
7306 {38, 86, 6, 12, 1},
7307 {40, 86, 8, 12, 1},
7308 {42, 86, 10, 12, 1},
7309 {44, 87, 0, 12, 1},
7310 {46, 87, 2, 12, 1},
7311 {48, 87, 4, 12, 1},
7312 {50, 87, 6, 12, 1},
7313 {52, 87, 8, 12, 1},
7314 {54, 87, 10, 12, 1},
7315 {56, 88, 0, 12, 1},
7316 {58, 88, 2, 12, 1},
7317 {60, 88, 4, 12, 1},
7318 {62, 88, 6, 12, 1},
7319 {64, 88, 8, 12, 1},
7320 {100, 91, 8, 12, 1},
7321 {102, 91, 10, 12, 1},
7322 {104, 92, 0, 12, 1},
7323 {106, 92, 2, 12, 1},
7324 {108, 92, 4, 12, 1},
7325 {110, 92, 6, 12, 1},
7326 {112, 92, 8, 12, 1},
7327 {114, 92, 10, 12, 1},
7328 {116, 93, 0, 12, 1},
7329 {118, 93, 2, 12, 1},
7330 {120, 93, 4, 12, 1},
7331 {122, 93, 6, 12, 1},
7332 {124, 93, 8, 12, 1},
7333 {126, 93, 10, 12, 1},
7334 {128, 94, 0, 12, 1},
7335 {130, 94, 2, 12, 1},
7336 {132, 94, 4, 12, 1},
7337 {134, 94, 6, 12, 1},
7338 {136, 94, 8, 12, 1},
7339 {138, 94, 10, 12, 1},
7340 {140, 95, 0, 12, 1},
7341 {149, 95, 9, 12, 1},
7342 {151, 95, 11, 12, 1},
7343 {153, 96, 1, 12, 1},
7344 {155, 96, 3, 12, 1},
7345 {157, 96, 5, 12, 1},
7346 {159, 96, 7, 12, 1},
7347 {161, 96, 9, 12, 1},
7348 {165, 97, 1, 12, 1},
7349 {184, 82, 0, 12, 1},
7350 {188, 82, 4, 12, 1},
7351 {192, 82, 8, 12, 1},
7352 {196, 83, 0, 12, 1},
7353};
7354
Gabor Juhosc8b9d3d2013-07-08 16:08:29 +02007355static const struct rf_channel rf_vals_3053[] = {
7356 /* Channel, N, R, K */
7357 {1, 241, 2, 2},
7358 {2, 241, 2, 7},
7359 {3, 242, 2, 2},
7360 {4, 242, 2, 7},
7361 {5, 243, 2, 2},
7362 {6, 243, 2, 7},
7363 {7, 244, 2, 2},
7364 {8, 244, 2, 7},
7365 {9, 245, 2, 2},
7366 {10, 245, 2, 7},
7367 {11, 246, 2, 2},
7368 {12, 246, 2, 7},
7369 {13, 247, 2, 2},
7370 {14, 248, 2, 4},
7371
7372 {36, 0x56, 0, 4},
7373 {38, 0x56, 0, 6},
7374 {40, 0x56, 0, 8},
7375 {44, 0x57, 0, 0},
7376 {46, 0x57, 0, 2},
7377 {48, 0x57, 0, 4},
7378 {52, 0x57, 0, 8},
7379 {54, 0x57, 0, 10},
7380 {56, 0x58, 0, 0},
7381 {60, 0x58, 0, 4},
7382 {62, 0x58, 0, 6},
7383 {64, 0x58, 0, 8},
7384
7385 {100, 0x5B, 0, 8},
7386 {102, 0x5B, 0, 10},
7387 {104, 0x5C, 0, 0},
7388 {108, 0x5C, 0, 4},
7389 {110, 0x5C, 0, 6},
7390 {112, 0x5C, 0, 8},
7391
7392 /* NOTE: Channel 114 has been removed intentionally.
7393 * The EEPROM contains no TX power values for that,
7394 * and it is disabled in the vendor driver as well.
7395 */
7396
7397 {116, 0x5D, 0, 0},
7398 {118, 0x5D, 0, 2},
7399 {120, 0x5D, 0, 4},
7400 {124, 0x5D, 0, 8},
7401 {126, 0x5D, 0, 10},
7402 {128, 0x5E, 0, 0},
7403 {132, 0x5E, 0, 4},
7404 {134, 0x5E, 0, 6},
7405 {136, 0x5E, 0, 8},
7406 {140, 0x5F, 0, 0},
7407
7408 {149, 0x5F, 0, 9},
7409 {151, 0x5F, 0, 11},
7410 {153, 0x60, 0, 1},
7411 {157, 0x60, 0, 5},
7412 {159, 0x60, 0, 7},
7413 {161, 0x60, 0, 9},
7414 {165, 0x61, 0, 1},
7415 {167, 0x61, 0, 3},
7416 {169, 0x61, 0, 5},
7417 {171, 0x61, 0, 7},
7418 {173, 0x61, 0, 9},
7419};
7420
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007421static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007422{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007423 struct hw_mode_spec *spec = &rt2x00dev->spec;
7424 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02007425 char *default_power1;
7426 char *default_power2;
Gabor Juhosc0a14362013-07-08 16:08:28 +02007427 char *default_power3;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007428 unsigned int i;
7429 u16 eeprom;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007430 u32 reg;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007431
7432 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01007433 * Disable powersaving as default on PCI devices.
7434 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01007435 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01007436 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
7437
7438 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007439 * Initialize all hw fields.
7440 */
7441 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007442 IEEE80211_HW_SIGNAL_DBM |
7443 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02007444 IEEE80211_HW_PS_NULLFUNC_STACK |
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01007445 IEEE80211_HW_AMPDU_AGGREGATION |
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01007446 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01007447
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02007448 /*
7449 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
7450 * unless we are capable of sending the buffered frames out after the
7451 * DTIM transmission using rt2x00lib_beacondone. This will send out
7452 * multicast and broadcast traffic immediately instead of buffering it
7453 * infinitly and thus dropping it after some time.
7454 */
7455 if (!rt2x00_is_usb(rt2x00dev))
7456 rt2x00dev->hw->flags |=
7457 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007458
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007459 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
7460 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007461 rt2800_eeprom_addr(rt2x00dev,
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007462 EEPROM_MAC_ADDR_0));
7463
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007464 /*
7465 * As rt2800 has a global fallback table we cannot specify
7466 * more then one tx rate per frame but since the hw will
7467 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02007468 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007469 * we are going to try. Otherwise mac80211 will truncate our
7470 * reported tx rates and the rc algortihm will end up with
7471 * incorrect data.
7472 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02007473 rt2x00dev->hw->max_rates = 1;
7474 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02007475 rt2x00dev->hw->max_rate_tries = 1;
7476
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007477 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007478
7479 /*
7480 * Initialize hw_mode information.
7481 */
7482 spec->supported_bands = SUPPORT_BAND_2GHZ;
7483 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
7484
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007485 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02007486 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007487 spec->num_channels = 14;
7488 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02007489 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
7490 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007491 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7492 spec->num_channels = ARRAY_SIZE(rf_vals);
7493 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007494 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
7495 rt2x00_rf(rt2x00dev, RF2020) ||
7496 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01007497 rt2x00_rf(rt2x00dev, RF3022) ||
Woody Hunga89534e2012-06-13 15:01:16 +08007498 rt2x00_rf(rt2x00dev, RF3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01007499 rt2x00_rf(rt2x00dev, RF3320) ||
Daniel Golle03839952012-09-09 14:24:39 +03007500 rt2x00_rf(rt2x00dev, RF3322) ||
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007501 rt2x00_rf(rt2x00dev, RF5360) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02007502 rt2x00_rf(rt2x00dev, RF5370) ||
John Li2ed71882012-02-17 17:33:06 +08007503 rt2x00_rf(rt2x00dev, RF5372) ||
Zero.Lincff3d1f2012-05-29 16:11:09 +08007504 rt2x00_rf(rt2x00dev, RF5390) ||
7505 rt2x00_rf(rt2x00dev, RF5392)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02007506 spec->num_channels = 14;
7507 spec->channels = rf_vals_3x;
7508 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
7509 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7510 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
7511 spec->channels = rf_vals_3x;
Gabor Juhosc8b9d3d2013-07-08 16:08:29 +02007512 } else if (rt2x00_rf(rt2x00dev, RF3053)) {
7513 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7514 spec->num_channels = ARRAY_SIZE(rf_vals_3053);
7515 spec->channels = rf_vals_3053;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01007516 } else if (rt2x00_rf(rt2x00dev, RF5592)) {
7517 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7518
7519 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
7520 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
7521 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
7522 spec->channels = rf_vals_5592_xtal40;
7523 } else {
7524 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
7525 spec->channels = rf_vals_5592_xtal20;
7526 }
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007527 }
7528
Stanislaw Gruszka53216d62013-03-16 19:19:29 +01007529 if (WARN_ON_ONCE(!spec->channels))
7530 return -ENODEV;
7531
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007532 /*
7533 * Initialize HT information.
7534 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01007535 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01007536 spec->ht.ht_supported = true;
7537 else
7538 spec->ht.ht_supported = false;
7539
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007540 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02007541 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007542 IEEE80211_HT_CAP_GRN_FLD |
7543 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02007544 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007545
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007546 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02007547 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
7548
Ivo van Doornaa674632010-06-29 21:48:37 +02007549 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007550 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02007551 IEEE80211_HT_CAP_RX_STBC_SHIFT;
7552
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007553 spec->ht.ampdu_factor = 3;
7554 spec->ht.ampdu_density = 4;
7555 spec->ht.mcs.tx_params =
7556 IEEE80211_HT_MCS_TX_DEFINED |
7557 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007558 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007559 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
7560
RA-Jay Hung38c8a562010-12-13 12:31:27 +01007561 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007562 case 3:
7563 spec->ht.mcs.rx_mask[2] = 0xff;
7564 case 2:
7565 spec->ht.mcs.rx_mask[1] = 0xff;
7566 case 1:
7567 spec->ht.mcs.rx_mask[0] = 0xff;
7568 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
7569 break;
7570 }
7571
7572 /*
7573 * Create channel information array
7574 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00007575 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007576 if (!info)
7577 return -ENOMEM;
7578
7579 spec->channels_info = info;
7580
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007581 default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
7582 default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007583
Gabor Juhosc0a14362013-07-08 16:08:28 +02007584 if (rt2x00dev->default_ant.tx_chain_num > 2)
7585 default_power3 = rt2800_eeprom_addr(rt2x00dev,
7586 EEPROM_EXT_TXPOWER_BG3);
7587 else
7588 default_power3 = NULL;
7589
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007590 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01007591 info[i].default_power1 = default_power1[i];
7592 info[i].default_power2 = default_power2[i];
Gabor Juhosc0a14362013-07-08 16:08:28 +02007593 if (default_power3)
7594 info[i].default_power3 = default_power3[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007595 }
7596
7597 if (spec->num_channels > 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02007598 default_power1 = rt2800_eeprom_addr(rt2x00dev,
7599 EEPROM_TXPOWER_A1);
7600 default_power2 = rt2800_eeprom_addr(rt2x00dev,
7601 EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007602
Gabor Juhosc0a14362013-07-08 16:08:28 +02007603 if (rt2x00dev->default_ant.tx_chain_num > 2)
7604 default_power3 =
7605 rt2800_eeprom_addr(rt2x00dev,
7606 EEPROM_EXT_TXPOWER_A3);
7607 else
7608 default_power3 = NULL;
7609
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007610 for (i = 14; i < spec->num_channels; i++) {
Gabor Juhos0a6f3a82013-06-22 13:13:25 +02007611 info[i].default_power1 = default_power1[i - 14];
7612 info[i].default_power2 = default_power2[i - 14];
Gabor Juhosc0a14362013-07-08 16:08:28 +02007613 if (default_power3)
7614 info[i].default_power3 = default_power3[i - 14];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007615 }
7616 }
7617
John Li2e9c43d2012-02-16 21:40:57 +08007618 switch (rt2x00dev->chip.rf) {
7619 case RF2020:
7620 case RF3020:
7621 case RF3021:
7622 case RF3022:
7623 case RF3320:
7624 case RF3052:
Gabor Juhos1095df02013-07-08 16:08:31 +02007625 case RF3053:
Woody Hunga89534e2012-06-13 15:01:16 +08007626 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02007627 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08007628 case RF5370:
7629 case RF5372:
7630 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08007631 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08007632 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
7633 break;
7634 }
7635
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007636 return 0;
7637}
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007638
Gabor Juhoscbafb602013-03-30 14:53:10 +01007639static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
7640{
7641 u32 reg;
7642 u32 rt;
7643 u32 rev;
7644
7645 if (rt2x00_rt(rt2x00dev, RT3290))
7646 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
7647 else
7648 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
7649
7650 rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
7651 rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
7652
7653 switch (rt) {
7654 case RT2860:
7655 case RT2872:
7656 case RT2883:
7657 case RT3070:
7658 case RT3071:
7659 case RT3090:
7660 case RT3290:
7661 case RT3352:
7662 case RT3390:
7663 case RT3572:
Gabor Juhos2dc2bd22013-07-08 16:08:33 +02007664 case RT3593:
Gabor Juhoscbafb602013-03-30 14:53:10 +01007665 case RT5390:
7666 case RT5392:
7667 case RT5592:
7668 break;
7669 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007670 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
7671 rt, rev);
Gabor Juhoscbafb602013-03-30 14:53:10 +01007672 return -ENODEV;
7673 }
7674
7675 rt2x00_set_rt(rt2x00dev, rt, rev);
7676
7677 return 0;
7678}
7679
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007680int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
7681{
7682 int retval;
7683 u32 reg;
7684
Gabor Juhoscbafb602013-03-30 14:53:10 +01007685 retval = rt2800_probe_rt(rt2x00dev);
7686 if (retval)
7687 return retval;
7688
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02007689 /*
7690 * Allocate eeprom data.
7691 */
7692 retval = rt2800_validate_eeprom(rt2x00dev);
7693 if (retval)
7694 return retval;
7695
7696 retval = rt2800_init_eeprom(rt2x00dev);
7697 if (retval)
7698 return retval;
7699
7700 /*
7701 * Enable rfkill polling by setting GPIO direction of the
7702 * rfkill switch GPIO pin correctly.
7703 */
7704 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
7705 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
7706 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
7707
7708 /*
7709 * Initialize hw specifications.
7710 */
7711 retval = rt2800_probe_hw_mode(rt2x00dev);
7712 if (retval)
7713 return retval;
7714
7715 /*
7716 * Set device capabilities.
7717 */
7718 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
7719 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
7720 if (!rt2x00_is_usb(rt2x00dev))
7721 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
7722
7723 /*
7724 * Set device requirements.
7725 */
7726 if (!rt2x00_is_soc(rt2x00dev))
7727 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
7728 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
7729 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
7730 if (!rt2800_hwcrypt_disabled(rt2x00dev))
7731 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
7732 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
7733 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
7734 if (rt2x00_is_usb(rt2x00dev))
7735 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
7736 else {
7737 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
7738 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
7739 }
7740
7741 /*
7742 * Set the rssi offset.
7743 */
7744 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
7745
7746 return 0;
7747}
7748EXPORT_SYMBOL_GPL(rt2800_probe_hw);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01007749
7750/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007751 * IEEE80211 stack callback functions.
7752 */
Helmut Schaae7836192010-07-11 12:28:54 +02007753void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
7754 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007755{
7756 struct rt2x00_dev *rt2x00dev = hw->priv;
7757 struct mac_iveiv_entry iveiv_entry;
7758 u32 offset;
7759
7760 offset = MAC_IVEIV_ENTRY(hw_key_idx);
7761 rt2800_register_multiread(rt2x00dev, offset,
7762 &iveiv_entry, sizeof(iveiv_entry));
7763
Julia Lawall855da5e2009-12-13 17:07:45 +01007764 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
7765 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007766}
Helmut Schaae7836192010-07-11 12:28:54 +02007767EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007768
Helmut Schaae7836192010-07-11 12:28:54 +02007769int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007770{
7771 struct rt2x00_dev *rt2x00dev = hw->priv;
7772 u32 reg;
7773 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
7774
7775 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
7776 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
7777 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
7778
7779 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
7780 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
7781 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
7782
7783 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
7784 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
7785 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
7786
7787 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
7788 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
7789 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
7790
7791 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
7792 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
7793 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
7794
7795 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
7796 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
7797 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
7798
7799 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
7800 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
7801 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
7802
7803 return 0;
7804}
Helmut Schaae7836192010-07-11 12:28:54 +02007805EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007806
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007807int rt2800_conf_tx(struct ieee80211_hw *hw,
7808 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02007809 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007810{
7811 struct rt2x00_dev *rt2x00dev = hw->priv;
7812 struct data_queue *queue;
7813 struct rt2x00_field32 field;
7814 int retval;
7815 u32 reg;
7816 u32 offset;
7817
7818 /*
7819 * First pass the configuration through rt2x00lib, that will
7820 * update the queue settings and validate the input. After that
7821 * we are free to update the registers based on the value
7822 * in the queue parameter.
7823 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02007824 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007825 if (retval)
7826 return retval;
7827
7828 /*
7829 * We only need to perform additional register initialization
7830 * for WMM queues/
7831 */
7832 if (queue_idx >= 4)
7833 return 0;
7834
Helmut Schaa11f818e2011-03-03 19:38:55 +01007835 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007836
7837 /* Update WMM TXOP register */
7838 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
7839 field.bit_offset = (queue_idx & 1) * 16;
7840 field.bit_mask = 0xffff << field.bit_offset;
7841
7842 rt2800_register_read(rt2x00dev, offset, &reg);
7843 rt2x00_set_field32(&reg, field, queue->txop);
7844 rt2800_register_write(rt2x00dev, offset, reg);
7845
7846 /* Update WMM registers */
7847 field.bit_offset = queue_idx * 4;
7848 field.bit_mask = 0xf << field.bit_offset;
7849
7850 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
7851 rt2x00_set_field32(&reg, field, queue->aifs);
7852 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
7853
7854 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
7855 rt2x00_set_field32(&reg, field, queue->cw_min);
7856 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
7857
7858 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
7859 rt2x00_set_field32(&reg, field, queue->cw_max);
7860 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
7861
7862 /* Update EDCA registers */
7863 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
7864
7865 rt2800_register_read(rt2x00dev, offset, &reg);
7866 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
7867 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
7868 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
7869 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
7870 rt2800_register_write(rt2x00dev, offset, reg);
7871
7872 return 0;
7873}
Helmut Schaae7836192010-07-11 12:28:54 +02007874EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007875
Eliad Peller37a41b42011-09-21 14:06:11 +03007876u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007877{
7878 struct rt2x00_dev *rt2x00dev = hw->priv;
7879 u64 tsf;
7880 u32 reg;
7881
7882 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
7883 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
7884 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
7885 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
7886
7887 return tsf;
7888}
Helmut Schaae7836192010-07-11 12:28:54 +02007889EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01007890
Helmut Schaae7836192010-07-11 12:28:54 +02007891int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7892 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01007893 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
7894 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02007895{
Helmut Schaaaf353232011-09-08 14:38:36 +02007896 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02007897 int ret = 0;
7898
Helmut Schaaaf353232011-09-08 14:38:36 +02007899 /*
7900 * Don't allow aggregation for stations the hardware isn't aware
7901 * of because tx status reports for frames to an unknown station
7902 * always contain wcid=255 and thus we can't distinguish between
7903 * multiple stations which leads to unwanted situations when the
7904 * hw reorders frames due to aggregation.
7905 */
7906 if (sta_priv->wcid < 0)
7907 return 1;
7908
Helmut Schaa1df90802010-06-29 21:38:12 +02007909 switch (action) {
7910 case IEEE80211_AMPDU_RX_START:
7911 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02007912 /*
7913 * The hw itself takes care of setting up BlockAck mechanisms.
7914 * So, we only have to allow mac80211 to nagotiate a BlockAck
7915 * agreement. Once that is done, the hw will BlockAck incoming
7916 * AMPDUs without further setup.
7917 */
Helmut Schaa1df90802010-06-29 21:38:12 +02007918 break;
7919 case IEEE80211_AMPDU_TX_START:
7920 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7921 break;
Johannes Berg18b559d2012-07-18 13:51:25 +02007922 case IEEE80211_AMPDU_TX_STOP_CONT:
7923 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7924 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
Helmut Schaa1df90802010-06-29 21:38:12 +02007925 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7926 break;
7927 case IEEE80211_AMPDU_TX_OPERATIONAL:
7928 break;
7929 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07007930 rt2x00_warn((struct rt2x00_dev *)hw->priv,
7931 "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02007932 }
7933
7934 return ret;
7935}
Helmut Schaae7836192010-07-11 12:28:54 +02007936EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02007937
Helmut Schaa977206d2010-12-13 12:31:58 +01007938int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
7939 struct survey_info *survey)
7940{
7941 struct rt2x00_dev *rt2x00dev = hw->priv;
7942 struct ieee80211_conf *conf = &hw->conf;
7943 u32 idle, busy, busy_ext;
7944
7945 if (idx != 0)
7946 return -ENOENT;
7947
Karl Beldan675a0b02013-03-25 16:26:57 +01007948 survey->channel = conf->chandef.chan;
Helmut Schaa977206d2010-12-13 12:31:58 +01007949
7950 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
7951 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
7952 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
7953
7954 if (idle || busy) {
7955 survey->filled = SURVEY_INFO_CHANNEL_TIME |
7956 SURVEY_INFO_CHANNEL_TIME_BUSY |
7957 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
7958
7959 survey->channel_time = (idle + busy) / 1000;
7960 survey->channel_time_busy = busy / 1000;
7961 survey->channel_time_ext_busy = busy_ext / 1000;
7962 }
7963
Helmut Schaa9931df22011-12-22 09:36:29 +01007964 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
7965 survey->filled |= SURVEY_INFO_IN_USE;
7966
Helmut Schaa977206d2010-12-13 12:31:58 +01007967 return 0;
7968
7969}
7970EXPORT_SYMBOL_GPL(rt2800_get_survey);
7971
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02007972MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
7973MODULE_VERSION(DRV_VERSION);
7974MODULE_DESCRIPTION("Ralink RT2800 library");
7975MODULE_LICENSE("GPL");