blob: 083480241945f1ab78ede986adcd0a7d4f5b348c [file] [log] [blame]
Wolfram Sanga8da7fe2011-02-16 13:39:16 +01001/*
2 * Freescale MXS I2C bus driver
3 *
4 * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
5 *
6 * based on a (non-working) driver which was:
7 *
8 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9 *
10 * TODO: add dma-support if platform-support for it is available
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 */
18
19#include <linux/slab.h>
20#include <linux/device.h>
21#include <linux/module.h>
22#include <linux/i2c.h>
23#include <linux/err.h>
24#include <linux/interrupt.h>
25#include <linux/completion.h>
26#include <linux/platform_device.h>
27#include <linux/jiffies.h>
28#include <linux/io.h>
Wolfram Sang6b866c12011-08-31 20:37:50 +020029#include <linux/stmp_device.h>
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010030
31#define DRIVER_NAME "mxs-i2c"
32
33#define MXS_I2C_CTRL0 (0x00)
34#define MXS_I2C_CTRL0_SET (0x04)
35
36#define MXS_I2C_CTRL0_SFTRST 0x80000000
37#define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
38#define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
39#define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
40#define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
41#define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
42#define MXS_I2C_CTRL0_DIRECTION 0x00010000
43#define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
44
45#define MXS_I2C_CTRL1 (0x40)
46#define MXS_I2C_CTRL1_SET (0x44)
47#define MXS_I2C_CTRL1_CLR (0x48)
48
49#define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
50#define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
51#define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
52#define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
53#define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
54#define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
55#define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
56#define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
57
58#define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
59 MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
60 MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
61 MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
62 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
63 MXS_I2C_CTRL1_SLAVE_IRQ)
64
65#define MXS_I2C_QUEUECTRL (0x60)
66#define MXS_I2C_QUEUECTRL_SET (0x64)
67#define MXS_I2C_QUEUECTRL_CLR (0x68)
68
69#define MXS_I2C_QUEUECTRL_QUEUE_RUN 0x20
70#define MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE 0x04
71
72#define MXS_I2C_QUEUESTAT (0x70)
73#define MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY 0x00002000
Wolfram Sang844990d2012-01-13 12:14:26 +010074#define MXS_I2C_QUEUESTAT_WRITE_QUEUE_CNT_MASK 0x0000001F
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010075
76#define MXS_I2C_QUEUECMD (0x80)
77
78#define MXS_I2C_QUEUEDATA (0x90)
79
80#define MXS_I2C_DATA (0xa0)
81
82
83#define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
84 MXS_I2C_CTRL0_PRE_SEND_START | \
85 MXS_I2C_CTRL0_MASTER_MODE | \
86 MXS_I2C_CTRL0_DIRECTION | \
87 MXS_I2C_CTRL0_XFER_COUNT(1))
88
89#define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
90 MXS_I2C_CTRL0_MASTER_MODE | \
91 MXS_I2C_CTRL0_DIRECTION)
92
93#define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
94 MXS_I2C_CTRL0_MASTER_MODE)
95
96/**
97 * struct mxs_i2c_dev - per device, private MXS-I2C data
98 *
99 * @dev: driver model device node
100 * @regs: IO registers pointer
101 * @cmd_complete: completion object for transaction wait
102 * @cmd_err: error code for last transaction
103 * @adapter: i2c subsystem adapter node
104 */
105struct mxs_i2c_dev {
106 struct device *dev;
107 void __iomem *regs;
108 struct completion cmd_complete;
109 u32 cmd_err;
110 struct i2c_adapter adapter;
111};
112
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100113static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
114{
Wolfram Sang6b866c12011-08-31 20:37:50 +0200115 stmp_reset_block(i2c->regs);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100116 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
Sascha Hauer6b7d8152011-02-25 18:54:51 +0100117 writel(MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE,
118 i2c->regs + MXS_I2C_QUEUECTRL_SET);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100119}
120
121static void mxs_i2c_pioq_setup_read(struct mxs_i2c_dev *i2c, u8 addr, int len,
122 int flags)
123{
124 u32 data;
125
126 writel(MXS_CMD_I2C_SELECT, i2c->regs + MXS_I2C_QUEUECMD);
127
128 data = (addr << 1) | I2C_SMBUS_READ;
129 writel(data, i2c->regs + MXS_I2C_DATA);
130
131 data = MXS_CMD_I2C_READ | MXS_I2C_CTRL0_XFER_COUNT(len) | flags;
132 writel(data, i2c->regs + MXS_I2C_QUEUECMD);
133}
134
135static void mxs_i2c_pioq_setup_write(struct mxs_i2c_dev *i2c,
136 u8 addr, u8 *buf, int len, int flags)
137{
138 u32 data;
139 int i, shifts_left;
140
141 data = MXS_CMD_I2C_WRITE | MXS_I2C_CTRL0_XFER_COUNT(len + 1) | flags;
142 writel(data, i2c->regs + MXS_I2C_QUEUECMD);
143
144 /*
145 * We have to copy the slave address (u8) and buffer (arbitrary number
146 * of u8) into the data register (u32). To achieve that, the u8 are put
147 * into the MSBs of 'data' which is then shifted for the next u8. When
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300148 * appropriate, 'data' is written to MXS_I2C_DATA. So, the first u32
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100149 * looks like this:
150 *
151 * 3 2 1 0
152 * 10987654|32109876|54321098|76543210
153 * --------+--------+--------+--------
154 * buffer+2|buffer+1|buffer+0|slave_addr
155 */
156
157 data = ((addr << 1) | I2C_SMBUS_WRITE) << 24;
158
159 for (i = 0; i < len; i++) {
160 data >>= 8;
161 data |= buf[i] << 24;
162 if ((i & 3) == 2)
163 writel(data, i2c->regs + MXS_I2C_DATA);
164 }
165
166 /* Write out the remaining bytes if any */
167 shifts_left = 24 - (i & 3) * 8;
168 if (shifts_left)
169 writel(data >> shifts_left, i2c->regs + MXS_I2C_DATA);
170}
171
172/*
173 * TODO: should be replaceable with a waitqueue and RD_QUEUE_IRQ (setting the
174 * rd_threshold to 1). Couldn't get this to work, though.
175 */
176static int mxs_i2c_wait_for_data(struct mxs_i2c_dev *i2c)
177{
178 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
179
180 while (readl(i2c->regs + MXS_I2C_QUEUESTAT)
181 & MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY) {
182 if (time_after(jiffies, timeout))
183 return -ETIMEDOUT;
184 cond_resched();
185 }
186
187 return 0;
188}
189
190static int mxs_i2c_finish_read(struct mxs_i2c_dev *i2c, u8 *buf, int len)
191{
192 u32 data;
193 int i;
194
195 for (i = 0; i < len; i++) {
196 if ((i & 3) == 0) {
197 if (mxs_i2c_wait_for_data(i2c))
198 return -ETIMEDOUT;
199 data = readl(i2c->regs + MXS_I2C_QUEUEDATA);
200 }
201 buf[i] = data & 0xff;
202 data >>= 8;
203 }
204
205 return 0;
206}
207
208/*
209 * Low level master read/write transaction.
210 */
211static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
212 int stop)
213{
214 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
215 int ret;
216 int flags;
217
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100218 dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
219 msg->addr, msg->len, msg->flags, stop);
220
221 if (msg->len == 0)
222 return -EINVAL;
223
Wolfram Sang844990d2012-01-13 12:14:26 +0100224 init_completion(&i2c->cmd_complete);
225
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100226 flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
227
228 if (msg->flags & I2C_M_RD)
229 mxs_i2c_pioq_setup_read(i2c, msg->addr, msg->len, flags);
230 else
231 mxs_i2c_pioq_setup_write(i2c, msg->addr, msg->buf, msg->len,
232 flags);
233
234 writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
235 i2c->regs + MXS_I2C_QUEUECTRL_SET);
236
237 ret = wait_for_completion_timeout(&i2c->cmd_complete,
238 msecs_to_jiffies(1000));
239 if (ret == 0)
240 goto timeout;
241
242 if ((!i2c->cmd_err) && (msg->flags & I2C_M_RD)) {
243 ret = mxs_i2c_finish_read(i2c, msg->buf, msg->len);
244 if (ret)
245 goto timeout;
246 }
247
248 if (i2c->cmd_err == -ENXIO)
249 mxs_i2c_reset(i2c);
250
251 dev_dbg(i2c->dev, "Done with err=%d\n", i2c->cmd_err);
252
253 return i2c->cmd_err;
254
255timeout:
256 dev_dbg(i2c->dev, "Timeout!\n");
257 mxs_i2c_reset(i2c);
258 return -ETIMEDOUT;
259}
260
261static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
262 int num)
263{
264 int i;
265 int err;
266
267 for (i = 0; i < num; i++) {
268 err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
269 if (err)
270 return err;
271 }
272
273 return num;
274}
275
276static u32 mxs_i2c_func(struct i2c_adapter *adap)
277{
278 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
279}
280
281static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
282{
283 struct mxs_i2c_dev *i2c = dev_id;
284 u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
Wolfram Sang844990d2012-01-13 12:14:26 +0100285 bool is_last_cmd;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100286
287 if (!stat)
288 return IRQ_NONE;
289
290 if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
291 i2c->cmd_err = -ENXIO;
292 else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
293 MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
294 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
295 /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
296 i2c->cmd_err = -EIO;
297 else
298 i2c->cmd_err = 0;
299
Wolfram Sang844990d2012-01-13 12:14:26 +0100300 is_last_cmd = (readl(i2c->regs + MXS_I2C_QUEUESTAT) &
301 MXS_I2C_QUEUESTAT_WRITE_QUEUE_CNT_MASK) == 0;
302
303 if (is_last_cmd || i2c->cmd_err)
304 complete(&i2c->cmd_complete);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100305
306 writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
Wolfram Sang844990d2012-01-13 12:14:26 +0100307
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100308 return IRQ_HANDLED;
309}
310
311static const struct i2c_algorithm mxs_i2c_algo = {
312 .master_xfer = mxs_i2c_xfer,
313 .functionality = mxs_i2c_func,
314};
315
316static int __devinit mxs_i2c_probe(struct platform_device *pdev)
317{
318 struct device *dev = &pdev->dev;
319 struct mxs_i2c_dev *i2c;
320 struct i2c_adapter *adap;
321 struct resource *res;
322 resource_size_t res_size;
323 int err, irq;
324
325 i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
326 if (!i2c)
327 return -ENOMEM;
328
329 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
330 if (!res)
331 return -ENOENT;
332
333 res_size = resource_size(res);
334 if (!devm_request_mem_region(dev, res->start, res_size, res->name))
335 return -EBUSY;
336
337 i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
338 if (!i2c->regs)
339 return -EBUSY;
340
341 irq = platform_get_irq(pdev, 0);
342 if (irq < 0)
343 return irq;
344
345 err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
346 if (err)
347 return err;
348
349 i2c->dev = dev;
350 platform_set_drvdata(pdev, i2c);
351
352 /* Do reset to enforce correct startup after pinmuxing */
353 mxs_i2c_reset(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100354
355 adap = &i2c->adapter;
356 strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
357 adap->owner = THIS_MODULE;
358 adap->algo = &mxs_i2c_algo;
359 adap->dev.parent = dev;
360 adap->nr = pdev->id;
361 i2c_set_adapdata(adap, i2c);
362 err = i2c_add_numbered_adapter(adap);
363 if (err) {
364 dev_err(dev, "Failed to add adapter (%d)\n", err);
365 writel(MXS_I2C_CTRL0_SFTRST,
366 i2c->regs + MXS_I2C_CTRL0_SET);
367 return err;
368 }
369
370 return 0;
371}
372
373static int __devexit mxs_i2c_remove(struct platform_device *pdev)
374{
375 struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
376 int ret;
377
378 ret = i2c_del_adapter(&i2c->adapter);
379 if (ret)
380 return -EBUSY;
381
382 writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
383 i2c->regs + MXS_I2C_QUEUECTRL_CLR);
384 writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
385
386 platform_set_drvdata(pdev, NULL);
387
388 return 0;
389}
390
391static struct platform_driver mxs_i2c_driver = {
392 .driver = {
393 .name = DRIVER_NAME,
394 .owner = THIS_MODULE,
395 },
396 .remove = __devexit_p(mxs_i2c_remove),
397};
398
399static int __init mxs_i2c_init(void)
400{
401 return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
402}
403subsys_initcall(mxs_i2c_init);
404
405static void __exit mxs_i2c_exit(void)
406{
407 platform_driver_unregister(&mxs_i2c_driver);
408}
409module_exit(mxs_i2c_exit);
410
411MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
412MODULE_DESCRIPTION("MXS I2C Bus Driver");
413MODULE_LICENSE("GPL");
414MODULE_ALIAS("platform:" DRIVER_NAME);