blob: 59bd93ac7fefd1f4284e7ba5e04df8089eea278b [file] [log] [blame]
Roland McGrath1eeaed72008-01-30 13:31:51 +01001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
H. Peter Anvin1965aae2008-10-22 22:26:29 -070010#ifndef _ASM_X86_I387_H
11#define _ASM_X86_I387_H
Roland McGrath1eeaed72008-01-30 13:31:51 +010012
Herbert Xu3b0d6592009-11-03 09:11:15 -050013#ifndef __ASSEMBLY__
14
Roland McGrath1eeaed72008-01-30 13:31:51 +010015#include <linux/sched.h>
16#include <linux/kernel_stat.h>
17#include <linux/regset.h>
Suresh Siddhae4914012008-08-13 22:02:26 +100018#include <linux/hardirq.h>
Avi Kivity86603282010-05-06 11:45:46 +030019#include <linux/slab.h>
H. Peter Anvin92c37fa2008-02-04 16:47:58 +010020#include <asm/asm.h>
H. Peter Anvinc9775b42010-05-11 17:49:54 -070021#include <asm/cpufeature.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010022#include <asm/processor.h>
23#include <asm/sigcontext.h>
24#include <asm/user.h>
25#include <asm/uaccess.h>
Suresh Siddhadc1e35c2008-07-29 10:29:19 -070026#include <asm/xsave.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010027
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070028extern unsigned int sig_xstate_size;
Roland McGrath1eeaed72008-01-30 13:31:51 +010029extern void fpu_init(void);
Roland McGrath1eeaed72008-01-30 13:31:51 +010030extern void mxcsr_feature_mask_init(void);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070031extern int init_fpu(struct task_struct *child);
Roland McGrath1eeaed72008-01-30 13:31:51 +010032extern asmlinkage void math_state_restore(void);
Jeremy Fitzhardingee6e9cac2009-04-24 00:40:59 -070033extern void __math_state_restore(void);
Suresh Siddha61c46282008-03-10 15:28:04 -070034extern void init_thread_xstate(void);
Jaswinder Singh36454932008-07-21 22:31:57 +053035extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
Roland McGrath1eeaed72008-01-30 13:31:51 +010036
37extern user_regset_active_fn fpregs_active, xfpregs_active;
Suresh Siddha5b3efd52010-02-11 11:50:59 -080038extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
39 xstateregs_get;
40extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
41 xstateregs_set;
42
43/*
44 * xstateregs_active == fpregs_active. Please refer to the comment
45 * at the definition of fpregs_active.
46 */
47#define xstateregs_active fpregs_active
Roland McGrath1eeaed72008-01-30 13:31:51 +010048
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070049extern struct _fpx_sw_bytes fx_sw_reserved;
Roland McGrath1eeaed72008-01-30 13:31:51 +010050#ifdef CONFIG_IA32_EMULATION
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070051extern unsigned int sig_xstate_ia32_size;
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070052extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
Roland McGrath1eeaed72008-01-30 13:31:51 +010053struct _fpstate_ia32;
Suresh Siddhaab513702008-07-29 10:29:22 -070054struct _xstate_ia32;
55extern int save_i387_xstate_ia32(void __user *buf);
56extern int restore_i387_xstate_ia32(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +010057#endif
58
Suresh Siddhab359e8a2008-07-29 10:29:20 -070059#define X87_FSW_ES (1 << 7) /* Exception Summary */
60
Suresh Siddha29104e12010-07-19 16:05:49 -070061static __always_inline __pure bool use_xsaveopt(void)
62{
Suresh Siddha6bad06b2010-07-19 16:05:52 -070063 return static_cpu_has(X86_FEATURE_XSAVEOPT);
Suresh Siddha29104e12010-07-19 16:05:49 -070064}
65
H. Peter Anvinc9775b42010-05-11 17:49:54 -070066static __always_inline __pure bool use_xsave(void)
Avi Kivityc9ad4882010-05-06 11:45:45 +030067{
H. Peter Anvinc9775b42010-05-11 17:49:54 -070068 return static_cpu_has(X86_FEATURE_XSAVE);
Avi Kivityc9ad4882010-05-06 11:45:45 +030069}
70
Suresh Siddha29104e12010-07-19 16:05:49 -070071extern void __sanitize_i387_state(struct task_struct *);
72
73static inline void sanitize_i387_state(struct task_struct *tsk)
74{
75 if (!use_xsaveopt())
76 return;
77 __sanitize_i387_state(tsk);
78}
79
Roland McGrath1eeaed72008-01-30 13:31:51 +010080#ifdef CONFIG_X86_64
81
82/* Ignore delayed exceptions from user space */
83static inline void tolerant_fwait(void)
84{
85 asm volatile("1: fwait\n"
86 "2:\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070087 _ASM_EXTABLE(1b, 2b));
Roland McGrath1eeaed72008-01-30 13:31:51 +010088}
89
Suresh Siddhab359e8a2008-07-29 10:29:20 -070090static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +010091{
92 int err;
93
94 asm volatile("1: rex64/fxrstor (%[fx])\n\t"
95 "2:\n"
96 ".section .fixup,\"ax\"\n"
97 "3: movl $-1,%[err]\n"
98 " jmp 2b\n"
99 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -0700100 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100101 : [err] "=r" (err)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200102#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100103 : [fx] "r" (fx), "m" (*fx), "0" (0));
104#else
105 : [fx] "cdaSDb" (fx), "m" (*fx), "0" (0));
106#endif
Roland McGrath1eeaed72008-01-30 13:31:51 +0100107 return err;
108}
109
Roland McGrath1eeaed72008-01-30 13:31:51 +0100110/* AMD CPUs don't save/restore FDP/FIP/FOP unless an exception
111 is pending. Clear the x87 state here by setting it to fixed
112 values. The kernel data segment can be sometimes 0 and sometimes
113 new user value. Both should be ok.
114 Use the PDA as safe address because it should be already in L1. */
Avi Kivity86603282010-05-06 11:45:46 +0300115static inline void fpu_clear(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100116{
Avi Kivity86603282010-05-06 11:45:46 +0300117 struct xsave_struct *xstate = &fpu->state->xsave;
118 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700119
120 /*
121 * xsave header may indicate the init state of the FP.
122 */
Avi Kivityc9ad4882010-05-06 11:45:45 +0300123 if (use_xsave() &&
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700124 !(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
125 return;
126
Roland McGrath1eeaed72008-01-30 13:31:51 +0100127 if (unlikely(fx->swd & X87_FSW_ES))
Joe Perchesaffe6632008-03-23 01:02:18 -0700128 asm volatile("fnclex");
Roland McGrath1eeaed72008-01-30 13:31:51 +0100129 alternative_input(ASM_NOP8 ASM_NOP2,
Joe Perchesaffe6632008-03-23 01:02:18 -0700130 " emms\n" /* clear stack tags */
131 " fildl %%gs:0", /* load to clear state */
132 X86_FEATURE_FXSAVE_LEAK);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100133}
134
Avi Kivity86603282010-05-06 11:45:46 +0300135static inline void clear_fpu_state(struct task_struct *tsk)
136{
137 fpu_clear(&tsk->thread.fpu);
138}
139
Suresh Siddhac37b5ef2008-07-29 10:29:25 -0700140static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100141{
142 int err;
143
144 asm volatile("1: rex64/fxsave (%[fx])\n\t"
145 "2:\n"
146 ".section .fixup,\"ax\"\n"
147 "3: movl $-1,%[err]\n"
148 " jmp 2b\n"
149 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -0700150 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100151 : [err] "=r" (err), "=m" (*fx)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200152#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100153 : [fx] "r" (fx), "0" (0));
154#else
155 : [fx] "cdaSDb" (fx), "0" (0));
156#endif
Joe Perchesaffe6632008-03-23 01:02:18 -0700157 if (unlikely(err) &&
158 __clear_user(fx, sizeof(struct i387_fxsave_struct)))
Roland McGrath1eeaed72008-01-30 13:31:51 +0100159 err = -EFAULT;
160 /* No need to clear here because the caller clears USED_MATH */
161 return err;
162}
163
Avi Kivity86603282010-05-06 11:45:46 +0300164static inline void fpu_fxsave(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100165{
166 /* Using "rex64; fxsave %0" is broken because, if the memory operand
167 uses any extended registers for addressing, a second REX prefix
168 will be generated (to the assembler, rex64 followed by semicolon
169 is a separate instruction), and hence the 64-bitness is lost. */
170#if 0
171 /* Using "fxsaveq %0" would be the ideal choice, but is only supported
172 starting with gas 2.16. */
173 __asm__ __volatile__("fxsaveq %0"
Avi Kivity86603282010-05-06 11:45:46 +0300174 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100175#elif 0
176 /* Using, as a workaround, the properly prefixed form below isn't
177 accepted by any binutils version so far released, complaining that
178 the same type of prefix is used twice if an extended register is
179 needed for addressing (fix submitted to mainline 2005-11-21). */
180 __asm__ __volatile__("rex64/fxsave %0"
Avi Kivity86603282010-05-06 11:45:46 +0300181 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100182#else
183 /* This, however, we can work around by forcing the compiler to select
184 an addressing mode that doesn't require extended registers. */
Suresh Siddha61c46282008-03-10 15:28:04 -0700185 __asm__ __volatile__("rex64/fxsave (%1)"
Avi Kivity86603282010-05-06 11:45:46 +0300186 : "=m" (fpu->state->fxsave)
187 : "cdaSDb" (&fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100188#endif
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700189}
190
Avi Kivity86603282010-05-06 11:45:46 +0300191static inline void fpu_save_init(struct fpu *fpu)
192{
193 if (use_xsave())
194 fpu_xsave(fpu);
195 else
196 fpu_fxsave(fpu);
197
198 fpu_clear(fpu);
199}
200
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700201static inline void __save_init_fpu(struct task_struct *tsk)
202{
Avi Kivity86603282010-05-06 11:45:46 +0300203 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100204 task_thread_info(tsk)->status &= ~TS_USEDFPU;
205}
206
Roland McGrath1eeaed72008-01-30 13:31:51 +0100207#else /* CONFIG_X86_32 */
208
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100209#ifdef CONFIG_MATH_EMULATION
Avi Kivity86603282010-05-06 11:45:46 +0300210extern void finit_soft_fpu(struct i387_soft_struct *soft);
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100211#else
Avi Kivity86603282010-05-06 11:45:46 +0300212static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100213#endif
Suresh Siddhae8a496a2008-05-23 16:26:37 -0700214
Roland McGrath1eeaed72008-01-30 13:31:51 +0100215static inline void tolerant_fwait(void)
216{
217 asm volatile("fnclex ; fwait");
218}
219
Jiri Slaby34ba4762009-04-08 13:31:59 +0200220/* perform fxrstor iff the processor has extended states, otherwise frstor */
221static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100222{
223 /*
224 * The "nop" is needed to make the instructions the same
225 * length.
226 */
227 alternative_input(
228 "nop ; frstor %1",
229 "fxrstor %1",
230 X86_FEATURE_FXSR,
Jiri Slaby34ba4762009-04-08 13:31:59 +0200231 "m" (*fx));
232
Jiri Slabyfcb2ac52009-04-08 13:31:58 +0200233 return 0;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100234}
235
236/* We need a safe address that is cheap to find and that is already
237 in L1 during context switch. The best choices are unfortunately
238 different for UP and SMP */
239#ifdef CONFIG_SMP
240#define safe_address (__per_cpu_offset[0])
241#else
242#define safe_address (kstat_cpu(0).cpustat.user)
243#endif
244
245/*
246 * These must be called with preempt disabled
247 */
Avi Kivity86603282010-05-06 11:45:46 +0300248static inline void fpu_save_init(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100249{
Avi Kivityc9ad4882010-05-06 11:45:45 +0300250 if (use_xsave()) {
Avi Kivity86603282010-05-06 11:45:46 +0300251 struct xsave_struct *xstate = &fpu->state->xsave;
252 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700253
Avi Kivity86603282010-05-06 11:45:46 +0300254 fpu_xsave(fpu);
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700255
256 /*
257 * xsave header may indicate the init state of the FP.
258 */
259 if (!(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
260 goto end;
261
262 if (unlikely(fx->swd & X87_FSW_ES))
263 asm volatile("fnclex");
264
265 /*
266 * we can do a simple return here or be paranoid :)
267 */
268 goto clear_state;
269 }
270
Roland McGrath1eeaed72008-01-30 13:31:51 +0100271 /* Use more nops than strictly needed in case the compiler
272 varies code */
273 alternative_input(
274 "fnsave %[fx] ;fwait;" GENERIC_NOP8 GENERIC_NOP4,
275 "fxsave %[fx]\n"
276 "bt $7,%[fsw] ; jnc 1f ; fnclex\n1:",
277 X86_FEATURE_FXSR,
Avi Kivity86603282010-05-06 11:45:46 +0300278 [fx] "m" (fpu->state->fxsave),
279 [fsw] "m" (fpu->state->fxsave.swd) : "memory");
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700280clear_state:
Roland McGrath1eeaed72008-01-30 13:31:51 +0100281 /* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
282 is pending. Clear the x87 state here by setting it to fixed
283 values. safe_address is a random variable that should be in L1 */
284 alternative_input(
285 GENERIC_NOP8 GENERIC_NOP2,
286 "emms\n\t" /* clear stack tags */
287 "fildl %[addr]", /* set F?P to defined value */
288 X86_FEATURE_FXSAVE_LEAK,
289 [addr] "m" (safe_address));
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700290end:
Avi Kivity86603282010-05-06 11:45:46 +0300291 ;
292}
293
294static inline void __save_init_fpu(struct task_struct *tsk)
295{
296 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100297 task_thread_info(tsk)->status &= ~TS_USEDFPU;
298}
299
Avi Kivity86603282010-05-06 11:45:46 +0300300
Suresh Siddhaab513702008-07-29 10:29:22 -0700301#endif /* CONFIG_X86_64 */
302
Avi Kivity86603282010-05-06 11:45:46 +0300303static inline int fpu_fxrstor_checking(struct fpu *fpu)
304{
305 return fxrstor_checking(&fpu->state->fxsave);
306}
307
308static inline int fpu_restore_checking(struct fpu *fpu)
309{
310 if (use_xsave())
311 return fpu_xrstor_checking(fpu);
312 else
313 return fpu_fxrstor_checking(fpu);
314}
315
Jiri Slaby34ba4762009-04-08 13:31:59 +0200316static inline int restore_fpu_checking(struct task_struct *tsk)
317{
Avi Kivity86603282010-05-06 11:45:46 +0300318 return fpu_restore_checking(&tsk->thread.fpu);
Jiri Slaby34ba4762009-04-08 13:31:59 +0200319}
320
Roland McGrath1eeaed72008-01-30 13:31:51 +0100321/*
322 * Signal frame handlers...
323 */
Suresh Siddhaab513702008-07-29 10:29:22 -0700324extern int save_i387_xstate(void __user *buf);
325extern int restore_i387_xstate(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100326
327static inline void __unlazy_fpu(struct task_struct *tsk)
328{
329 if (task_thread_info(tsk)->status & TS_USEDFPU) {
330 __save_init_fpu(tsk);
331 stts();
332 } else
333 tsk->fpu_counter = 0;
334}
335
336static inline void __clear_fpu(struct task_struct *tsk)
337{
338 if (task_thread_info(tsk)->status & TS_USEDFPU) {
339 tolerant_fwait();
340 task_thread_info(tsk)->status &= ~TS_USEDFPU;
341 stts();
342 }
343}
344
345static inline void kernel_fpu_begin(void)
346{
347 struct thread_info *me = current_thread_info();
348 preempt_disable();
349 if (me->status & TS_USEDFPU)
350 __save_init_fpu(me->task);
351 else
352 clts();
353}
354
355static inline void kernel_fpu_end(void)
356{
357 stts();
358 preempt_enable();
359}
360
Huang Yingae4b6882009-08-31 13:11:54 +0800361static inline bool irq_fpu_usable(void)
362{
363 struct pt_regs *regs;
364
365 return !in_interrupt() || !(regs = get_irq_regs()) || \
366 user_mode(regs) || (read_cr0() & X86_CR0_TS);
367}
368
Suresh Siddhae4914012008-08-13 22:02:26 +1000369/*
370 * Some instructions like VIA's padlock instructions generate a spurious
371 * DNA fault but don't modify SSE registers. And these instructions
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400372 * get used from interrupt context as well. To prevent these kernel instructions
373 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
Suresh Siddhae4914012008-08-13 22:02:26 +1000374 * should use them only in the context of irq_ts_save/restore()
375 */
376static inline int irq_ts_save(void)
377{
378 /*
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400379 * If in process context and not atomic, we can take a spurious DNA fault.
380 * Otherwise, doing clts() in process context requires disabling preemption
381 * or some heavy lifting like kernel_fpu_begin()
Suresh Siddhae4914012008-08-13 22:02:26 +1000382 */
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400383 if (!in_atomic())
Suresh Siddhae4914012008-08-13 22:02:26 +1000384 return 0;
385
386 if (read_cr0() & X86_CR0_TS) {
387 clts();
388 return 1;
389 }
390
391 return 0;
392}
393
394static inline void irq_ts_restore(int TS_state)
395{
396 if (TS_state)
397 stts();
398}
399
Roland McGrath1eeaed72008-01-30 13:31:51 +0100400#ifdef CONFIG_X86_64
401
402static inline void save_init_fpu(struct task_struct *tsk)
403{
404 __save_init_fpu(tsk);
405 stts();
406}
407
408#define unlazy_fpu __unlazy_fpu
409#define clear_fpu __clear_fpu
410
411#else /* CONFIG_X86_32 */
412
413/*
414 * These disable preemption on their own and are safe
415 */
416static inline void save_init_fpu(struct task_struct *tsk)
417{
418 preempt_disable();
419 __save_init_fpu(tsk);
420 stts();
421 preempt_enable();
422}
423
424static inline void unlazy_fpu(struct task_struct *tsk)
425{
426 preempt_disable();
427 __unlazy_fpu(tsk);
428 preempt_enable();
429}
430
431static inline void clear_fpu(struct task_struct *tsk)
432{
433 preempt_disable();
434 __clear_fpu(tsk);
435 preempt_enable();
436}
437
438#endif /* CONFIG_X86_64 */
439
440/*
Roland McGrath1eeaed72008-01-30 13:31:51 +0100441 * i387 state interaction
442 */
443static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
444{
445 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300446 return tsk->thread.fpu.state->fxsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100447 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300448 return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100449 }
450}
451
452static inline unsigned short get_fpu_swd(struct task_struct *tsk)
453{
454 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300455 return tsk->thread.fpu.state->fxsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100456 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300457 return (unsigned short)tsk->thread.fpu.state->fsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100458 }
459}
460
461static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
462{
463 if (cpu_has_xmm) {
Avi Kivity86603282010-05-06 11:45:46 +0300464 return tsk->thread.fpu.state->fxsave.mxcsr;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100465 } else {
466 return MXCSR_DEFAULT;
467 }
468}
469
Avi Kivity86603282010-05-06 11:45:46 +0300470static bool fpu_allocated(struct fpu *fpu)
471{
472 return fpu->state != NULL;
473}
474
475static inline int fpu_alloc(struct fpu *fpu)
476{
477 if (fpu_allocated(fpu))
478 return 0;
479 fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
480 if (!fpu->state)
481 return -ENOMEM;
482 WARN_ON((unsigned long)fpu->state & 15);
483 return 0;
484}
485
486static inline void fpu_free(struct fpu *fpu)
487{
488 if (fpu->state) {
489 kmem_cache_free(task_xstate_cachep, fpu->state);
490 fpu->state = NULL;
491 }
492}
493
494static inline void fpu_copy(struct fpu *dst, struct fpu *src)
495{
496 memcpy(dst->state, src->state, xstate_size);
497}
498
Herbert Xu3b0d6592009-11-03 09:11:15 -0500499#endif /* __ASSEMBLY__ */
500
501#define PSHUFB_XMM5_XMM0 .byte 0x66, 0x0f, 0x38, 0x00, 0xc5
502#define PSHUFB_XMM5_XMM6 .byte 0x66, 0x0f, 0x38, 0x00, 0xf5
503
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700504#endif /* _ASM_X86_I387_H */