blob: 61f051043bbc3d3b3443188e4be4755c2885f7d4 [file] [log] [blame]
Eric Bénardef93f142010-07-23 16:11:19 +02001/*
2 *
3 * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
4 *
5 * based on board-mx51_babbage.c which is
6 * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
7 * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
8 *
9 * The code contained herein is licensed under the GNU General Public
10 * License. You may obtain a copy of the GNU General Public License
11 * Version 2 or later at the following locations:
12 *
13 * http://www.opensource.org/licenses/gpl-license.html
14 * http://www.gnu.org/copyleft/gpl.html
15 */
16
17#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/serial_8250.h>
20#include <linux/i2c.h>
21#include <linux/gpio.h>
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/fsl_devices.h>
27
28#include <mach/eukrea-baseboards.h>
29#include <mach/common.h>
30#include <mach/hardware.h>
Eric Bénardef93f142010-07-23 16:11:19 +020031#include <mach/iomux-mx51.h>
Eric Bénardef93f142010-07-23 16:11:19 +020032#include <mach/mxc_ehci.h>
33
34#include <asm/irq.h>
35#include <asm/setup.h>
36#include <asm/mach-types.h>
37#include <asm/mach/arch.h>
38#include <asm/mach/time.h>
39
Uwe Kleine-König04b73b12010-08-11 22:23:06 +020040#include "devices-imx51.h"
Eric Bénardef93f142010-07-23 16:11:19 +020041#include "devices.h"
42
43#define CPUIMX51_USBH1_STP (0*32 + 27)
44#define CPUIMX51_QUARTA_GPIO (2*32 + 28)
45#define CPUIMX51_QUARTB_GPIO (2*32 + 25)
46#define CPUIMX51_QUARTC_GPIO (2*32 + 26)
47#define CPUIMX51_QUARTD_GPIO (2*32 + 27)
48#define CPUIMX51_QUARTA_IRQ (MXC_INTERNAL_IRQS + CPUIMX51_QUARTA_GPIO)
49#define CPUIMX51_QUARTB_IRQ (MXC_INTERNAL_IRQS + CPUIMX51_QUARTB_GPIO)
50#define CPUIMX51_QUARTC_IRQ (MXC_INTERNAL_IRQS + CPUIMX51_QUARTC_GPIO)
51#define CPUIMX51_QUARTD_IRQ (MXC_INTERNAL_IRQS + CPUIMX51_QUARTD_GPIO)
52#define CPUIMX51_QUART_XTAL 14745600
53#define CPUIMX51_QUART_REGSHIFT 17
54
55/* USB_CTRL_1 */
56#define MX51_USB_CTRL_1_OFFSET 0x10
57#define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
58
59#define MX51_USB_PLLDIV_12_MHZ 0x00
60#define MX51_USB_PLL_DIV_19_2_MHZ 0x01
61#define MX51_USB_PLL_DIV_24_MHZ 0x02
62
63#if defined(CONFIG_SERIAL_8250) || defined(CONFIG_SERIAL_8250_MODULE)
64static struct plat_serial8250_port serial_platform_data[] = {
65 {
66 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x400000),
67 .irq = CPUIMX51_QUARTA_IRQ,
68 .irqflags = IRQF_TRIGGER_HIGH,
69 .uartclk = CPUIMX51_QUART_XTAL,
70 .regshift = CPUIMX51_QUART_REGSHIFT,
71 .iotype = UPIO_MEM,
72 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
73 }, {
74 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x800000),
75 .irq = CPUIMX51_QUARTB_IRQ,
76 .irqflags = IRQF_TRIGGER_HIGH,
77 .uartclk = CPUIMX51_QUART_XTAL,
78 .regshift = CPUIMX51_QUART_REGSHIFT,
79 .iotype = UPIO_MEM,
80 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
81 }, {
82 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x1000000),
83 .irq = CPUIMX51_QUARTC_IRQ,
84 .irqflags = IRQF_TRIGGER_HIGH,
85 .uartclk = CPUIMX51_QUART_XTAL,
86 .regshift = CPUIMX51_QUART_REGSHIFT,
87 .iotype = UPIO_MEM,
88 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
89 }, {
90 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x2000000),
91 .irq = CPUIMX51_QUARTD_IRQ,
92 .irqflags = IRQF_TRIGGER_HIGH,
93 .uartclk = CPUIMX51_QUART_XTAL,
94 .regshift = CPUIMX51_QUART_REGSHIFT,
95 .iotype = UPIO_MEM,
96 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
97 }, {
98 }
99};
100
101static struct platform_device serial_device = {
102 .name = "serial8250",
103 .id = 0,
104 .dev = {
105 .platform_data = serial_platform_data,
106 },
107};
108#endif
109
110static struct platform_device *devices[] __initdata = {
Eric Bénardef93f142010-07-23 16:11:19 +0200111#if defined(CONFIG_SERIAL_8250) || defined(CONFIG_SERIAL_8250_MODULE)
112 &serial_device,
113#endif
114};
115
116static struct pad_desc eukrea_cpuimx51_pads[] = {
117 /* UART1 */
118 MX51_PAD_UART1_RXD__UART1_RXD,
119 MX51_PAD_UART1_TXD__UART1_TXD,
120 MX51_PAD_UART1_RTS__UART1_RTS,
121 MX51_PAD_UART1_CTS__UART1_CTS,
122
123 /* I2C2 */
124 MX51_PAD_GPIO_1_2__I2C2_SCL,
125 MX51_PAD_GPIO_1_3__I2C2_SDA,
126 MX51_PAD_NANDF_D10__GPIO_3_30,
127
128 /* QUART IRQ */
129 MX51_PAD_NANDF_D15__GPIO_3_25,
130 MX51_PAD_NANDF_D14__GPIO_3_26,
131 MX51_PAD_NANDF_D13__GPIO_3_27,
132 MX51_PAD_NANDF_D12__GPIO_3_28,
133
134 /* USB HOST1 */
135 MX51_PAD_USBH1_CLK__USBH1_CLK,
136 MX51_PAD_USBH1_DIR__USBH1_DIR,
137 MX51_PAD_USBH1_NXT__USBH1_NXT,
138 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
139 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
140 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
141 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
142 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
143 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
144 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
145 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
146 MX51_PAD_USBH1_STP__USBH1_STP,
147};
148
Uwe Kleine-König04b73b12010-08-11 22:23:06 +0200149static const struct imxuart_platform_data uart_pdata __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200150 .flags = IMXUART_HAVE_RTSCTS,
151};
152
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200153static const
154struct imxi2c_platform_data eukrea_cpuimx51_i2c_data __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200155 .bitrate = 100000,
156};
157
158static struct i2c_board_info eukrea_cpuimx51_i2c_devices[] = {
159 {
160 I2C_BOARD_INFO("pcf8563", 0x51),
161 },
162};
163
164/* This function is board specific as the bit mask for the plldiv will also
165be different for other Freescale SoCs, thus a common bitmask is not
166possible and cannot get place in /plat-mxc/ehci.c.*/
167static int initialize_otg_port(struct platform_device *pdev)
168{
169 u32 v;
170 void __iomem *usb_base;
171 void __iomem *usbother_base;
172
173 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
174 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
175
176 /* Set the PHY clock to 19.2MHz */
177 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
178 v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
179 v |= MX51_USB_PLL_DIV_19_2_MHZ;
180 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
181 iounmap(usb_base);
182 return 0;
183}
184
185static int initialize_usbh1_port(struct platform_device *pdev)
186{
187 u32 v;
188 void __iomem *usb_base;
189 void __iomem *usbother_base;
190
191 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
192 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
193
194 /* The clock for the USBH1 ULPI port will come externally from the PHY. */
195 v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
196 __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
197 iounmap(usb_base);
198 return 0;
199}
200
201static struct mxc_usbh_platform_data dr_utmi_config = {
202 .init = initialize_otg_port,
203 .portsc = MXC_EHCI_UTMI_16BIT,
204 .flags = MXC_EHCI_INTERNAL_PHY,
205};
206
207static struct fsl_usb2_platform_data usb_pdata = {
208 .operating_mode = FSL_USB2_DR_DEVICE,
209 .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
210};
211
212static struct mxc_usbh_platform_data usbh1_config = {
213 .init = initialize_usbh1_port,
214 .portsc = MXC_EHCI_MODE_ULPI,
215 .flags = (MXC_EHCI_POWER_PINS_ENABLED | MXC_EHCI_ITC_NO_THRESHOLD),
216};
217
218static int otg_mode_host;
219
220static int __init eukrea_cpuimx51_otg_mode(char *options)
221{
222 if (!strcmp(options, "host"))
223 otg_mode_host = 1;
224 else if (!strcmp(options, "device"))
225 otg_mode_host = 0;
226 else
227 pr_info("otg_mode neither \"host\" nor \"device\". "
228 "Defaulting to device\n");
229 return 0;
230}
231__setup("otg_mode=", eukrea_cpuimx51_otg_mode);
232
233/*
234 * Board specific initialization.
235 */
236static void __init eukrea_cpuimx51_init(void)
237{
238 mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51_pads,
239 ARRAY_SIZE(eukrea_cpuimx51_pads));
240
Uwe Kleine-König04b73b12010-08-11 22:23:06 +0200241 imx51_add_imx_uart(0, &uart_pdata);
Eric Bénardef93f142010-07-23 16:11:19 +0200242 gpio_request(CPUIMX51_QUARTA_GPIO, "quarta_irq");
243 gpio_direction_input(CPUIMX51_QUARTA_GPIO);
244 gpio_free(CPUIMX51_QUARTA_GPIO);
245 gpio_request(CPUIMX51_QUARTB_GPIO, "quartb_irq");
246 gpio_direction_input(CPUIMX51_QUARTB_GPIO);
247 gpio_free(CPUIMX51_QUARTB_GPIO);
248 gpio_request(CPUIMX51_QUARTC_GPIO, "quartc_irq");
249 gpio_direction_input(CPUIMX51_QUARTC_GPIO);
250 gpio_free(CPUIMX51_QUARTC_GPIO);
251 gpio_request(CPUIMX51_QUARTD_GPIO, "quartd_irq");
252 gpio_direction_input(CPUIMX51_QUARTD_GPIO);
253 gpio_free(CPUIMX51_QUARTD_GPIO);
254
Uwe Kleine-König6bd96f32010-10-06 12:00:18 +0200255 imx51_add_fec(NULL);
Eric Bénardef93f142010-07-23 16:11:19 +0200256 platform_add_devices(devices, ARRAY_SIZE(devices));
257
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200258 imx51_add_imx_i2c(1, &eukrea_cpuimx51_i2c_data);
Eric Bénardef93f142010-07-23 16:11:19 +0200259 i2c_register_board_info(1, eukrea_cpuimx51_i2c_devices,
260 ARRAY_SIZE(eukrea_cpuimx51_i2c_devices));
261
262 if (otg_mode_host)
263 mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
264 else {
265 initialize_otg_port(NULL);
266 mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
267 }
268 mxc_register_device(&mxc_usbh1_device, &usbh1_config);
269
270#ifdef CONFIG_MACH_EUKREA_MBIMX51_BASEBOARD
271 eukrea_mbimx51_baseboard_init();
272#endif
273}
274
275static void __init eukrea_cpuimx51_timer_init(void)
276{
277 mx51_clocks_init(32768, 24000000, 22579200, 0);
278}
279
280static struct sys_timer mxc_timer = {
281 .init = eukrea_cpuimx51_timer_init,
282};
283
284MACHINE_START(EUKREA_CPUIMX51, "Eukrea CPUIMX51 Module")
285 /* Maintainer: Eric Bénard <eric@eukrea.com> */
286 .phys_io = MX51_AIPS1_BASE_ADDR,
287 .io_pg_offst = ((MX51_AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
288 .boot_params = PHYS_OFFSET + 0x100,
289 .map_io = mx51_map_io,
290 .init_irq = mx51_init_irq,
291 .init_machine = eukrea_cpuimx51_init,
292 .timer = &mxc_timer,
293MACHINE_END