blob: df425a7204f9de1b183d76a280dd2555307cca10 [file] [log] [blame]
Sascha Hauer9f0749e2012-02-28 21:57:50 +01001/*
2 * Copyright 2012 Sascha Hauer, Pengutronix
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
Shawn Guo36dffd82013-04-07 10:49:34 +080012#include "skeleton.dtsi"
Sascha Hauer9f0749e2012-02-28 21:57:50 +010013
14/ {
15 aliases {
16 serial0 = &uart1;
17 serial1 = &uart2;
18 serial2 = &uart3;
19 serial3 = &uart4;
20 serial4 = &uart5;
21 serial5 = &uart6;
Shawn Guo5230f8f2012-08-05 14:01:28 +080022 gpio0 = &gpio1;
23 gpio1 = &gpio2;
24 gpio2 = &gpio3;
25 gpio3 = &gpio4;
26 gpio4 = &gpio5;
27 gpio5 = &gpio6;
Alexander Shiyana5a641a2013-05-01 14:46:57 +040028 spi0 = &cspi1;
29 spi1 = &cspi2;
30 spi2 = &cspi3;
Sascha Hauer9f0749e2012-02-28 21:57:50 +010031 };
32
33 avic: avic-interrupt-controller@e0000000 {
34 compatible = "fsl,imx27-avic", "fsl,avic";
35 interrupt-controller;
36 #interrupt-cells = <1>;
37 reg = <0x10040000 0x1000>;
38 };
39
40 clocks {
41 #address-cells = <1>;
42 #size-cells = <0>;
43
44 osc26m {
45 compatible = "fsl,imx-osc26m", "fixed-clock";
46 clock-frequency = <26000000>;
47 };
48 };
49
50 soc {
51 #address-cells = <1>;
52 #size-cells = <1>;
53 compatible = "simple-bus";
54 interrupt-parent = <&avic>;
55 ranges;
56
57 aipi@10000000 { /* AIPI1 */
58 compatible = "fsl,aipi-bus", "simple-bus";
59 #address-cells = <1>;
60 #size-cells = <1>;
Fabio Estevam3e24b052012-11-21 17:19:38 -020061 reg = <0x10000000 0x20000>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +010062 ranges;
63
Alexander Shiyanb858c342013-06-08 18:39:36 +040064 dma: dma@10001000 {
65 compatible = "fsl,imx27-dma";
66 reg = <0x10001000 0x1000>;
67 interrupts = <32>;
68 clocks = <&clks 50>, <&clks 70>;
69 clock-names = "ipg", "ahb";
70 #dma-cells = <1>;
71 #dma-channels = <16>;
72 };
73
Sascha Hauer7b7d6722012-11-15 09:31:52 +010074 wdog: wdog@10002000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +010075 compatible = "fsl,imx27-wdt", "fsl,imx21-wdt";
Sascha Hauerca26d042013-03-14 13:08:57 +010076 reg = <0x10002000 0x1000>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +010077 interrupts = <27>;
Fabio Estevamc20736f2012-11-28 15:55:30 -020078 clocks = <&clks 0>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +010079 };
80
Sascha Hauerca26d042013-03-14 13:08:57 +010081 gpt1: timer@10003000 {
82 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
83 reg = <0x10003000 0x1000>;
84 interrupts = <26>;
Sascha Hauerb700c112013-03-14 13:09:02 +010085 clocks = <&clks 46>, <&clks 61>;
86 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +010087 };
88
89 gpt2: timer@10004000 {
90 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
91 reg = <0x10004000 0x1000>;
92 interrupts = <25>;
Sascha Hauerb700c112013-03-14 13:09:02 +010093 clocks = <&clks 45>, <&clks 61>;
94 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +010095 };
96
97 gpt3: timer@10005000 {
98 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
99 reg = <0x10005000 0x1000>;
100 interrupts = <24>;
Sascha Hauerb700c112013-03-14 13:09:02 +0100101 clocks = <&clks 44>, <&clks 61>;
102 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +0100103 };
104
Alexander Shiyana392d042013-06-23 10:54:47 +0400105 pwm: pwm@10006000 {
Gwenhael Goavec-Merou08f4881a2013-04-14 09:44:25 +0200106 compatible = "fsl,imx27-pwm";
107 reg = <0x10006000 0x1000>;
108 interrupts = <23>;
109 clocks = <&clks 34>, <&clks 61>;
110 clock-names = "ipg", "per";
111 };
112
Alexander Shiyan6c04ad22013-06-23 10:54:50 +0400113 kpp: kpp@10008000 {
114 compatible = "fsl,imx27-kpp", "fsl,imx21-kpp";
115 reg = <0x10008000 0x1000>;
116 interrupts = <21>;
117 clocks = <&clks 37>;
118 status = "disabled";
119 };
120
Shawn Guo0c456cf2012-04-02 14:39:26 +0800121 uart1: serial@1000a000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100122 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
123 reg = <0x1000a000 0x1000>;
124 interrupts = <20>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200125 clocks = <&clks 81>, <&clks 61>;
126 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100127 status = "disabled";
128 };
129
Shawn Guo0c456cf2012-04-02 14:39:26 +0800130 uart2: serial@1000b000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100131 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
132 reg = <0x1000b000 0x1000>;
133 interrupts = <19>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200134 clocks = <&clks 80>, <&clks 61>;
135 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100136 status = "disabled";
137 };
138
Shawn Guo0c456cf2012-04-02 14:39:26 +0800139 uart3: serial@1000c000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100140 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
141 reg = <0x1000c000 0x1000>;
142 interrupts = <18>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200143 clocks = <&clks 79>, <&clks 61>;
144 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100145 status = "disabled";
146 };
147
Shawn Guo0c456cf2012-04-02 14:39:26 +0800148 uart4: serial@1000d000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100149 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
150 reg = <0x1000d000 0x1000>;
151 interrupts = <17>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200152 clocks = <&clks 78>, <&clks 61>;
153 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100154 status = "disabled";
155 };
156
157 cspi1: cspi@1000e000 {
158 #address-cells = <1>;
159 #size-cells = <0>;
160 compatible = "fsl,imx27-cspi";
161 reg = <0x1000e000 0x1000>;
162 interrupts = <16>;
Jonas Andersson37523dc2013-05-23 13:38:05 +0200163 clocks = <&clks 53>, <&clks 53>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200164 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100165 status = "disabled";
166 };
167
168 cspi2: cspi@1000f000 {
169 #address-cells = <1>;
170 #size-cells = <0>;
171 compatible = "fsl,imx27-cspi";
172 reg = <0x1000f000 0x1000>;
173 interrupts = <15>;
Jonas Andersson37523dc2013-05-23 13:38:05 +0200174 clocks = <&clks 52>, <&clks 52>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200175 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100176 status = "disabled";
177 };
178
179 i2c1: i2c@10012000 {
180 #address-cells = <1>;
181 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800182 compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100183 reg = <0x10012000 0x1000>;
184 interrupts = <12>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200185 clocks = <&clks 40>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100186 status = "disabled";
187 };
188
Alexander Shiyan0e7b01a2013-06-08 18:39:37 +0400189 sdhci1: sdhci@10013000 {
190 compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
191 reg = <0x10013000 0x1000>;
192 interrupts = <11>;
193 clocks = <&clks 30>, <&clks 60>;
194 clock-names = "ipg", "per";
195 dmas = <&dma 7>;
196 dma-names = "rx-tx";
197 status = "disabled";
198 };
199
200 sdhci2: sdhci@10014000 {
201 compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
202 reg = <0x10014000 0x1000>;
203 interrupts = <10>;
204 clocks = <&clks 29>, <&clks 60>;
205 clock-names = "ipg", "per";
206 dmas = <&dma 6>;
207 dma-names = "rx-tx";
208 status = "disabled";
209 };
210
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100211 gpio1: gpio@10015000 {
212 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
213 reg = <0x10015000 0x100>;
214 interrupts = <8>;
215 gpio-controller;
216 #gpio-cells = <2>;
217 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800218 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100219 };
220
221 gpio2: gpio@10015100 {
222 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
223 reg = <0x10015100 0x100>;
224 interrupts = <8>;
225 gpio-controller;
226 #gpio-cells = <2>;
227 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800228 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100229 };
230
231 gpio3: gpio@10015200 {
232 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
233 reg = <0x10015200 0x100>;
234 interrupts = <8>;
235 gpio-controller;
236 #gpio-cells = <2>;
237 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800238 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100239 };
240
241 gpio4: gpio@10015300 {
242 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
243 reg = <0x10015300 0x100>;
244 interrupts = <8>;
245 gpio-controller;
246 #gpio-cells = <2>;
247 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800248 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100249 };
250
251 gpio5: gpio@10015400 {
252 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
253 reg = <0x10015400 0x100>;
254 interrupts = <8>;
255 gpio-controller;
256 #gpio-cells = <2>;
257 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800258 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100259 };
260
261 gpio6: gpio@10015500 {
262 compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
263 reg = <0x10015500 0x100>;
264 interrupts = <8>;
265 gpio-controller;
266 #gpio-cells = <2>;
267 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800268 #interrupt-cells = <2>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100269 };
270
Alexander Shiyan6e228e82013-06-23 10:54:46 +0400271 audmux: audmux@10016000 {
272 compatible = "fsl,imx27-audmux", "fsl,imx21-audmux";
273 reg = <0x10016000 0x1000>;
274 clocks = <&clks 0>;
275 clock-names = "audmux";
276 };
277
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100278 cspi3: cspi@10017000 {
279 #address-cells = <1>;
280 #size-cells = <0>;
281 compatible = "fsl,imx27-cspi";
282 reg = <0x10017000 0x1000>;
283 interrupts = <6>;
Jonas Andersson37523dc2013-05-23 13:38:05 +0200284 clocks = <&clks 51>, <&clks 51>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200285 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100286 status = "disabled";
287 };
288
Sascha Hauerca26d042013-03-14 13:08:57 +0100289 gpt4: timer@10019000 {
290 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
291 reg = <0x10019000 0x1000>;
292 interrupts = <4>;
Sascha Hauerb700c112013-03-14 13:09:02 +0100293 clocks = <&clks 43>, <&clks 61>;
294 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +0100295 };
296
297 gpt5: timer@1001a000 {
298 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
299 reg = <0x1001a000 0x1000>;
300 interrupts = <3>;
Sascha Hauerb700c112013-03-14 13:09:02 +0100301 clocks = <&clks 42>, <&clks 61>;
302 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +0100303 };
304
Shawn Guo0c456cf2012-04-02 14:39:26 +0800305 uart5: serial@1001b000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100306 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
307 reg = <0x1001b000 0x1000>;
308 interrupts = <49>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200309 clocks = <&clks 77>, <&clks 61>;
310 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100311 status = "disabled";
312 };
313
Shawn Guo0c456cf2012-04-02 14:39:26 +0800314 uart6: serial@1001c000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100315 compatible = "fsl,imx27-uart", "fsl,imx21-uart";
316 reg = <0x1001c000 0x1000>;
317 interrupts = <48>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200318 clocks = <&clks 78>, <&clks 61>;
319 clock-names = "ipg", "per";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100320 status = "disabled";
321 };
322
323 i2c2: i2c@1001d000 {
324 #address-cells = <1>;
325 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800326 compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100327 reg = <0x1001d000 0x1000>;
328 interrupts = <1>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200329 clocks = <&clks 39>;
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100330 status = "disabled";
331 };
332
Alexander Shiyan0e7b01a2013-06-08 18:39:37 +0400333 sdhci3: sdhci@1001e000 {
334 compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
335 reg = <0x1001e000 0x1000>;
336 interrupts = <9>;
337 clocks = <&clks 28>, <&clks 60>;
338 clock-names = "ipg", "per";
339 dmas = <&dma 36>;
340 dma-names = "rx-tx";
341 status = "disabled";
342 };
343
Sascha Hauerca26d042013-03-14 13:08:57 +0100344 gpt6: timer@1001f000 {
345 compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
346 reg = <0x1001f000 0x1000>;
347 interrupts = <2>;
Sascha Hauerb700c112013-03-14 13:09:02 +0100348 clocks = <&clks 41>, <&clks 61>;
349 clock-names = "ipg", "per";
Sascha Hauerca26d042013-03-14 13:08:57 +0100350 };
Fabio Estevam3e24b052012-11-21 17:19:38 -0200351 };
352
353 aipi@10020000 { /* AIPI2 */
354 compatible = "fsl,aipi-bus", "simple-bus";
355 #address-cells = <1>;
356 #size-cells = <1>;
357 reg = <0x10020000 0x20000>;
358 ranges;
359
Alexander Shiyan93b331c2013-06-15 16:22:58 +0400360 coda: coda@10023000 {
361 compatible = "fsl,imx27-vpu";
362 reg = <0x10023000 0x0200>;
363 interrupts = <53>;
364 clocks = <&clks 57>, <&clks 66>;
365 clock-names = "per", "ahb";
366 iram = <&iram>;
367 };
368
Alexander Shiyane4b6a052013-06-23 10:54:45 +0400369 sahara2: sahara@10025000 {
370 compatible = "fsl,imx27-sahara";
371 reg = <0x10025000 0x1000>;
372 interrupts = <59>;
373 clocks = <&clks 32>, <&clks 64>;
374 clock-names = "ipg", "ahb";
375 };
376
Alexander Shiyan93b331c2013-06-15 16:22:58 +0400377 clks: ccm@10027000{
378 compatible = "fsl,imx27-ccm";
379 reg = <0x10027000 0x1000>;
380 #clock-cells = <1>;
381 };
382
Shawn Guo0c456cf2012-04-02 14:39:26 +0800383 fec: ethernet@1002b000 {
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100384 compatible = "fsl,imx27-fec";
385 reg = <0x1002b000 0x4000>;
386 interrupts = <50>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200387 clocks = <&clks 48>, <&clks 67>, <&clks 0>;
388 clock-names = "ipg", "ahb", "ptp";
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100389 status = "disabled";
390 };
391 };
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100392
393 nfc: nand@d8000000 {
Uwe Kleine-König37787362012-04-23 11:23:42 +0200394 #address-cells = <1>;
395 #size-cells = <1>;
Uwe Kleine-König37787362012-04-23 11:23:42 +0200396 compatible = "fsl,imx27-nand";
397 reg = <0xd8000000 0x1000>;
398 interrupts = <29>;
Fabio Estevamc20736f2012-11-28 15:55:30 -0200399 clocks = <&clks 54>;
Uwe Kleine-König37787362012-04-23 11:23:42 +0200400 status = "disabled";
401 };
Alexander Shiyanff1450f2013-06-23 10:54:48 +0400402
403 iram: iram@ffff4c00 {
404 compatible = "mmio-sram";
405 reg = <0xffff4c00 0xb400>;
406 };
Sascha Hauer9f0749e2012-02-28 21:57:50 +0100407 };
408};