blob: bb9033187d42142e5a7dfc0c2b8a830e05a36d18 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Architecture-specific setup.
3 *
4 * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
5 * David Mosberger-Tang <davidm@hpl.hp.com>
6 * Stephane Eranian <eranian@hpl.hp.com>
Suresh Siddhae927ecb2005-04-25 13:25:06 -07007 * Copyright (C) 2000, 2004 Intel Corp
8 * Rohit Seth <rohit.seth@intel.com>
9 * Suresh Siddha <suresh.b.siddha@intel.com>
10 * Gordon Jin <gordon.jin@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright (C) 1999 VA Linux Systems
12 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
13 *
Suresh Siddhae927ecb2005-04-25 13:25:06 -070014 * 12/26/04 S.Siddha, G.Jin, R.Seth
15 * Add multi-threading and multi-core detection
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
17 * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
18 * 03/31/00 R.Seth cpu_initialized and current->processor fixes
19 * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
20 * 02/01/00 R.Seth fixed get_cpuinfo for SMP
21 * 01/07/99 S.Eranian added the support for command line argument
22 * 06/24/99 W.Drummond added boot_cpu_data.
23 */
24#include <linux/config.h>
25#include <linux/module.h>
26#include <linux/init.h>
27
28#include <linux/acpi.h>
29#include <linux/bootmem.h>
30#include <linux/console.h>
31#include <linux/delay.h>
32#include <linux/kernel.h>
33#include <linux/reboot.h>
34#include <linux/sched.h>
35#include <linux/seq_file.h>
36#include <linux/string.h>
37#include <linux/threads.h>
38#include <linux/tty.h>
39#include <linux/serial.h>
40#include <linux/serial_core.h>
41#include <linux/efi.h>
42#include <linux/initrd.h>
Venkatesh Pallipadi6c4fa562005-04-18 23:06:47 -040043#include <linux/platform.h>
44#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#include <asm/ia32.h>
47#include <asm/machvec.h>
48#include <asm/mca.h>
49#include <asm/meminit.h>
50#include <asm/page.h>
51#include <asm/patch.h>
52#include <asm/pgtable.h>
53#include <asm/processor.h>
54#include <asm/sal.h>
55#include <asm/sections.h>
56#include <asm/serial.h>
57#include <asm/setup.h>
58#include <asm/smp.h>
59#include <asm/system.h>
60#include <asm/unistd.h>
61
62#if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
63# error "struct cpuinfo_ia64 too big!"
64#endif
65
66#ifdef CONFIG_SMP
67unsigned long __per_cpu_offset[NR_CPUS];
68EXPORT_SYMBOL(__per_cpu_offset);
69#endif
70
71DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
72DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
73DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
74unsigned long ia64_cycles_per_usec;
75struct ia64_boot_param *ia64_boot_param;
76struct screen_info screen_info;
77
78unsigned long ia64_max_cacheline_size;
79unsigned long ia64_iobase; /* virtual address for I/O accesses */
80EXPORT_SYMBOL(ia64_iobase);
81struct io_space io_space[MAX_IO_SPACES];
82EXPORT_SYMBOL(io_space);
83unsigned int num_io_spaces;
84
85/*
86 * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
87 * mask specifies a mask of address bits that must be 0 in order for two buffers to be
88 * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
89 * address of the second buffer must be aligned to (merge_mask+1) in order to be
90 * mergeable). By default, we assume there is no I/O MMU which can merge physically
91 * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
92 * page-size of 2^64.
93 */
94unsigned long ia64_max_iommu_merge_mask = ~0UL;
95EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
96
97/*
98 * We use a special marker for the end of memory and it uses the extra (+1) slot
99 */
100struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
101int num_rsvd_regions;
102
103
104/*
105 * Filter incoming memory segments based on the primitive map created from the boot
106 * parameters. Segments contained in the map are removed from the memory ranges. A
107 * caller-specified function is called with the memory ranges that remain after filtering.
108 * This routine does not assume the incoming segments are sorted.
109 */
110int
111filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
112{
113 unsigned long range_start, range_end, prev_start;
114 void (*func)(unsigned long, unsigned long, int);
115 int i;
116
117#if IGNORE_PFN0
118 if (start == PAGE_OFFSET) {
119 printk(KERN_WARNING "warning: skipping physical page 0\n");
120 start += PAGE_SIZE;
121 if (start >= end) return 0;
122 }
123#endif
124 /*
125 * lowest possible address(walker uses virtual)
126 */
127 prev_start = PAGE_OFFSET;
128 func = arg;
129
130 for (i = 0; i < num_rsvd_regions; ++i) {
131 range_start = max(start, prev_start);
132 range_end = min(end, rsvd_region[i].start);
133
134 if (range_start < range_end)
135 call_pernode_memory(__pa(range_start), range_end - range_start, func);
136
137 /* nothing more available in this segment */
138 if (range_end == end) return 0;
139
140 prev_start = rsvd_region[i].end;
141 }
142 /* end of memory marker allows full processing inside loop body */
143 return 0;
144}
145
146static void
147sort_regions (struct rsvd_region *rsvd_region, int max)
148{
149 int j;
150
151 /* simple bubble sorting */
152 while (max--) {
153 for (j = 0; j < max; ++j) {
154 if (rsvd_region[j].start > rsvd_region[j+1].start) {
155 struct rsvd_region tmp;
156 tmp = rsvd_region[j];
157 rsvd_region[j] = rsvd_region[j + 1];
158 rsvd_region[j + 1] = tmp;
159 }
160 }
161 }
162}
163
164/**
165 * reserve_memory - setup reserved memory areas
166 *
167 * Setup the reserved memory areas set aside for the boot parameters,
168 * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
169 * see include/asm-ia64/meminit.h if you need to define more.
170 */
171void
172reserve_memory (void)
173{
174 int n = 0;
175
176 /*
177 * none of the entries in this table overlap
178 */
179 rsvd_region[n].start = (unsigned long) ia64_boot_param;
180 rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
181 n++;
182
183 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
184 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
185 n++;
186
187 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
188 rsvd_region[n].end = (rsvd_region[n].start
189 + strlen(__va(ia64_boot_param->command_line)) + 1);
190 n++;
191
192 rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
193 rsvd_region[n].end = (unsigned long) ia64_imva(_end);
194 n++;
195
196#ifdef CONFIG_BLK_DEV_INITRD
197 if (ia64_boot_param->initrd_start) {
198 rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
199 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
200 n++;
201 }
202#endif
203
204 /* end of memory marker */
205 rsvd_region[n].start = ~0UL;
206 rsvd_region[n].end = ~0UL;
207 n++;
208
209 num_rsvd_regions = n;
210
211 sort_regions(rsvd_region, num_rsvd_regions);
212}
213
214/**
215 * find_initrd - get initrd parameters from the boot parameter structure
216 *
217 * Grab the initrd start and end from the boot parameter struct given us by
218 * the boot loader.
219 */
220void
221find_initrd (void)
222{
223#ifdef CONFIG_BLK_DEV_INITRD
224 if (ia64_boot_param->initrd_start) {
225 initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
226 initrd_end = initrd_start+ia64_boot_param->initrd_size;
227
228 printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
229 initrd_start, ia64_boot_param->initrd_size);
230 }
231#endif
232}
233
234static void __init
235io_port_init (void)
236{
237 extern unsigned long ia64_iobase;
238 unsigned long phys_iobase;
239
240 /*
241 * Set `iobase' to the appropriate address in region 6 (uncached access range).
242 *
243 * The EFI memory map is the "preferred" location to get the I/O port space base,
244 * rather the relying on AR.KR0. This should become more clear in future SAL
245 * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
246 * found in the memory map.
247 */
248 phys_iobase = efi_get_iobase();
249 if (phys_iobase)
250 /* set AR.KR0 since this is all we use it for anyway */
251 ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
252 else {
253 phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
254 printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
255 "to AR.KR0\n");
256 printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
257 }
258 ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
259
260 /* setup legacy IO port space */
261 io_space[0].mmio_base = ia64_iobase;
262 io_space[0].sparse = 1;
263 num_io_spaces = 1;
264}
265
266/**
267 * early_console_setup - setup debugging console
268 *
269 * Consoles started here require little enough setup that we can start using
270 * them very early in the boot process, either right after the machine
271 * vector initialization, or even before if the drivers can detect their hw.
272 *
273 * Returns non-zero if a console couldn't be setup.
274 */
275static inline int __init
276early_console_setup (char *cmdline)
277{
278#ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
279 {
280 extern int sn_serial_console_early_setup(void);
281 if (!sn_serial_console_early_setup())
282 return 0;
283 }
284#endif
285#ifdef CONFIG_EFI_PCDP
286 if (!efi_setup_pcdp_console(cmdline))
287 return 0;
288#endif
289#ifdef CONFIG_SERIAL_8250_CONSOLE
290 if (!early_serial_console_init(cmdline))
291 return 0;
292#endif
293
294 return -1;
295}
296
297static inline void
298mark_bsp_online (void)
299{
300#ifdef CONFIG_SMP
301 /* If we register an early console, allow CPU 0 to printk */
302 cpu_set(smp_processor_id(), cpu_online_map);
303#endif
304}
305
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700306#ifdef CONFIG_SMP
307static void
308check_for_logical_procs (void)
309{
310 pal_logical_to_physical_t info;
311 s64 status;
312
313 status = ia64_pal_logical_to_phys(0, &info);
314 if (status == -1) {
315 printk(KERN_INFO "No logical to physical processor mapping "
316 "available\n");
317 return;
318 }
319 if (status) {
320 printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
321 status);
322 return;
323 }
324 /*
325 * Total number of siblings that BSP has. Though not all of them
326 * may have booted successfully. The correct number of siblings
327 * booted is in info.overview_num_log.
328 */
329 smp_num_siblings = info.overview_tpc;
330 smp_num_cpucores = info.overview_cpp;
331}
332#endif
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334void __init
335setup_arch (char **cmdline_p)
336{
337 unw_init();
338
339 ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
340
341 *cmdline_p = __va(ia64_boot_param->command_line);
342 strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
343
344 efi_init();
345 io_port_init();
346
347#ifdef CONFIG_IA64_GENERIC
348 {
349 const char *mvec_name = strstr (*cmdline_p, "machvec=");
350 char str[64];
351
352 if (mvec_name) {
353 const char *end;
354 size_t len;
355
356 mvec_name += 8;
357 end = strchr (mvec_name, ' ');
358 if (end)
359 len = end - mvec_name;
360 else
361 len = strlen (mvec_name);
362 len = min(len, sizeof (str) - 1);
363 strncpy (str, mvec_name, len);
364 str[len] = '\0';
365 mvec_name = str;
366 } else
367 mvec_name = acpi_get_sysname();
368 machvec_init(mvec_name);
369 }
370#endif
371
372 if (early_console_setup(*cmdline_p) == 0)
373 mark_bsp_online();
374
375#ifdef CONFIG_ACPI_BOOT
376 /* Initialize the ACPI boot-time table parser */
377 acpi_table_init();
378# ifdef CONFIG_ACPI_NUMA
379 acpi_numa_init();
380# endif
381#else
382# ifdef CONFIG_SMP
383 smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
384# endif
385#endif /* CONFIG_APCI_BOOT */
386
387 find_memory();
388
389 /* process SAL system table: */
390 ia64_sal_init(efi.sal_systab);
391
392#ifdef CONFIG_SMP
393 cpu_physical_id(0) = hard_smp_processor_id();
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700394
395 cpu_set(0, cpu_sibling_map[0]);
396 cpu_set(0, cpu_core_map[0]);
397
398 check_for_logical_procs();
399 if (smp_num_cpucores > 1)
400 printk(KERN_INFO
401 "cpu package is Multi-Core capable: number of cores=%d\n",
402 smp_num_cpucores);
403 if (smp_num_siblings > 1)
404 printk(KERN_INFO
405 "cpu package is Multi-Threading capable: number of siblings=%d\n",
406 smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407#endif
408
409 cpu_init(); /* initialize the bootstrap CPU */
410
411#ifdef CONFIG_ACPI_BOOT
412 acpi_boot_init();
413#endif
414
415#ifdef CONFIG_VT
416 if (!conswitchp) {
417# if defined(CONFIG_DUMMY_CONSOLE)
418 conswitchp = &dummy_con;
419# endif
420# if defined(CONFIG_VGA_CONSOLE)
421 /*
422 * Non-legacy systems may route legacy VGA MMIO range to system
423 * memory. vga_con probes the MMIO hole, so memory looks like
424 * a VGA device to it. The EFI memory map can tell us if it's
425 * memory so we can avoid this problem.
426 */
427 if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
428 conswitchp = &vga_con;
429# endif
430 }
431#endif
432
433 /* enable IA-64 Machine Check Abort Handling unless disabled */
434 if (!strstr(saved_command_line, "nomca"))
435 ia64_mca_init();
436
437 platform_setup(cmdline_p);
438 paging_init();
439}
440
441/*
442 * Display cpu info for all cpu's.
443 */
444static int
445show_cpuinfo (struct seq_file *m, void *v)
446{
447#ifdef CONFIG_SMP
448# define lpj c->loops_per_jiffy
449# define cpunum c->cpu
450#else
451# define lpj loops_per_jiffy
452# define cpunum 0
453#endif
454 static struct {
455 unsigned long mask;
456 const char *feature_name;
457 } feature_bits[] = {
458 { 1UL << 0, "branchlong" },
459 { 1UL << 1, "spontaneous deferral"},
460 { 1UL << 2, "16-byte atomic ops" }
461 };
462 char family[32], features[128], *cp, sep;
463 struct cpuinfo_ia64 *c = v;
464 unsigned long mask;
465 int i;
466
467 mask = c->features;
468
469 switch (c->family) {
470 case 0x07: memcpy(family, "Itanium", 8); break;
471 case 0x1f: memcpy(family, "Itanium 2", 10); break;
472 default: sprintf(family, "%u", c->family); break;
473 }
474
475 /* build the feature string: */
476 memcpy(features, " standard", 10);
477 cp = features;
478 sep = 0;
479 for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
480 if (mask & feature_bits[i].mask) {
481 if (sep)
482 *cp++ = sep;
483 sep = ',';
484 *cp++ = ' ';
485 strcpy(cp, feature_bits[i].feature_name);
486 cp += strlen(feature_bits[i].feature_name);
487 mask &= ~feature_bits[i].mask;
488 }
489 }
490 if (mask) {
491 /* print unknown features as a hex value: */
492 if (sep)
493 *cp++ = sep;
494 sprintf(cp, " 0x%lx", mask);
495 }
496
497 seq_printf(m,
498 "processor : %d\n"
499 "vendor : %s\n"
500 "arch : IA-64\n"
501 "family : %s\n"
502 "model : %u\n"
503 "revision : %u\n"
504 "archrev : %u\n"
505 "features :%s\n" /* don't change this---it _is_ right! */
506 "cpu number : %lu\n"
507 "cpu regs : %u\n"
508 "cpu MHz : %lu.%06lu\n"
509 "itc MHz : %lu.%06lu\n"
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700510 "BogoMIPS : %lu.%02lu\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 cpunum, c->vendor, family, c->model, c->revision, c->archrev,
512 features, c->ppn, c->number,
513 c->proc_freq / 1000000, c->proc_freq % 1000000,
514 c->itc_freq / 1000000, c->itc_freq % 1000000,
515 lpj*HZ/500000, (lpj*HZ/5000) % 100);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700516#ifdef CONFIG_SMP
Tony Lucke1ed81a2005-04-25 13:27:12 -0700517 seq_printf(m, "siblings : %u\n", c->num_log);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700518 if (c->threads_per_core > 1 || c->cores_per_socket > 1)
519 seq_printf(m,
520 "physical id: %u\n"
521 "core id : %u\n"
522 "thread id : %u\n",
523 c->socket_id, c->core_id, c->thread_id);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700524#endif
525 seq_printf(m,"\n");
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 return 0;
528}
529
530static void *
531c_start (struct seq_file *m, loff_t *pos)
532{
533#ifdef CONFIG_SMP
534 while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
535 ++*pos;
536#endif
537 return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
538}
539
540static void *
541c_next (struct seq_file *m, void *v, loff_t *pos)
542{
543 ++*pos;
544 return c_start(m, pos);
545}
546
547static void
548c_stop (struct seq_file *m, void *v)
549{
550}
551
552struct seq_operations cpuinfo_op = {
553 .start = c_start,
554 .next = c_next,
555 .stop = c_stop,
556 .show = show_cpuinfo
557};
558
559void
560identify_cpu (struct cpuinfo_ia64 *c)
561{
562 union {
563 unsigned long bits[5];
564 struct {
565 /* id 0 & 1: */
566 char vendor[16];
567
568 /* id 2 */
569 u64 ppn; /* processor serial number */
570
571 /* id 3: */
572 unsigned number : 8;
573 unsigned revision : 8;
574 unsigned model : 8;
575 unsigned family : 8;
576 unsigned archrev : 8;
577 unsigned reserved : 24;
578
579 /* id 4: */
580 u64 features;
581 } field;
582 } cpuid;
583 pal_vm_info_1_u_t vm1;
584 pal_vm_info_2_u_t vm2;
585 pal_status_t status;
586 unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
587 int i;
588
589 for (i = 0; i < 5; ++i)
590 cpuid.bits[i] = ia64_get_cpuid(i);
591
592 memcpy(c->vendor, cpuid.field.vendor, 16);
593#ifdef CONFIG_SMP
594 c->cpu = smp_processor_id();
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700595
596 /* below default values will be overwritten by identify_siblings()
597 * for Multi-Threading/Multi-Core capable cpu's
598 */
599 c->threads_per_core = c->cores_per_socket = c->num_log = 1;
600 c->socket_id = -1;
601
602 identify_siblings(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603#endif
604 c->ppn = cpuid.field.ppn;
605 c->number = cpuid.field.number;
606 c->revision = cpuid.field.revision;
607 c->model = cpuid.field.model;
608 c->family = cpuid.field.family;
609 c->archrev = cpuid.field.archrev;
610 c->features = cpuid.field.features;
611
612 status = ia64_pal_vm_summary(&vm1, &vm2);
613 if (status == PAL_STATUS_SUCCESS) {
614 impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
615 phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
616 }
617 c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
618 c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
619}
620
621void
622setup_per_cpu_areas (void)
623{
624 /* start_kernel() requires this... */
625}
626
627static void
628get_max_cacheline_size (void)
629{
630 unsigned long line_size, max = 1;
631 u64 l, levels, unique_caches;
632 pal_cache_config_info_t cci;
633 s64 status;
634
635 status = ia64_pal_cache_summary(&levels, &unique_caches);
636 if (status != 0) {
637 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
638 __FUNCTION__, status);
639 max = SMP_CACHE_BYTES;
640 goto out;
641 }
642
643 for (l = 0; l < levels; ++l) {
644 status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
645 &cci);
646 if (status != 0) {
647 printk(KERN_ERR
648 "%s: ia64_pal_cache_config_info(l=%lu) failed (status=%ld)\n",
649 __FUNCTION__, l, status);
650 max = SMP_CACHE_BYTES;
651 }
652 line_size = 1 << cci.pcci_line_size;
653 if (line_size > max)
654 max = line_size;
655 }
656 out:
657 if (max > ia64_max_cacheline_size)
658 ia64_max_cacheline_size = max;
659}
660
661/*
662 * cpu_init() initializes state that is per-CPU. This function acts
663 * as a 'CPU state barrier', nothing should get across.
664 */
665void
666cpu_init (void)
667{
668 extern void __devinit ia64_mmu_init (void *);
669 unsigned long num_phys_stacked;
670 pal_vm_info_2_u_t vmi;
671 unsigned int max_ctx;
672 struct cpuinfo_ia64 *cpu_info;
673 void *cpu_data;
674
675 cpu_data = per_cpu_init();
676
677 /*
678 * We set ar.k3 so that assembly code in MCA handler can compute
679 * physical addresses of per cpu variables with a simple:
680 * phys = ar.k3 + &per_cpu_var
681 */
682 ia64_set_kr(IA64_KR_PER_CPU_DATA,
683 ia64_tpa(cpu_data) - (long) __per_cpu_start);
684
685 get_max_cacheline_size();
686
687 /*
688 * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
689 * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
690 * depends on the data returned by identify_cpu(). We break the dependency by
691 * accessing cpu_data() through the canonical per-CPU address.
692 */
693 cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
694 identify_cpu(cpu_info);
695
696#ifdef CONFIG_MCKINLEY
697 {
698# define FEATURE_SET 16
699 struct ia64_pal_retval iprv;
700
701 if (cpu_info->family == 0x1f) {
702 PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
703 if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
704 PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
705 (iprv.v1 | 0x80), FEATURE_SET, 0);
706 }
707 }
708#endif
709
710 /* Clear the stack memory reserved for pt_regs: */
711 memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
712
713 ia64_set_kr(IA64_KR_FPU_OWNER, 0);
714
715 /*
716 * Initialize the page-table base register to a global
717 * directory with all zeroes. This ensure that we can handle
718 * TLB-misses to user address-space even before we created the
719 * first user address-space. This may happen, e.g., due to
720 * aggressive use of lfetch.fault.
721 */
722 ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
723
724 /*
Tony Luck86ebacd2005-06-08 12:12:48 -0700725 * Initialize default control register to defer speculative faults except
726 * for those arising from TLB misses, which are not deferred. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 * kernel MUST NOT depend on a particular setting of these bits (in other words,
728 * the kernel must have recovery code for all speculative accesses). Turn on
729 * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
730 * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
731 * be fine).
732 */
733 ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
734 | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
735 atomic_inc(&init_mm.mm_count);
736 current->active_mm = &init_mm;
737 if (current->mm)
738 BUG();
739
740 ia64_mmu_init(ia64_imva(cpu_data));
741 ia64_mca_cpu_init(ia64_imva(cpu_data));
742
743#ifdef CONFIG_IA32_SUPPORT
744 ia32_cpu_init();
745#endif
746
747 /* Clear ITC to eliminiate sched_clock() overflows in human time. */
748 ia64_set_itc(0);
749
750 /* disable all local interrupt sources: */
751 ia64_set_itv(1 << 16);
752 ia64_set_lrr0(1 << 16);
753 ia64_set_lrr1(1 << 16);
754 ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
755 ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
756
757 /* clear TPR & XTP to enable all interrupt classes: */
758 ia64_setreg(_IA64_REG_CR_TPR, 0);
759#ifdef CONFIG_SMP
760 normal_xtp();
761#endif
762
763 /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
764 if (ia64_pal_vm_summary(NULL, &vmi) == 0)
765 max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
766 else {
767 printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
768 max_ctx = (1U << 15) - 1; /* use architected minimum */
769 }
770 while (max_ctx < ia64_ctx.max_ctx) {
771 unsigned int old = ia64_ctx.max_ctx;
772 if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
773 break;
774 }
775
776 if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
777 printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
778 "stacked regs\n");
779 num_phys_stacked = 96;
780 }
781 /* size of physical stacked register partition plus 8 bytes: */
782 __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
783 platform_cpu_init();
Venkatesh Pallipadi6c4fa562005-04-18 23:06:47 -0400784 pm_idle = default_idle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785}
786
787void
788check_bugs (void)
789{
790 ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
791 (unsigned long) __end___mckinley_e9_bundles);
792}