Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007-2009 Michal Simek <monstr@monstr.eu> |
| 3 | * Copyright (C) 2007-2009 PetaLogix |
| 4 | * Copyright (C) 2006 Atmark Techno, Inc. |
| 5 | * |
| 6 | * This file is subject to the terms and conditions of the GNU General Public |
| 7 | * License. See the file "COPYING" in the main directory of this archive |
| 8 | * for more details. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/irq.h> |
| 13 | #include <asm/page.h> |
| 14 | #include <linux/io.h> |
John Williams | 892ee92 | 2009-07-29 22:08:40 +1000 | [diff] [blame] | 15 | #include <linux/bug.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 16 | |
| 17 | #include <asm/prom.h> |
| 18 | #include <asm/irq.h> |
| 19 | |
| 20 | #ifdef CONFIG_SELFMOD_INTC |
| 21 | #include <asm/selfmod.h> |
| 22 | #define INTC_BASE BARRIER_BASE_ADDR |
| 23 | #else |
| 24 | static unsigned int intc_baseaddr; |
| 25 | #define INTC_BASE intc_baseaddr |
| 26 | #endif |
| 27 | |
| 28 | unsigned int nr_irq; |
| 29 | |
| 30 | /* No one else should require these constants, so define them locally here. */ |
| 31 | #define ISR 0x00 /* Interrupt Status Register */ |
| 32 | #define IPR 0x04 /* Interrupt Pending Register */ |
| 33 | #define IER 0x08 /* Interrupt Enable Register */ |
| 34 | #define IAR 0x0c /* Interrupt Acknowledge Register */ |
| 35 | #define SIE 0x10 /* Set Interrupt Enable bits */ |
| 36 | #define CIE 0x14 /* Clear Interrupt Enable bits */ |
| 37 | #define IVR 0x18 /* Interrupt Vector Register */ |
| 38 | #define MER 0x1c /* Master Enable Register */ |
| 39 | |
| 40 | #define MER_ME (1<<0) |
| 41 | #define MER_HIE (1<<1) |
| 42 | |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 43 | static void intc_enable_or_unmask(struct irq_data *d) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 44 | { |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 45 | unsigned long mask = 1 << d->hwirq; |
| 46 | |
| 47 | pr_debug("enable_or_unmask: %ld\n", d->hwirq); |
steve@digidescorp.com | 33d9ff5 | 2009-11-17 08:43:39 -0600 | [diff] [blame] | 48 | out_be32(INTC_BASE + SIE, mask); |
| 49 | |
| 50 | /* ack level irqs because they can't be acked during |
| 51 | * ack function since the handle_level_irq function |
| 52 | * acks the irq before calling the interrupt handler |
| 53 | */ |
Thomas Gleixner | 4adc192 | 2011-03-24 14:52:04 +0100 | [diff] [blame] | 54 | if (irqd_is_level_type(d)) |
steve@digidescorp.com | 33d9ff5 | 2009-11-17 08:43:39 -0600 | [diff] [blame] | 55 | out_be32(INTC_BASE + IAR, mask); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 56 | } |
| 57 | |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 58 | static void intc_disable_or_mask(struct irq_data *d) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 59 | { |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 60 | pr_debug("disable: %ld\n", d->hwirq); |
| 61 | out_be32(INTC_BASE + CIE, 1 << d->hwirq); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 62 | } |
| 63 | |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 64 | static void intc_ack(struct irq_data *d) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 65 | { |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 66 | pr_debug("ack: %ld\n", d->hwirq); |
| 67 | out_be32(INTC_BASE + IAR, 1 << d->hwirq); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 68 | } |
| 69 | |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 70 | static void intc_mask_ack(struct irq_data *d) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 71 | { |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 72 | unsigned long mask = 1 << d->hwirq; |
| 73 | |
| 74 | pr_debug("disable_and_ack: %ld\n", d->hwirq); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 75 | out_be32(INTC_BASE + CIE, mask); |
| 76 | out_be32(INTC_BASE + IAR, mask); |
| 77 | } |
| 78 | |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 79 | static struct irq_chip intc_dev = { |
| 80 | .name = "Xilinx INTC", |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 81 | .irq_unmask = intc_enable_or_unmask, |
| 82 | .irq_mask = intc_disable_or_mask, |
| 83 | .irq_ack = intc_ack, |
| 84 | .irq_mask_ack = intc_mask_ack, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 85 | }; |
| 86 | |
| 87 | unsigned int get_irq(struct pt_regs *regs) |
| 88 | { |
| 89 | int irq; |
| 90 | |
| 91 | /* |
| 92 | * NOTE: This function is the one that needs to be improved in |
| 93 | * order to handle multiple interrupt controllers. It currently |
| 94 | * is hardcoded to check for interrupts only on the first INTC. |
| 95 | */ |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 96 | irq = in_be32(INTC_BASE + IVR) + NO_IRQ_OFFSET; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 97 | pr_debug("get_irq: %d\n", irq); |
| 98 | |
| 99 | return irq; |
| 100 | } |
| 101 | |
| 102 | void __init init_IRQ(void) |
| 103 | { |
Michal Simek | 2ecb899 | 2011-12-09 12:26:55 +0100 | [diff] [blame] | 104 | u32 i, intr_mask; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 105 | struct device_node *intc = NULL; |
| 106 | #ifdef CONFIG_SELFMOD_INTC |
| 107 | unsigned int intc_baseaddr = 0; |
| 108 | static int arr_func[] = { |
| 109 | (int)&get_irq, |
| 110 | (int)&intc_enable_or_unmask, |
| 111 | (int)&intc_disable_or_mask, |
| 112 | (int)&intc_mask_ack, |
| 113 | (int)&intc_ack, |
| 114 | (int)&intc_end, |
| 115 | 0 |
| 116 | }; |
| 117 | #endif |
Michal Simek | 5a26cd6 | 2011-12-09 12:26:16 +0100 | [diff] [blame] | 118 | intc = of_find_compatible_node(NULL, NULL, "xlnx,xps-intc-1.00.a"); |
John Williams | 892ee92 | 2009-07-29 22:08:40 +1000 | [diff] [blame] | 119 | BUG_ON(!intc); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 120 | |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 121 | intc_baseaddr = be32_to_cpup(of_get_property(intc, "reg", NULL)); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 122 | intc_baseaddr = (unsigned long) ioremap(intc_baseaddr, PAGE_SIZE); |
Michal Simek | 02b0804 | 2010-09-28 16:04:14 +1000 | [diff] [blame] | 123 | nr_irq = be32_to_cpup(of_get_property(intc, |
| 124 | "xlnx,num-intr-inputs", NULL)); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 125 | |
Michal Simek | 2ecb899 | 2011-12-09 12:26:55 +0100 | [diff] [blame] | 126 | intr_mask = |
| 127 | be32_to_cpup(of_get_property(intc, "xlnx,kind-of-intr", NULL)); |
| 128 | if (intr_mask > (u32)((1ULL << nr_irq) - 1)) |
Michal Simek | 7b7210d | 2009-05-14 13:35:52 +0200 | [diff] [blame] | 129 | printk(KERN_INFO " ERROR: Mismatch in kind-of-intr param\n"); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 130 | |
| 131 | #ifdef CONFIG_SELFMOD_INTC |
| 132 | selfmod_function((int *) arr_func, intc_baseaddr); |
| 133 | #endif |
Michal Simek | 5a26cd6 | 2011-12-09 12:26:16 +0100 | [diff] [blame] | 134 | printk(KERN_INFO "XPS intc #0 at 0x%08x, num_irq=%d, edge=0x%x\n", |
| 135 | intc_baseaddr, nr_irq, intr_mask); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 136 | |
| 137 | /* |
| 138 | * Disable all external interrupts until they are |
| 139 | * explicity requested. |
| 140 | */ |
| 141 | out_be32(intc_baseaddr + IER, 0); |
| 142 | |
| 143 | /* Acknowledge any pending interrupts just in case. */ |
| 144 | out_be32(intc_baseaddr + IAR, 0xffffffff); |
| 145 | |
| 146 | /* Turn on the Master Enable. */ |
| 147 | out_be32(intc_baseaddr + MER, MER_HIE | MER_ME); |
| 148 | |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 149 | for (i = IRQ_OFFSET; i < (nr_irq + IRQ_OFFSET); ++i) { |
| 150 | if (intr_mask & (0x00000001 << (i - IRQ_OFFSET))) { |
Thomas Gleixner | 4adc192 | 2011-03-24 14:52:04 +0100 | [diff] [blame] | 151 | irq_set_chip_and_handler_name(i, &intc_dev, |
Michal Simek | 56d4480 | 2011-03-30 13:13:38 +0200 | [diff] [blame] | 152 | handle_edge_irq, "edge"); |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 153 | irq_clear_status_flags(i, IRQ_LEVEL); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 154 | } else { |
Thomas Gleixner | 4adc192 | 2011-03-24 14:52:04 +0100 | [diff] [blame] | 155 | irq_set_chip_and_handler_name(i, &intc_dev, |
Michal Simek | 56d4480 | 2011-03-30 13:13:38 +0200 | [diff] [blame] | 156 | handle_level_irq, "level"); |
Thomas Gleixner | 6f205a4 | 2011-02-06 19:36:30 +0000 | [diff] [blame] | 157 | irq_set_status_flags(i, IRQ_LEVEL); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 158 | } |
Michal Simek | 6c7a267 | 2011-12-09 10:45:20 +0100 | [diff] [blame^] | 159 | irq_get_irq_data(i)->hwirq = i - IRQ_OFFSET; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 160 | } |
| 161 | } |