blob: 72b666bd3043422082de4b23f6266b9a0a8fe3b0 [file] [log] [blame]
Erik Gillingc5f80062010-01-21 16:53:02 -08001/*
Peter De Schrijverc37c07d2011-12-14 17:03:17 +02002 * arch/arm/mach-tegra/common.c
Erik Gillingc5f80062010-01-21 16:53:02 -08003 *
4 * Copyright (C) 2010 Google, Inc.
5 *
6 * Author:
7 * Colin Cross <ccross@android.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/io.h>
Colin Cross4de3a8f2010-04-05 13:16:42 -070022#include <linux/clk.h>
23#include <linux/delay.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020024#include <linux/of_irq.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080025
26#include <asm/hardware/cache-l2x0.h>
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020027#include <asm/hardware/gic.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080028
29#include <mach/iomap.h>
Colin Cross699fe142010-08-23 18:37:25 -070030#include <mach/system.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080031
32#include "board.h"
Colin Crossd8611962010-01-28 16:40:29 -080033#include "clock.h"
Colin Cross73625e32010-06-23 15:49:17 -070034#include "fuse.h"
Colin Crossd8611962010-01-28 16:40:29 -080035
Colin Cross699fe142010-08-23 18:37:25 -070036void (*arch_reset)(char mode, const char *cmd) = tegra_assert_system_reset;
37
Stephen Warren6cc04a42011-12-19 12:24:05 -070038#ifdef CONFIG_OF
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020039static const struct of_device_id tegra_dt_irq_match[] __initconst = {
40 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
41 { }
42};
43
44void __init tegra_dt_init_irq(void)
45{
46 tegra_init_irq();
47 of_irq_init(tegra_dt_irq_match);
48}
Stephen Warren6cc04a42011-12-19 12:24:05 -070049#endif
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020050
Colin Cross699fe142010-08-23 18:37:25 -070051void tegra_assert_system_reset(char mode, const char *cmd)
52{
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020053 void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
Colin Cross699fe142010-08-23 18:37:25 -070054 u32 reg;
55
Simon Glass375b19c2011-02-17 08:13:57 -080056 reg = readl_relaxed(reset);
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020057 reg |= 0x10;
Simon Glass375b19c2011-02-17 08:13:57 -080058 writel_relaxed(reg, reset);
Colin Cross699fe142010-08-23 18:37:25 -070059}
60
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020061#ifdef CONFIG_ARCH_TEGRA_2x_SOC
62static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
Colin Crossd8611962010-01-28 16:40:29 -080063 /* name parent rate enabled */
64 { "clk_m", NULL, 0, true },
65 { "pll_p", "clk_m", 216000000, true },
66 { "pll_p_out1", "pll_p", 28800000, true },
67 { "pll_p_out2", "pll_p", 48000000, true },
68 { "pll_p_out3", "pll_p", 72000000, true },
69 { "pll_p_out4", "pll_p", 108000000, true },
Colin Cross8486bdd2010-06-24 18:57:00 -070070 { "sclk", "pll_p_out4", 108000000, true },
71 { "hclk", "sclk", 108000000, true },
Colin Crossd8611962010-01-28 16:40:29 -080072 { "pclk", "hclk", 54000000, true },
Colin Crosscd51d0e2011-02-21 17:05:36 -080073 { "csite", NULL, 0, true },
74 { "emc", NULL, 0, true },
75 { "cpu", NULL, 0, true },
Colin Crossd8611962010-01-28 16:40:29 -080076 { NULL, NULL, 0, 0},
77};
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020078#endif
Erik Gillingc5f80062010-01-21 16:53:02 -080079
Peter De Schrijver01548672011-12-14 17:03:20 +020080static void __init tegra_init_cache(u32 tag_latency, u32 data_latency)
Erik Gillingc5f80062010-01-21 16:53:02 -080081{
82#ifdef CONFIG_CACHE_L2X0
83 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
Peter De Schrijver01548672011-12-14 17:03:20 +020084 u32 aux_ctrl, cache_type;
Erik Gillingc5f80062010-01-21 16:53:02 -080085
Peter De Schrijver01548672011-12-14 17:03:20 +020086 writel_relaxed(tag_latency, p + L2X0_TAG_LATENCY_CTRL);
87 writel_relaxed(data_latency, p + L2X0_DATA_LATENCY_CTRL);
Erik Gillingc5f80062010-01-21 16:53:02 -080088
Peter De Schrijver01548672011-12-14 17:03:20 +020089 cache_type = readl(p + L2X0_CACHE_TYPE);
90 aux_ctrl = (cache_type & 0x700) << (17-8);
91 aux_ctrl |= 0x6C000001;
92
93 l2x0_init(p, aux_ctrl, 0x8200c3fe);
Erik Gillingc5f80062010-01-21 16:53:02 -080094#endif
Colin Cross4de3a8f2010-04-05 13:16:42 -070095
Erik Gillingc5f80062010-01-21 16:53:02 -080096}
97
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020098#ifdef CONFIG_ARCH_TEGRA_2x_SOC
99void __init tegra20_init_early(void)
Erik Gillingc5f80062010-01-21 16:53:02 -0800100{
Colin Cross73625e32010-06-23 15:49:17 -0700101 tegra_init_fuse();
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200102 tegra2_init_clocks();
103 tegra_clk_init_from_table(tegra20_clk_init_table);
Peter De Schrijver01548672011-12-14 17:03:20 +0200104 tegra_init_cache(0x331, 0x441);
Erik Gillingc5f80062010-01-21 16:53:02 -0800105}
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200106#endif
Peter De Schrijver44107d82011-12-14 17:03:25 +0200107#ifdef CONFIG_ARCH_TEGRA_3x_SOC
108void __init tegra30_init_early(void)
109{
110 tegra_init_cache(0x441, 0x551);
111}
112#endif