blob: 168b4891d7a9ef2ea1cc26731a6d672269bf7a0a [file] [log] [blame]
David Daney5b3b1682009-01-08 16:46:40 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
David Daney0c326382011-03-25 12:38:51 -07006 * Copyright (C) 2004-2008, 2009, 2010, 2011 Cavium Networks
David Daney5b3b1682009-01-08 16:46:40 -08007 */
David Daney0c326382011-03-25 12:38:51 -07008
David Daney5b3b1682009-01-08 16:46:40 -08009#include <linux/interrupt.h>
David Daney0c326382011-03-25 12:38:51 -070010#include <linux/bitops.h>
11#include <linux/percpu.h>
12#include <linux/irq.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
David Daney5b3b1682009-01-08 16:46:40 -080014
15#include <asm/octeon/octeon.h>
16
David Daney39961422010-02-18 11:47:40 -080017static DEFINE_RAW_SPINLOCK(octeon_irq_ciu0_lock);
18static DEFINE_RAW_SPINLOCK(octeon_irq_ciu1_lock);
David Daney5b3b1682009-01-08 16:46:40 -080019
David Daney0c326382011-03-25 12:38:51 -070020static DEFINE_PER_CPU(unsigned long, octeon_irq_ciu0_en_mirror);
21static DEFINE_PER_CPU(unsigned long, octeon_irq_ciu1_en_mirror);
22
23static __read_mostly u8 octeon_irq_ciu_to_irq[8][64];
24
25union octeon_ciu_chip_data {
26 void *p;
27 unsigned long l;
28 struct {
29 unsigned int line:6;
30 unsigned int bit:6;
31 } s;
32};
33
34struct octeon_core_chip_data {
35 struct mutex core_irq_mutex;
36 bool current_en;
37 bool desired_en;
38 u8 bit;
39};
40
41#define MIPS_CORE_IRQ_LINES 8
42
43static struct octeon_core_chip_data octeon_irq_core_chip_data[MIPS_CORE_IRQ_LINES];
44
45static void __init octeon_irq_set_ciu_mapping(int irq, int line, int bit,
46 struct irq_chip *chip,
47 irq_flow_handler_t handler)
48{
49 union octeon_ciu_chip_data cd;
50
51 irq_set_chip_and_handler(irq, chip, handler);
52
53 cd.l = 0;
54 cd.s.line = line;
55 cd.s.bit = bit;
56
57 irq_set_chip_data(irq, cd.p);
58 octeon_irq_ciu_to_irq[line][bit] = irq;
59}
60
David Daneycd847b72009-10-13 11:26:03 -070061static int octeon_coreid_for_cpu(int cpu)
62{
63#ifdef CONFIG_SMP
64 return cpu_logical_map(cpu);
65#else
66 return cvmx_get_core_num();
67#endif
68}
69
David Daney0c326382011-03-25 12:38:51 -070070static int octeon_cpu_for_coreid(int coreid)
David Daney5b3b1682009-01-08 16:46:40 -080071{
David Daney0c326382011-03-25 12:38:51 -070072#ifdef CONFIG_SMP
73 return cpu_number_map(coreid);
74#else
75 return smp_processor_id();
76#endif
77}
78
79static void octeon_irq_core_ack(struct irq_data *data)
80{
81 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
82 unsigned int bit = cd->bit;
83
David Daney5b3b1682009-01-08 16:46:40 -080084 /*
85 * We don't need to disable IRQs to make these atomic since
86 * they are already disabled earlier in the low level
87 * interrupt code.
88 */
89 clear_c0_status(0x100 << bit);
90 /* The two user interrupts must be cleared manually. */
91 if (bit < 2)
92 clear_c0_cause(0x100 << bit);
93}
94
David Daney0c326382011-03-25 12:38:51 -070095static void octeon_irq_core_eoi(struct irq_data *data)
David Daney5b3b1682009-01-08 16:46:40 -080096{
David Daney0c326382011-03-25 12:38:51 -070097 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
98
David Daney5b3b1682009-01-08 16:46:40 -080099 /*
100 * We don't need to disable IRQs to make these atomic since
101 * they are already disabled earlier in the low level
102 * interrupt code.
103 */
David Daney0c326382011-03-25 12:38:51 -0700104 set_c0_status(0x100 << cd->bit);
David Daney5b3b1682009-01-08 16:46:40 -0800105}
106
David Daney0c326382011-03-25 12:38:51 -0700107static void octeon_irq_core_set_enable_local(void *arg)
David Daney5b3b1682009-01-08 16:46:40 -0800108{
David Daney0c326382011-03-25 12:38:51 -0700109 struct irq_data *data = arg;
110 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
111 unsigned int mask = 0x100 << cd->bit;
David Daney5b3b1682009-01-08 16:46:40 -0800112
113 /*
David Daney0c326382011-03-25 12:38:51 -0700114 * Interrupts are already disabled, so these are atomic.
David Daney5b3b1682009-01-08 16:46:40 -0800115 */
David Daney0c326382011-03-25 12:38:51 -0700116 if (cd->desired_en)
117 set_c0_status(mask);
118 else
119 clear_c0_status(mask);
120
David Daney5b3b1682009-01-08 16:46:40 -0800121}
122
David Daney0c326382011-03-25 12:38:51 -0700123static void octeon_irq_core_disable(struct irq_data *data)
David Daney5b3b1682009-01-08 16:46:40 -0800124{
David Daney0c326382011-03-25 12:38:51 -0700125 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
126 cd->desired_en = false;
David Daney5b3b1682009-01-08 16:46:40 -0800127}
128
David Daney0c326382011-03-25 12:38:51 -0700129static void octeon_irq_core_enable(struct irq_data *data)
David Daney5b3b1682009-01-08 16:46:40 -0800130{
David Daney0c326382011-03-25 12:38:51 -0700131 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
132 cd->desired_en = true;
133}
134
135static void octeon_irq_core_bus_lock(struct irq_data *data)
136{
137 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
138
139 mutex_lock(&cd->core_irq_mutex);
140}
141
142static void octeon_irq_core_bus_sync_unlock(struct irq_data *data)
143{
144 struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
145
146 if (cd->desired_en != cd->current_en) {
147 on_each_cpu(octeon_irq_core_set_enable_local, data, 1);
148
149 cd->current_en = cd->desired_en;
150 }
151
152 mutex_unlock(&cd->core_irq_mutex);
153}
154
David Daney5b3b1682009-01-08 16:46:40 -0800155static struct irq_chip octeon_irq_chip_core = {
156 .name = "Core",
David Daney0c326382011-03-25 12:38:51 -0700157 .irq_enable = octeon_irq_core_enable,
158 .irq_disable = octeon_irq_core_disable,
159 .irq_ack = octeon_irq_core_ack,
160 .irq_eoi = octeon_irq_core_eoi,
161 .irq_bus_lock = octeon_irq_core_bus_lock,
162 .irq_bus_sync_unlock = octeon_irq_core_bus_sync_unlock,
163
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200164 .irq_cpu_online = octeon_irq_core_eoi,
165 .irq_cpu_offline = octeon_irq_core_ack,
166 .flags = IRQCHIP_ONOFFLINE_ENABLED,
David Daney5b3b1682009-01-08 16:46:40 -0800167};
168
David Daney0c326382011-03-25 12:38:51 -0700169static void __init octeon_irq_init_core(void)
David Daney5b3b1682009-01-08 16:46:40 -0800170{
David Daney0c326382011-03-25 12:38:51 -0700171 int i;
172 int irq;
173 struct octeon_core_chip_data *cd;
David Daney5aae1fd2010-07-23 10:43:46 -0700174
David Daney0c326382011-03-25 12:38:51 -0700175 for (i = 0; i < MIPS_CORE_IRQ_LINES; i++) {
176 cd = &octeon_irq_core_chip_data[i];
177 cd->current_en = false;
178 cd->desired_en = false;
179 cd->bit = i;
180 mutex_init(&cd->core_irq_mutex);
181
182 irq = OCTEON_IRQ_SW0 + i;
183 switch (irq) {
184 case OCTEON_IRQ_TIMER:
185 case OCTEON_IRQ_SW0:
186 case OCTEON_IRQ_SW1:
187 case OCTEON_IRQ_5:
188 case OCTEON_IRQ_PERF:
189 irq_set_chip_data(irq, cd);
190 irq_set_chip_and_handler(irq, &octeon_irq_chip_core,
191 handle_percpu_irq);
192 break;
193 default:
194 break;
195 }
196 }
David Daney5b3b1682009-01-08 16:46:40 -0800197}
198
David Daney0c326382011-03-25 12:38:51 -0700199static int next_cpu_for_irq(struct irq_data *data)
David Daney5aae1fd2010-07-23 10:43:46 -0700200{
201
202#ifdef CONFIG_SMP
David Daney0c326382011-03-25 12:38:51 -0700203 int cpu;
204 int weight = cpumask_weight(data->affinity);
David Daney5aae1fd2010-07-23 10:43:46 -0700205
206 if (weight > 1) {
David Daney0c326382011-03-25 12:38:51 -0700207 cpu = smp_processor_id();
David Daney5aae1fd2010-07-23 10:43:46 -0700208 for (;;) {
David Daney0c326382011-03-25 12:38:51 -0700209 cpu = cpumask_next(cpu, data->affinity);
David Daney5aae1fd2010-07-23 10:43:46 -0700210 if (cpu >= nr_cpu_ids) {
211 cpu = -1;
212 continue;
213 } else if (cpumask_test_cpu(cpu, cpu_online_mask)) {
214 break;
215 }
216 }
David Daney5aae1fd2010-07-23 10:43:46 -0700217 } else if (weight == 1) {
David Daney0c326382011-03-25 12:38:51 -0700218 cpu = cpumask_first(data->affinity);
David Daney5aae1fd2010-07-23 10:43:46 -0700219 } else {
David Daney0c326382011-03-25 12:38:51 -0700220 cpu = smp_processor_id();
David Daney5aae1fd2010-07-23 10:43:46 -0700221 }
David Daney0c326382011-03-25 12:38:51 -0700222 return cpu;
David Daney5aae1fd2010-07-23 10:43:46 -0700223#else
David Daney0c326382011-03-25 12:38:51 -0700224 return smp_processor_id();
David Daney5aae1fd2010-07-23 10:43:46 -0700225#endif
226}
227
David Daney0c326382011-03-25 12:38:51 -0700228static void octeon_irq_ciu_enable(struct irq_data *data)
David Daney5b3b1682009-01-08 16:46:40 -0800229{
David Daney0c326382011-03-25 12:38:51 -0700230 int cpu = next_cpu_for_irq(data);
231 int coreid = octeon_coreid_for_cpu(cpu);
232 unsigned long *pen;
David Daney5aae1fd2010-07-23 10:43:46 -0700233 unsigned long flags;
David Daney0c326382011-03-25 12:38:51 -0700234 union octeon_ciu_chip_data cd;
David Daney5aae1fd2010-07-23 10:43:46 -0700235
David Daney0c326382011-03-25 12:38:51 -0700236 cd.p = irq_data_get_irq_chip_data(data);
David Daney5aae1fd2010-07-23 10:43:46 -0700237
David Daney0c326382011-03-25 12:38:51 -0700238 if (cd.s.line == 0) {
239 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
240 pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
241 set_bit(cd.s.bit, pen);
242 cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
243 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
244 } else {
245 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
246 pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
247 set_bit(cd.s.bit, pen);
248 cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
249 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
David Daney5b3b1682009-01-08 16:46:40 -0800250 }
David Daney0c326382011-03-25 12:38:51 -0700251}
252
253static void octeon_irq_ciu_enable_local(struct irq_data *data)
254{
255 unsigned long *pen;
256 unsigned long flags;
257 union octeon_ciu_chip_data cd;
258
259 cd.p = irq_data_get_irq_chip_data(data);
260
261 if (cd.s.line == 0) {
262 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
263 pen = &__get_cpu_var(octeon_irq_ciu0_en_mirror);
264 set_bit(cd.s.bit, pen);
265 cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
266 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
267 } else {
268 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
269 pen = &__get_cpu_var(octeon_irq_ciu1_en_mirror);
270 set_bit(cd.s.bit, pen);
271 cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
272 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
273 }
274}
275
276static void octeon_irq_ciu_disable_local(struct irq_data *data)
277{
278 unsigned long *pen;
279 unsigned long flags;
280 union octeon_ciu_chip_data cd;
281
282 cd.p = irq_data_get_irq_chip_data(data);
283
284 if (cd.s.line == 0) {
285 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
286 pen = &__get_cpu_var(octeon_irq_ciu0_en_mirror);
287 clear_bit(cd.s.bit, pen);
288 cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
289 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
290 } else {
291 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
292 pen = &__get_cpu_var(octeon_irq_ciu1_en_mirror);
293 clear_bit(cd.s.bit, pen);
294 cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
295 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
296 }
297}
298
299static void octeon_irq_ciu_disable_all(struct irq_data *data)
300{
301 unsigned long flags;
302 unsigned long *pen;
303 int cpu;
304 union octeon_ciu_chip_data cd;
305
306 wmb(); /* Make sure flag changes arrive before register updates. */
307
308 cd.p = irq_data_get_irq_chip_data(data);
309
310 if (cd.s.line == 0) {
311 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
312 for_each_online_cpu(cpu) {
313 int coreid = octeon_coreid_for_cpu(cpu);
314 pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
315 clear_bit(cd.s.bit, pen);
316 cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
317 }
318 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
319 } else {
320 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
321 for_each_online_cpu(cpu) {
322 int coreid = octeon_coreid_for_cpu(cpu);
323 pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
324 clear_bit(cd.s.bit, pen);
325 cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
326 }
327 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
328 }
329}
330
331static void octeon_irq_ciu_enable_all(struct irq_data *data)
332{
333 unsigned long flags;
334 unsigned long *pen;
335 int cpu;
336 union octeon_ciu_chip_data cd;
337
338 cd.p = irq_data_get_irq_chip_data(data);
339
340 if (cd.s.line == 0) {
341 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
342 for_each_online_cpu(cpu) {
343 int coreid = octeon_coreid_for_cpu(cpu);
344 pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
345 set_bit(cd.s.bit, pen);
346 cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
347 }
348 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
349 } else {
350 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
351 for_each_online_cpu(cpu) {
352 int coreid = octeon_coreid_for_cpu(cpu);
353 pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
354 set_bit(cd.s.bit, pen);
355 cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
356 }
357 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
358 }
David Daneycd847b72009-10-13 11:26:03 -0700359}
360
361/*
David Daney5aae1fd2010-07-23 10:43:46 -0700362 * Enable the irq on the next core in the affinity set for chips that
363 * have the EN*_W1{S,C} registers.
David Daneycd847b72009-10-13 11:26:03 -0700364 */
David Daney0c326382011-03-25 12:38:51 -0700365static void octeon_irq_ciu_enable_v2(struct irq_data *data)
David Daneycd847b72009-10-13 11:26:03 -0700366{
David Daney0c326382011-03-25 12:38:51 -0700367 u64 mask;
368 int cpu = next_cpu_for_irq(data);
369 union octeon_ciu_chip_data cd;
David Daney5aae1fd2010-07-23 10:43:46 -0700370
David Daney0c326382011-03-25 12:38:51 -0700371 cd.p = irq_data_get_irq_chip_data(data);
372 mask = 1ull << (cd.s.bit);
373
374 /*
375 * Called under the desc lock, so these should never get out
376 * of sync.
377 */
378 if (cd.s.line == 0) {
379 int index = octeon_coreid_for_cpu(cpu) * 2;
380 set_bit(cd.s.bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu));
David Daney5aae1fd2010-07-23 10:43:46 -0700381 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
David Daney0c326382011-03-25 12:38:51 -0700382 } else {
383 int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
384 set_bit(cd.s.bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
385 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
David Daney5aae1fd2010-07-23 10:43:46 -0700386 }
387}
388
389/*
390 * Enable the irq on the current CPU for chips that
391 * have the EN*_W1{S,C} registers.
392 */
David Daney0c326382011-03-25 12:38:51 -0700393static void octeon_irq_ciu_enable_local_v2(struct irq_data *data)
David Daney5aae1fd2010-07-23 10:43:46 -0700394{
David Daney0c326382011-03-25 12:38:51 -0700395 u64 mask;
396 union octeon_ciu_chip_data cd;
David Daneycd847b72009-10-13 11:26:03 -0700397
David Daney0c326382011-03-25 12:38:51 -0700398 cd.p = irq_data_get_irq_chip_data(data);
399 mask = 1ull << (cd.s.bit);
David Daneycd847b72009-10-13 11:26:03 -0700400
David Daney0c326382011-03-25 12:38:51 -0700401 if (cd.s.line == 0) {
402 int index = cvmx_get_core_num() * 2;
403 set_bit(cd.s.bit, &__get_cpu_var(octeon_irq_ciu0_en_mirror));
David Daneydbb103b2010-01-07 11:05:00 -0800404 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
David Daney0c326382011-03-25 12:38:51 -0700405 } else {
406 int index = cvmx_get_core_num() * 2 + 1;
407 set_bit(cd.s.bit, &__get_cpu_var(octeon_irq_ciu1_en_mirror));
408 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
409 }
David Daneydbb103b2010-01-07 11:05:00 -0800410}
411
David Daney0c326382011-03-25 12:38:51 -0700412static void octeon_irq_ciu_disable_local_v2(struct irq_data *data)
David Daneycd847b72009-10-13 11:26:03 -0700413{
David Daney0c326382011-03-25 12:38:51 -0700414 u64 mask;
415 union octeon_ciu_chip_data cd;
416
417 cd.p = irq_data_get_irq_chip_data(data);
418 mask = 1ull << (cd.s.bit);
419
420 if (cd.s.line == 0) {
421 int index = cvmx_get_core_num() * 2;
422 clear_bit(cd.s.bit, &__get_cpu_var(octeon_irq_ciu0_en_mirror));
David Daneycd847b72009-10-13 11:26:03 -0700423 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
David Daney0c326382011-03-25 12:38:51 -0700424 } else {
425 int index = cvmx_get_core_num() * 2 + 1;
426 clear_bit(cd.s.bit, &__get_cpu_var(octeon_irq_ciu1_en_mirror));
David Daneycd847b72009-10-13 11:26:03 -0700427 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
428 }
David Daney5b3b1682009-01-08 16:46:40 -0800429}
430
David Daney0c326382011-03-25 12:38:51 -0700431/*
432 * Write to the W1C bit in CVMX_CIU_INTX_SUM0 to clear the irq.
433 */
434static void octeon_irq_ciu_ack(struct irq_data *data)
435{
436 u64 mask;
437 union octeon_ciu_chip_data cd;
438
439 cd.p = data->chip_data;
440 mask = 1ull << (cd.s.bit);
441
442 if (cd.s.line == 0) {
443 int index = cvmx_get_core_num() * 2;
444 cvmx_write_csr(CVMX_CIU_INTX_SUM0(index), mask);
445 } else {
446 cvmx_write_csr(CVMX_CIU_INT_SUM1, mask);
447 }
448}
449
450/*
451 * Disable the irq on the all cores for chips that have the EN*_W1{S,C}
452 * registers.
453 */
454static void octeon_irq_ciu_disable_all_v2(struct irq_data *data)
David Daney5b3b1682009-01-08 16:46:40 -0800455{
456 int cpu;
David Daney0c326382011-03-25 12:38:51 -0700457 u64 mask;
458 union octeon_ciu_chip_data cd;
459
460 wmb(); /* Make sure flag changes arrive before register updates. */
461
462 cd.p = data->chip_data;
463 mask = 1ull << (cd.s.bit);
464
465 if (cd.s.line == 0) {
466 for_each_online_cpu(cpu) {
467 int index = octeon_coreid_for_cpu(cpu) * 2;
468 clear_bit(cd.s.bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu));
469 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
470 }
471 } else {
472 for_each_online_cpu(cpu) {
473 int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
474 clear_bit(cd.s.bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
475 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
476 }
477 }
478}
479
480/*
481 * Enable the irq on the all cores for chips that have the EN*_W1{S,C}
482 * registers.
483 */
484static void octeon_irq_ciu_enable_all_v2(struct irq_data *data)
485{
486 int cpu;
487 u64 mask;
488 union octeon_ciu_chip_data cd;
489
490 cd.p = data->chip_data;
491 mask = 1ull << (cd.s.bit);
492
493 if (cd.s.line == 0) {
494 for_each_online_cpu(cpu) {
495 int index = octeon_coreid_for_cpu(cpu) * 2;
496 set_bit(cd.s.bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu));
497 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
498 }
499 } else {
500 for_each_online_cpu(cpu) {
501 int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
502 set_bit(cd.s.bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
503 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
504 }
505 }
506}
507
David Daney6d1ab4c2012-07-05 18:12:37 +0200508static void octeon_irq_gpio_setup(struct irq_data *data)
509{
510 union cvmx_gpio_bit_cfgx cfg;
511 union octeon_ciu_chip_data cd;
512 u32 t = irqd_get_trigger_type(data);
513
514 cd.p = irq_data_get_irq_chip_data(data);
515
516 cfg.u64 = 0;
517 cfg.s.int_en = 1;
518 cfg.s.int_type = (t & IRQ_TYPE_EDGE_BOTH) != 0;
519 cfg.s.rx_xor = (t & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING)) != 0;
520
521 /* 140 nS glitch filter*/
522 cfg.s.fil_cnt = 7;
523 cfg.s.fil_sel = 3;
524
525 cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd.s.bit - 16), cfg.u64);
526}
527
528static void octeon_irq_ciu_enable_gpio_v2(struct irq_data *data)
529{
530 octeon_irq_gpio_setup(data);
531 octeon_irq_ciu_enable_v2(data);
532}
533
534static void octeon_irq_ciu_enable_gpio(struct irq_data *data)
535{
536 octeon_irq_gpio_setup(data);
537 octeon_irq_ciu_enable(data);
538}
539
540static int octeon_irq_ciu_gpio_set_type(struct irq_data *data, unsigned int t)
541{
542 irqd_set_trigger_type(data, t);
543 octeon_irq_gpio_setup(data);
544
545 return IRQ_SET_MASK_OK;
546}
547
548static void octeon_irq_ciu_disable_gpio_v2(struct irq_data *data)
549{
550 union octeon_ciu_chip_data cd;
551
552 cd.p = irq_data_get_irq_chip_data(data);
553 cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd.s.bit - 16), 0);
554
555 octeon_irq_ciu_disable_all_v2(data);
556}
557
558static void octeon_irq_ciu_disable_gpio(struct irq_data *data)
559{
560 union octeon_ciu_chip_data cd;
561
562 cd.p = irq_data_get_irq_chip_data(data);
563 cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd.s.bit - 16), 0);
564
565 octeon_irq_ciu_disable_all(data);
566}
567
568static void octeon_irq_ciu_gpio_ack(struct irq_data *data)
569{
570 union octeon_ciu_chip_data cd;
571 u64 mask;
572
573 cd.p = irq_data_get_irq_chip_data(data);
574 mask = 1ull << (cd.s.bit - 16);
575
576 cvmx_write_csr(CVMX_GPIO_INT_CLR, mask);
577}
578
579static void octeon_irq_handle_gpio(unsigned int irq, struct irq_desc *desc)
580{
581 if (irqd_get_trigger_type(irq_desc_get_irq_data(desc)) & IRQ_TYPE_EDGE_BOTH)
582 handle_edge_irq(irq, desc);
583 else
584 handle_level_irq(irq, desc);
585}
586
David Daney0c326382011-03-25 12:38:51 -0700587#ifdef CONFIG_SMP
588
589static void octeon_irq_cpu_offline_ciu(struct irq_data *data)
590{
591 int cpu = smp_processor_id();
592 cpumask_t new_affinity;
593
594 if (!cpumask_test_cpu(cpu, data->affinity))
595 return;
596
597 if (cpumask_weight(data->affinity) > 1) {
598 /*
599 * It has multi CPU affinity, just remove this CPU
600 * from the affinity set.
601 */
602 cpumask_copy(&new_affinity, data->affinity);
603 cpumask_clear_cpu(cpu, &new_affinity);
604 } else {
605 /* Otherwise, put it on lowest numbered online CPU. */
606 cpumask_clear(&new_affinity);
607 cpumask_set_cpu(cpumask_first(cpu_online_mask), &new_affinity);
608 }
609 __irq_set_affinity_locked(data, &new_affinity);
610}
611
612static int octeon_irq_ciu_set_affinity(struct irq_data *data,
613 const struct cpumask *dest, bool force)
614{
615 int cpu;
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200616 bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
David Daneyb6b74d52009-10-13 08:52:28 -0700617 unsigned long flags;
David Daney0c326382011-03-25 12:38:51 -0700618 union octeon_ciu_chip_data cd;
619
620 cd.p = data->chip_data;
David Daney5b3b1682009-01-08 16:46:40 -0800621
David Daney5aae1fd2010-07-23 10:43:46 -0700622 /*
623 * For non-v2 CIU, we will allow only single CPU affinity.
624 * This removes the need to do locking in the .ack/.eoi
625 * functions.
626 */
627 if (cpumask_weight(dest) != 1)
628 return -EINVAL;
629
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200630 if (!enable_one)
David Daney0c326382011-03-25 12:38:51 -0700631 return 0;
Yinghai Lud5dedd42009-04-27 17:59:21 -0700632
David Daney0c326382011-03-25 12:38:51 -0700633 if (cd.s.line == 0) {
634 raw_spin_lock_irqsave(&octeon_irq_ciu0_lock, flags);
635 for_each_online_cpu(cpu) {
636 int coreid = octeon_coreid_for_cpu(cpu);
637 unsigned long *pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
638
639 if (cpumask_test_cpu(cpu, dest) && enable_one) {
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200640 enable_one = false;
David Daney0c326382011-03-25 12:38:51 -0700641 set_bit(cd.s.bit, pen);
642 } else {
643 clear_bit(cd.s.bit, pen);
644 }
645 cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
646 }
647 raw_spin_unlock_irqrestore(&octeon_irq_ciu0_lock, flags);
648 } else {
649 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
650 for_each_online_cpu(cpu) {
651 int coreid = octeon_coreid_for_cpu(cpu);
652 unsigned long *pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
653
654 if (cpumask_test_cpu(cpu, dest) && enable_one) {
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200655 enable_one = false;
David Daney0c326382011-03-25 12:38:51 -0700656 set_bit(cd.s.bit, pen);
657 } else {
658 clear_bit(cd.s.bit, pen);
659 }
660 cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
661 }
662 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
663 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700664 return 0;
David Daney5b3b1682009-01-08 16:46:40 -0800665}
David Daneycd847b72009-10-13 11:26:03 -0700666
667/*
668 * Set affinity for the irq for chips that have the EN*_W1{S,C}
669 * registers.
670 */
David Daney0c326382011-03-25 12:38:51 -0700671static int octeon_irq_ciu_set_affinity_v2(struct irq_data *data,
672 const struct cpumask *dest,
673 bool force)
David Daneycd847b72009-10-13 11:26:03 -0700674{
675 int cpu;
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200676 bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
David Daney0c326382011-03-25 12:38:51 -0700677 u64 mask;
678 union octeon_ciu_chip_data cd;
679
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200680 if (!enable_one)
David Daney0c326382011-03-25 12:38:51 -0700681 return 0;
682
683 cd.p = data->chip_data;
684 mask = 1ull << cd.s.bit;
685
686 if (cd.s.line == 0) {
687 for_each_online_cpu(cpu) {
688 unsigned long *pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
689 int index = octeon_coreid_for_cpu(cpu) * 2;
690 if (cpumask_test_cpu(cpu, dest) && enable_one) {
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200691 enable_one = false;
David Daney0c326382011-03-25 12:38:51 -0700692 set_bit(cd.s.bit, pen);
693 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
694 } else {
695 clear_bit(cd.s.bit, pen);
696 cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
697 }
698 }
699 } else {
700 for_each_online_cpu(cpu) {
701 unsigned long *pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
702 int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
703 if (cpumask_test_cpu(cpu, dest) && enable_one) {
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200704 enable_one = false;
David Daney0c326382011-03-25 12:38:51 -0700705 set_bit(cd.s.bit, pen);
706 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
707 } else {
708 clear_bit(cd.s.bit, pen);
709 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
710 }
David Daney5aae1fd2010-07-23 10:43:46 -0700711 }
David Daneycd847b72009-10-13 11:26:03 -0700712 }
713 return 0;
714}
David Daney5b3b1682009-01-08 16:46:40 -0800715#endif
716
David Daneycd847b72009-10-13 11:26:03 -0700717/*
David Daney0c326382011-03-25 12:38:51 -0700718 * The v1 CIU code already masks things, so supply a dummy version to
719 * the core chip code.
720 */
721static void octeon_irq_dummy_mask(struct irq_data *data)
722{
David Daney0c326382011-03-25 12:38:51 -0700723}
724
725/*
David Daneycd847b72009-10-13 11:26:03 -0700726 * Newer octeon chips have support for lockless CIU operation.
727 */
David Daney0c326382011-03-25 12:38:51 -0700728static struct irq_chip octeon_irq_chip_ciu_v2 = {
729 .name = "CIU",
730 .irq_enable = octeon_irq_ciu_enable_v2,
731 .irq_disable = octeon_irq_ciu_disable_all_v2,
732 .irq_mask = octeon_irq_ciu_disable_local_v2,
733 .irq_unmask = octeon_irq_ciu_enable_v2,
David Daneycd847b72009-10-13 11:26:03 -0700734#ifdef CONFIG_SMP
David Daney0c326382011-03-25 12:38:51 -0700735 .irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
736 .irq_cpu_offline = octeon_irq_cpu_offline_ciu,
David Daneycd847b72009-10-13 11:26:03 -0700737#endif
738};
739
David Daney0c326382011-03-25 12:38:51 -0700740static struct irq_chip octeon_irq_chip_ciu_edge_v2 = {
741 .name = "CIU-E",
742 .irq_enable = octeon_irq_ciu_enable_v2,
743 .irq_disable = octeon_irq_ciu_disable_all_v2,
744 .irq_ack = octeon_irq_ciu_ack,
745 .irq_mask = octeon_irq_ciu_disable_local_v2,
746 .irq_unmask = octeon_irq_ciu_enable_v2,
David Daney5b3b1682009-01-08 16:46:40 -0800747#ifdef CONFIG_SMP
David Daney0c326382011-03-25 12:38:51 -0700748 .irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
749 .irq_cpu_offline = octeon_irq_cpu_offline_ciu,
David Daney5b3b1682009-01-08 16:46:40 -0800750#endif
751};
752
David Daney0c326382011-03-25 12:38:51 -0700753static struct irq_chip octeon_irq_chip_ciu = {
754 .name = "CIU",
755 .irq_enable = octeon_irq_ciu_enable,
756 .irq_disable = octeon_irq_ciu_disable_all,
757 .irq_mask = octeon_irq_dummy_mask,
758#ifdef CONFIG_SMP
759 .irq_set_affinity = octeon_irq_ciu_set_affinity,
760 .irq_cpu_offline = octeon_irq_cpu_offline_ciu,
761#endif
David Daney5aae1fd2010-07-23 10:43:46 -0700762};
763
David Daney0c326382011-03-25 12:38:51 -0700764static struct irq_chip octeon_irq_chip_ciu_edge = {
765 .name = "CIU-E",
766 .irq_enable = octeon_irq_ciu_enable,
767 .irq_disable = octeon_irq_ciu_disable_all,
768 .irq_mask = octeon_irq_dummy_mask,
769 .irq_ack = octeon_irq_ciu_ack,
770#ifdef CONFIG_SMP
771 .irq_set_affinity = octeon_irq_ciu_set_affinity,
772 .irq_cpu_offline = octeon_irq_cpu_offline_ciu,
773#endif
David Daney5aae1fd2010-07-23 10:43:46 -0700774};
775
David Daney0c326382011-03-25 12:38:51 -0700776/* The mbox versions don't do any affinity or round-robin. */
777static struct irq_chip octeon_irq_chip_ciu_mbox_v2 = {
778 .name = "CIU-M",
779 .irq_enable = octeon_irq_ciu_enable_all_v2,
780 .irq_disable = octeon_irq_ciu_disable_all_v2,
781 .irq_ack = octeon_irq_ciu_disable_local_v2,
782 .irq_eoi = octeon_irq_ciu_enable_local_v2,
783
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200784 .irq_cpu_online = octeon_irq_ciu_enable_local_v2,
785 .irq_cpu_offline = octeon_irq_ciu_disable_local_v2,
786 .flags = IRQCHIP_ONOFFLINE_ENABLED,
David Daney0c326382011-03-25 12:38:51 -0700787};
788
789static struct irq_chip octeon_irq_chip_ciu_mbox = {
790 .name = "CIU-M",
791 .irq_enable = octeon_irq_ciu_enable_all,
792 .irq_disable = octeon_irq_ciu_disable_all,
793
Thomas Gleixner5b7cd6f2011-03-27 16:04:30 +0200794 .irq_cpu_online = octeon_irq_ciu_enable_local,
795 .irq_cpu_offline = octeon_irq_ciu_disable_local,
796 .flags = IRQCHIP_ONOFFLINE_ENABLED,
David Daney0c326382011-03-25 12:38:51 -0700797};
798
David Daney6d1ab4c2012-07-05 18:12:37 +0200799static struct irq_chip octeon_irq_chip_ciu_gpio_v2 = {
800 .name = "CIU-GPIO",
801 .irq_enable = octeon_irq_ciu_enable_gpio_v2,
802 .irq_disable = octeon_irq_ciu_disable_gpio_v2,
803 .irq_ack = octeon_irq_ciu_gpio_ack,
804 .irq_mask = octeon_irq_ciu_disable_local_v2,
805 .irq_unmask = octeon_irq_ciu_enable_v2,
806 .irq_set_type = octeon_irq_ciu_gpio_set_type,
807#ifdef CONFIG_SMP
808 .irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
809#endif
810 .flags = IRQCHIP_SET_TYPE_MASKED,
811};
812
813static struct irq_chip octeon_irq_chip_ciu_gpio = {
814 .name = "CIU-GPIO",
815 .irq_enable = octeon_irq_ciu_enable_gpio,
816 .irq_disable = octeon_irq_ciu_disable_gpio,
817 .irq_mask = octeon_irq_dummy_mask,
818 .irq_ack = octeon_irq_ciu_gpio_ack,
819 .irq_set_type = octeon_irq_ciu_gpio_set_type,
820#ifdef CONFIG_SMP
821 .irq_set_affinity = octeon_irq_ciu_set_affinity,
822#endif
823 .flags = IRQCHIP_SET_TYPE_MASKED,
824};
825
David Daney0c326382011-03-25 12:38:51 -0700826/*
827 * Watchdog interrupts are special. They are associated with a single
828 * core, so we hardwire the affinity to that core.
829 */
830static void octeon_irq_ciu_wd_enable(struct irq_data *data)
831{
832 unsigned long flags;
833 unsigned long *pen;
834 int coreid = data->irq - OCTEON_IRQ_WDOG0; /* Bit 0-63 of EN1 */
835 int cpu = octeon_cpu_for_coreid(coreid);
836
837 raw_spin_lock_irqsave(&octeon_irq_ciu1_lock, flags);
838 pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
839 set_bit(coreid, pen);
840 cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
841 raw_spin_unlock_irqrestore(&octeon_irq_ciu1_lock, flags);
842}
843
844/*
845 * Watchdog interrupts are special. They are associated with a single
846 * core, so we hardwire the affinity to that core.
847 */
848static void octeon_irq_ciu1_wd_enable_v2(struct irq_data *data)
849{
850 int coreid = data->irq - OCTEON_IRQ_WDOG0;
851 int cpu = octeon_cpu_for_coreid(coreid);
852
853 set_bit(coreid, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
854 cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(coreid * 2 + 1), 1ull << coreid);
855}
856
857
858static struct irq_chip octeon_irq_chip_ciu_wd_v2 = {
859 .name = "CIU-W",
860 .irq_enable = octeon_irq_ciu1_wd_enable_v2,
861 .irq_disable = octeon_irq_ciu_disable_all_v2,
862 .irq_mask = octeon_irq_ciu_disable_local_v2,
863 .irq_unmask = octeon_irq_ciu_enable_local_v2,
864};
865
866static struct irq_chip octeon_irq_chip_ciu_wd = {
867 .name = "CIU-W",
868 .irq_enable = octeon_irq_ciu_wd_enable,
869 .irq_disable = octeon_irq_ciu_disable_all,
870 .irq_mask = octeon_irq_dummy_mask,
871};
872
873static void octeon_irq_ip2_v1(void)
874{
875 const unsigned long core_id = cvmx_get_core_num();
876 u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INTX_SUM0(core_id * 2));
877
878 ciu_sum &= __get_cpu_var(octeon_irq_ciu0_en_mirror);
879 clear_c0_status(STATUSF_IP2);
880 if (likely(ciu_sum)) {
881 int bit = fls64(ciu_sum) - 1;
882 int irq = octeon_irq_ciu_to_irq[0][bit];
883 if (likely(irq))
884 do_IRQ(irq);
885 else
886 spurious_interrupt();
887 } else {
888 spurious_interrupt();
889 }
890 set_c0_status(STATUSF_IP2);
891}
892
893static void octeon_irq_ip2_v2(void)
894{
895 const unsigned long core_id = cvmx_get_core_num();
896 u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INTX_SUM0(core_id * 2));
897
898 ciu_sum &= __get_cpu_var(octeon_irq_ciu0_en_mirror);
899 if (likely(ciu_sum)) {
900 int bit = fls64(ciu_sum) - 1;
901 int irq = octeon_irq_ciu_to_irq[0][bit];
902 if (likely(irq))
903 do_IRQ(irq);
904 else
905 spurious_interrupt();
906 } else {
907 spurious_interrupt();
908 }
909}
910static void octeon_irq_ip3_v1(void)
911{
912 u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INT_SUM1);
913
914 ciu_sum &= __get_cpu_var(octeon_irq_ciu1_en_mirror);
915 clear_c0_status(STATUSF_IP3);
916 if (likely(ciu_sum)) {
917 int bit = fls64(ciu_sum) - 1;
918 int irq = octeon_irq_ciu_to_irq[1][bit];
919 if (likely(irq))
920 do_IRQ(irq);
921 else
922 spurious_interrupt();
923 } else {
924 spurious_interrupt();
925 }
926 set_c0_status(STATUSF_IP3);
927}
928
929static void octeon_irq_ip3_v2(void)
930{
931 u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INT_SUM1);
932
933 ciu_sum &= __get_cpu_var(octeon_irq_ciu1_en_mirror);
934 if (likely(ciu_sum)) {
935 int bit = fls64(ciu_sum) - 1;
936 int irq = octeon_irq_ciu_to_irq[1][bit];
937 if (likely(irq))
938 do_IRQ(irq);
939 else
940 spurious_interrupt();
941 } else {
942 spurious_interrupt();
943 }
944}
945
946static void octeon_irq_ip4_mask(void)
947{
948 clear_c0_status(STATUSF_IP4);
949 spurious_interrupt();
950}
951
952static void (*octeon_irq_ip2)(void);
953static void (*octeon_irq_ip3)(void);
954static void (*octeon_irq_ip4)(void);
955
956void __cpuinitdata (*octeon_irq_setup_secondary)(void);
957
958static void __cpuinit octeon_irq_percpu_enable(void)
959{
960 irq_cpu_online();
961}
962
963static void __cpuinit octeon_irq_init_ciu_percpu(void)
964{
965 int coreid = cvmx_get_core_num();
966 /*
967 * Disable All CIU Interrupts. The ones we need will be
968 * enabled later. Read the SUM register so we know the write
969 * completed.
970 */
971 cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2)), 0);
972 cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2 + 1)), 0);
973 cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2)), 0);
974 cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2 + 1)), 0);
975 cvmx_read_csr(CVMX_CIU_INTX_SUM0((coreid * 2)));
976}
977
978static void __cpuinit octeon_irq_setup_secondary_ciu(void)
979{
980
981 __get_cpu_var(octeon_irq_ciu0_en_mirror) = 0;
982 __get_cpu_var(octeon_irq_ciu1_en_mirror) = 0;
983
984 octeon_irq_init_ciu_percpu();
985 octeon_irq_percpu_enable();
986
987 /* Enable the CIU lines */
988 set_c0_status(STATUSF_IP3 | STATUSF_IP2);
989 clear_c0_status(STATUSF_IP4);
990}
991
992static void __init octeon_irq_init_ciu(void)
993{
994 unsigned int i;
995 struct irq_chip *chip;
996 struct irq_chip *chip_edge;
997 struct irq_chip *chip_mbox;
998 struct irq_chip *chip_wd;
David Daney6d1ab4c2012-07-05 18:12:37 +0200999 struct irq_chip *chip_gpio;
David Daney0c326382011-03-25 12:38:51 -07001000
1001 octeon_irq_init_ciu_percpu();
1002 octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu;
1003
1004 if (OCTEON_IS_MODEL(OCTEON_CN58XX_PASS2_X) ||
1005 OCTEON_IS_MODEL(OCTEON_CN56XX_PASS2_X) ||
1006 OCTEON_IS_MODEL(OCTEON_CN52XX_PASS2_X) ||
1007 OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
1008 octeon_irq_ip2 = octeon_irq_ip2_v2;
1009 octeon_irq_ip3 = octeon_irq_ip3_v2;
1010 chip = &octeon_irq_chip_ciu_v2;
1011 chip_edge = &octeon_irq_chip_ciu_edge_v2;
1012 chip_mbox = &octeon_irq_chip_ciu_mbox_v2;
1013 chip_wd = &octeon_irq_chip_ciu_wd_v2;
David Daney6d1ab4c2012-07-05 18:12:37 +02001014 chip_gpio = &octeon_irq_chip_ciu_gpio_v2;
David Daney0c326382011-03-25 12:38:51 -07001015 } else {
1016 octeon_irq_ip2 = octeon_irq_ip2_v1;
1017 octeon_irq_ip3 = octeon_irq_ip3_v1;
1018 chip = &octeon_irq_chip_ciu;
1019 chip_edge = &octeon_irq_chip_ciu_edge;
1020 chip_mbox = &octeon_irq_chip_ciu_mbox;
1021 chip_wd = &octeon_irq_chip_ciu_wd;
David Daney6d1ab4c2012-07-05 18:12:37 +02001022 chip_gpio = &octeon_irq_chip_ciu_gpio;
David Daney0c326382011-03-25 12:38:51 -07001023 }
1024 octeon_irq_ip4 = octeon_irq_ip4_mask;
1025
1026 /* Mips internal */
1027 octeon_irq_init_core();
1028
1029 /* CIU_0 */
1030 for (i = 0; i < 16; i++)
1031 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_WORKQ0, 0, i + 0, chip, handle_level_irq);
1032 for (i = 0; i < 16; i++)
David Daney6d1ab4c2012-07-05 18:12:37 +02001033 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_GPIO0, 0, i + 16, chip_gpio, octeon_irq_handle_gpio);
David Daney0c326382011-03-25 12:38:51 -07001034
1035 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MBOX0, 0, 32, chip_mbox, handle_percpu_irq);
1036 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MBOX1, 0, 33, chip_mbox, handle_percpu_irq);
1037
1038 octeon_irq_set_ciu_mapping(OCTEON_IRQ_UART0, 0, 34, chip, handle_level_irq);
1039 octeon_irq_set_ciu_mapping(OCTEON_IRQ_UART1, 0, 35, chip, handle_level_irq);
1040
1041 for (i = 0; i < 4; i++)
1042 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_PCI_INT0, 0, i + 36, chip, handle_level_irq);
1043 for (i = 0; i < 4; i++)
1044 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_PCI_MSI0, 0, i + 40, chip, handle_level_irq);
1045
1046 octeon_irq_set_ciu_mapping(OCTEON_IRQ_TWSI, 0, 45, chip, handle_level_irq);
1047 octeon_irq_set_ciu_mapping(OCTEON_IRQ_RML, 0, 46, chip, handle_level_irq);
1048 octeon_irq_set_ciu_mapping(OCTEON_IRQ_TRACE0, 0, 47, chip, handle_level_irq);
1049
1050 for (i = 0; i < 2; i++)
1051 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_GMX_DRP0, 0, i + 48, chip_edge, handle_edge_irq);
1052
1053 octeon_irq_set_ciu_mapping(OCTEON_IRQ_IPD_DRP, 0, 50, chip_edge, handle_edge_irq);
1054 octeon_irq_set_ciu_mapping(OCTEON_IRQ_KEY_ZERO, 0, 51, chip_edge, handle_edge_irq);
1055
1056 for (i = 0; i < 4; i++)
1057 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_TIMER0, 0, i + 52, chip_edge, handle_edge_irq);
1058
1059 octeon_irq_set_ciu_mapping(OCTEON_IRQ_USB0, 0, 56, chip, handle_level_irq);
1060 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PCM, 0, 57, chip, handle_level_irq);
1061 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MPI, 0, 58, chip, handle_level_irq);
1062 octeon_irq_set_ciu_mapping(OCTEON_IRQ_TWSI2, 0, 59, chip, handle_level_irq);
1063 octeon_irq_set_ciu_mapping(OCTEON_IRQ_POWIQ, 0, 60, chip, handle_level_irq);
1064 octeon_irq_set_ciu_mapping(OCTEON_IRQ_IPDPPTHR, 0, 61, chip, handle_level_irq);
1065 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MII0, 0, 62, chip, handle_level_irq);
1066 octeon_irq_set_ciu_mapping(OCTEON_IRQ_BOOTDMA, 0, 63, chip, handle_level_irq);
1067
1068 /* CIU_1 */
1069 for (i = 0; i < 16; i++)
1070 octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_WDOG0, 1, i + 0, chip_wd, handle_level_irq);
1071
1072 octeon_irq_set_ciu_mapping(OCTEON_IRQ_UART2, 1, 16, chip, handle_level_irq);
1073 octeon_irq_set_ciu_mapping(OCTEON_IRQ_USB1, 1, 17, chip, handle_level_irq);
1074 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MII1, 1, 18, chip, handle_level_irq);
1075 octeon_irq_set_ciu_mapping(OCTEON_IRQ_NAND, 1, 19, chip, handle_level_irq);
1076 octeon_irq_set_ciu_mapping(OCTEON_IRQ_MIO, 1, 20, chip, handle_level_irq);
1077 octeon_irq_set_ciu_mapping(OCTEON_IRQ_IOB, 1, 21, chip, handle_level_irq);
1078 octeon_irq_set_ciu_mapping(OCTEON_IRQ_FPA, 1, 22, chip, handle_level_irq);
1079 octeon_irq_set_ciu_mapping(OCTEON_IRQ_POW, 1, 23, chip, handle_level_irq);
1080 octeon_irq_set_ciu_mapping(OCTEON_IRQ_L2C, 1, 24, chip, handle_level_irq);
1081 octeon_irq_set_ciu_mapping(OCTEON_IRQ_IPD, 1, 25, chip, handle_level_irq);
1082 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PIP, 1, 26, chip, handle_level_irq);
1083 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PKO, 1, 27, chip, handle_level_irq);
1084 octeon_irq_set_ciu_mapping(OCTEON_IRQ_ZIP, 1, 28, chip, handle_level_irq);
1085 octeon_irq_set_ciu_mapping(OCTEON_IRQ_TIM, 1, 29, chip, handle_level_irq);
1086 octeon_irq_set_ciu_mapping(OCTEON_IRQ_RAD, 1, 30, chip, handle_level_irq);
1087 octeon_irq_set_ciu_mapping(OCTEON_IRQ_KEY, 1, 31, chip, handle_level_irq);
1088 octeon_irq_set_ciu_mapping(OCTEON_IRQ_DFA, 1, 32, chip, handle_level_irq);
1089 octeon_irq_set_ciu_mapping(OCTEON_IRQ_USBCTL, 1, 33, chip, handle_level_irq);
1090 octeon_irq_set_ciu_mapping(OCTEON_IRQ_SLI, 1, 34, chip, handle_level_irq);
1091 octeon_irq_set_ciu_mapping(OCTEON_IRQ_DPI, 1, 35, chip, handle_level_irq);
1092
1093 octeon_irq_set_ciu_mapping(OCTEON_IRQ_AGX0, 1, 36, chip, handle_level_irq);
1094
1095 octeon_irq_set_ciu_mapping(OCTEON_IRQ_AGL, 1, 46, chip, handle_level_irq);
1096
1097 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PTP, 1, 47, chip_edge, handle_edge_irq);
1098
1099 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PEM0, 1, 48, chip, handle_level_irq);
1100 octeon_irq_set_ciu_mapping(OCTEON_IRQ_PEM1, 1, 49, chip, handle_level_irq);
1101 octeon_irq_set_ciu_mapping(OCTEON_IRQ_SRIO0, 1, 50, chip, handle_level_irq);
1102 octeon_irq_set_ciu_mapping(OCTEON_IRQ_SRIO1, 1, 51, chip, handle_level_irq);
1103 octeon_irq_set_ciu_mapping(OCTEON_IRQ_LMC0, 1, 52, chip, handle_level_irq);
1104 octeon_irq_set_ciu_mapping(OCTEON_IRQ_DFM, 1, 56, chip, handle_level_irq);
1105 octeon_irq_set_ciu_mapping(OCTEON_IRQ_RST, 1, 63, chip, handle_level_irq);
1106
1107 /* Enable the CIU lines */
1108 set_c0_status(STATUSF_IP3 | STATUSF_IP2);
1109 clear_c0_status(STATUSF_IP4);
1110}
David Daney5aae1fd2010-07-23 10:43:46 -07001111
David Daney5b3b1682009-01-08 16:46:40 -08001112void __init arch_init_irq(void)
1113{
David Daney5b3b1682009-01-08 16:46:40 -08001114#ifdef CONFIG_SMP
1115 /* Set the default affinity to the boot cpu. */
1116 cpumask_clear(irq_default_affinity);
1117 cpumask_set_cpu(smp_processor_id(), irq_default_affinity);
1118#endif
David Daney0c326382011-03-25 12:38:51 -07001119 octeon_irq_init_ciu();
David Daney5b3b1682009-01-08 16:46:40 -08001120}
1121
1122asmlinkage void plat_irq_dispatch(void)
1123{
David Daney5b3b1682009-01-08 16:46:40 -08001124 unsigned long cop0_cause;
1125 unsigned long cop0_status;
David Daney5b3b1682009-01-08 16:46:40 -08001126
1127 while (1) {
1128 cop0_cause = read_c0_cause();
1129 cop0_status = read_c0_status();
1130 cop0_cause &= cop0_status;
1131 cop0_cause &= ST0_IM;
1132
David Daney0c326382011-03-25 12:38:51 -07001133 if (unlikely(cop0_cause & STATUSF_IP2))
1134 octeon_irq_ip2();
1135 else if (unlikely(cop0_cause & STATUSF_IP3))
1136 octeon_irq_ip3();
1137 else if (unlikely(cop0_cause & STATUSF_IP4))
1138 octeon_irq_ip4();
1139 else if (likely(cop0_cause))
David Daney5b3b1682009-01-08 16:46:40 -08001140 do_IRQ(fls(cop0_cause) - 9 + MIPS_CPU_IRQ_BASE);
David Daney0c326382011-03-25 12:38:51 -07001141 else
David Daney5b3b1682009-01-08 16:46:40 -08001142 break;
David Daney5b3b1682009-01-08 16:46:40 -08001143 }
1144}
Ralf Baechle773cb772009-06-23 10:36:38 +01001145
1146#ifdef CONFIG_HOTPLUG_CPU
Ralf Baechle773cb772009-06-23 10:36:38 +01001147
1148void fixup_irqs(void)
1149{
David Daney0c326382011-03-25 12:38:51 -07001150 irq_cpu_offline();
Ralf Baechle773cb772009-06-23 10:36:38 +01001151}
1152
1153#endif /* CONFIG_HOTPLUG_CPU */