blob: ccf2c8c61a61571a022dea2e2d90269c9e8e5334 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
42#include <net/tcp.h>
43#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070044#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <linux/workqueue.h>
46#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/prefetch.h>
49#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020050#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000051#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +000053#define BNX2X_MAIN
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000057#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000058#include "bnx2x_dcb.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include <linux/firmware.h>
61#include "bnx2x_fw_file_hdr.h"
62/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000063#define FW_FILE_VERSION \
64 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
65 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
66 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
67 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000068#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
69#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000070#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070071
Eilon Greenstein34f80b02008-06-23 20:33:01 -070072/* Time in jiffies before concluding the transmitter is hung */
73#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074
Andrew Morton53a10562008-02-09 23:16:41 -080075static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070076 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
78
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070079MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000080MODULE_DESCRIPTION("Broadcom NetXtreme II "
81 "BCM57710/57711/57711E/57712/57712E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082MODULE_LICENSE("GPL");
83MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000084MODULE_FIRMWARE(FW_FILE_NAME_E1);
85MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087
Eilon Greenstein555f6c72009-02-12 08:36:11 +000088static int multi_mode = 1;
89module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070090MODULE_PARM_DESC(multi_mode, " Multi queue mode "
91 "(0 Disable; 1 Enable (default))");
92
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000093int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000094module_param(num_queues, int, 0);
95MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
96 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000097
Eilon Greenstein19680c42008-08-13 15:47:33 -070098static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070099module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000100MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000101
102static int int_mode;
103module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000104MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
105 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106
Eilon Greensteina18f5122009-08-12 08:23:26 +0000107static int dropless_fc;
108module_param(dropless_fc, int, 0);
109MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
110
Eilon Greenstein9898f862009-02-12 08:38:27 +0000111static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200112module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000113MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114
115static int mrrs = -1;
116module_param(mrrs, int, 0);
117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800123static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000125#ifdef BCM_CNIC
126static u8 ALL_ENODE_MACS[] = {0x01, 0x10, 0x18, 0x01, 0x00, 0x01};
127#endif
128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200129enum bnx2x_board_type {
130 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700131 BCM57711 = 1,
132 BCM57711E = 2,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000133 BCM57712 = 3,
134 BCM57712E = 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135};
136
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700137/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800138static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200139 char *name;
140} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700141 { "Broadcom NetXtreme II BCM57710 XGb" },
142 { "Broadcom NetXtreme II BCM57711 XGb" },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000143 { "Broadcom NetXtreme II BCM57711E XGb" },
144 { "Broadcom NetXtreme II BCM57712 XGb" },
145 { "Broadcom NetXtreme II BCM57712E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146};
147
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000148#ifndef PCI_DEVICE_ID_NX2_57712
149#define PCI_DEVICE_ID_NX2_57712 0x1662
150#endif
151#ifndef PCI_DEVICE_ID_NX2_57712E
152#define PCI_DEVICE_ID_NX2_57712E 0x1663
153#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700154
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000155static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000156 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
157 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
158 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000159 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
160 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712E), BCM57712E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 { 0 }
162};
163
164MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
165
166/****************************************************************************
167* General service functions
168****************************************************************************/
169
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000170static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
171 u32 addr, dma_addr_t mapping)
172{
173 REG_WR(bp, addr, U64_LO(mapping));
174 REG_WR(bp, addr + 4, U64_HI(mapping));
175}
176
177static inline void __storm_memset_fill(struct bnx2x *bp,
178 u32 addr, size_t size, u32 val)
179{
180 int i;
181 for (i = 0; i < size/4; i++)
182 REG_WR(bp, addr + (i * 4), val);
183}
184
185static inline void storm_memset_ustats_zero(struct bnx2x *bp,
186 u8 port, u16 stat_id)
187{
188 size_t size = sizeof(struct ustorm_per_client_stats);
189
190 u32 addr = BAR_USTRORM_INTMEM +
191 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
192
193 __storm_memset_fill(bp, addr, size, 0);
194}
195
196static inline void storm_memset_tstats_zero(struct bnx2x *bp,
197 u8 port, u16 stat_id)
198{
199 size_t size = sizeof(struct tstorm_per_client_stats);
200
201 u32 addr = BAR_TSTRORM_INTMEM +
202 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
203
204 __storm_memset_fill(bp, addr, size, 0);
205}
206
207static inline void storm_memset_xstats_zero(struct bnx2x *bp,
208 u8 port, u16 stat_id)
209{
210 size_t size = sizeof(struct xstorm_per_client_stats);
211
212 u32 addr = BAR_XSTRORM_INTMEM +
213 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
214
215 __storm_memset_fill(bp, addr, size, 0);
216}
217
218
219static inline void storm_memset_spq_addr(struct bnx2x *bp,
220 dma_addr_t mapping, u16 abs_fid)
221{
222 u32 addr = XSEM_REG_FAST_MEMORY +
223 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
224
225 __storm_memset_dma_mapping(bp, addr, mapping);
226}
227
228static inline void storm_memset_ov(struct bnx2x *bp, u16 ov, u16 abs_fid)
229{
230 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(abs_fid), ov);
231}
232
233static inline void storm_memset_func_cfg(struct bnx2x *bp,
234 struct tstorm_eth_function_common_config *tcfg,
235 u16 abs_fid)
236{
237 size_t size = sizeof(struct tstorm_eth_function_common_config);
238
239 u32 addr = BAR_TSTRORM_INTMEM +
240 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
241
242 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
243}
244
245static inline void storm_memset_xstats_flags(struct bnx2x *bp,
246 struct stats_indication_flags *flags,
247 u16 abs_fid)
248{
249 size_t size = sizeof(struct stats_indication_flags);
250
251 u32 addr = BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(abs_fid);
252
253 __storm_memset_struct(bp, addr, size, (u32 *)flags);
254}
255
256static inline void storm_memset_tstats_flags(struct bnx2x *bp,
257 struct stats_indication_flags *flags,
258 u16 abs_fid)
259{
260 size_t size = sizeof(struct stats_indication_flags);
261
262 u32 addr = BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(abs_fid);
263
264 __storm_memset_struct(bp, addr, size, (u32 *)flags);
265}
266
267static inline void storm_memset_ustats_flags(struct bnx2x *bp,
268 struct stats_indication_flags *flags,
269 u16 abs_fid)
270{
271 size_t size = sizeof(struct stats_indication_flags);
272
273 u32 addr = BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(abs_fid);
274
275 __storm_memset_struct(bp, addr, size, (u32 *)flags);
276}
277
278static inline void storm_memset_cstats_flags(struct bnx2x *bp,
279 struct stats_indication_flags *flags,
280 u16 abs_fid)
281{
282 size_t size = sizeof(struct stats_indication_flags);
283
284 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(abs_fid);
285
286 __storm_memset_struct(bp, addr, size, (u32 *)flags);
287}
288
289static inline void storm_memset_xstats_addr(struct bnx2x *bp,
290 dma_addr_t mapping, u16 abs_fid)
291{
292 u32 addr = BAR_XSTRORM_INTMEM +
293 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
294
295 __storm_memset_dma_mapping(bp, addr, mapping);
296}
297
298static inline void storm_memset_tstats_addr(struct bnx2x *bp,
299 dma_addr_t mapping, u16 abs_fid)
300{
301 u32 addr = BAR_TSTRORM_INTMEM +
302 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
303
304 __storm_memset_dma_mapping(bp, addr, mapping);
305}
306
307static inline void storm_memset_ustats_addr(struct bnx2x *bp,
308 dma_addr_t mapping, u16 abs_fid)
309{
310 u32 addr = BAR_USTRORM_INTMEM +
311 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
312
313 __storm_memset_dma_mapping(bp, addr, mapping);
314}
315
316static inline void storm_memset_cstats_addr(struct bnx2x *bp,
317 dma_addr_t mapping, u16 abs_fid)
318{
319 u32 addr = BAR_CSTRORM_INTMEM +
320 CSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
321
322 __storm_memset_dma_mapping(bp, addr, mapping);
323}
324
325static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
326 u16 pf_id)
327{
328 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
329 pf_id);
330 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
331 pf_id);
332 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
333 pf_id);
334 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
335 pf_id);
336}
337
338static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
339 u8 enable)
340{
341 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
342 enable);
343 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
344 enable);
345 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
346 enable);
347 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
348 enable);
349}
350
351static inline void storm_memset_eq_data(struct bnx2x *bp,
352 struct event_ring_data *eq_data,
353 u16 pfid)
354{
355 size_t size = sizeof(struct event_ring_data);
356
357 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
358
359 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
360}
361
362static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
363 u16 pfid)
364{
365 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
366 REG_WR16(bp, addr, eq_prod);
367}
368
369static inline void storm_memset_hc_timeout(struct bnx2x *bp, u8 port,
370 u16 fw_sb_id, u8 sb_index,
371 u8 ticks)
372{
373
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000374 int index_offset = CHIP_IS_E2(bp) ?
375 offsetof(struct hc_status_block_data_e2, index_data) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000376 offsetof(struct hc_status_block_data_e1x, index_data);
377 u32 addr = BAR_CSTRORM_INTMEM +
378 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
379 index_offset +
380 sizeof(struct hc_index_data)*sb_index +
381 offsetof(struct hc_index_data, timeout);
382 REG_WR8(bp, addr, ticks);
383 DP(NETIF_MSG_HW, "port %x fw_sb_id %d sb_index %d ticks %d\n",
384 port, fw_sb_id, sb_index, ticks);
385}
386static inline void storm_memset_hc_disable(struct bnx2x *bp, u8 port,
387 u16 fw_sb_id, u8 sb_index,
388 u8 disable)
389{
390 u32 enable_flag = disable ? 0 : (1 << HC_INDEX_DATA_HC_ENABLED_SHIFT);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000391 int index_offset = CHIP_IS_E2(bp) ?
392 offsetof(struct hc_status_block_data_e2, index_data) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000393 offsetof(struct hc_status_block_data_e1x, index_data);
394 u32 addr = BAR_CSTRORM_INTMEM +
395 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
396 index_offset +
397 sizeof(struct hc_index_data)*sb_index +
398 offsetof(struct hc_index_data, flags);
399 u16 flags = REG_RD16(bp, addr);
400 /* clear and set */
401 flags &= ~HC_INDEX_DATA_HC_ENABLED;
402 flags |= enable_flag;
403 REG_WR16(bp, addr, flags);
404 DP(NETIF_MSG_HW, "port %x fw_sb_id %d sb_index %d disable %d\n",
405 port, fw_sb_id, sb_index, disable);
406}
407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200408/* used only at init
409 * locking is done by mcp
410 */
stephen hemminger8d962862010-10-21 07:50:56 +0000411static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200412{
413 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
414 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
415 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
416 PCICFG_VENDOR_ID_OFFSET);
417}
418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200419static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
420{
421 u32 val;
422
423 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
424 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
425 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
426 PCICFG_VENDOR_ID_OFFSET);
427
428 return val;
429}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200430
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000431#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
432#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
433#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
434#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
435#define DMAE_DP_DST_NONE "dst_addr [none]"
436
stephen hemminger8d962862010-10-21 07:50:56 +0000437static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
438 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000439{
440 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
441
442 switch (dmae->opcode & DMAE_COMMAND_DST) {
443 case DMAE_CMD_DST_PCI:
444 if (src_type == DMAE_CMD_SRC_PCI)
445 DP(msglvl, "DMAE: opcode 0x%08x\n"
446 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
447 "comp_addr [%x:%08x], comp_val 0x%08x\n",
448 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
449 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
450 dmae->comp_addr_hi, dmae->comp_addr_lo,
451 dmae->comp_val);
452 else
453 DP(msglvl, "DMAE: opcode 0x%08x\n"
454 "src [%08x], len [%d*4], dst [%x:%08x]\n"
455 "comp_addr [%x:%08x], comp_val 0x%08x\n",
456 dmae->opcode, dmae->src_addr_lo >> 2,
457 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
458 dmae->comp_addr_hi, dmae->comp_addr_lo,
459 dmae->comp_val);
460 break;
461 case DMAE_CMD_DST_GRC:
462 if (src_type == DMAE_CMD_SRC_PCI)
463 DP(msglvl, "DMAE: opcode 0x%08x\n"
464 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
465 "comp_addr [%x:%08x], comp_val 0x%08x\n",
466 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
467 dmae->len, dmae->dst_addr_lo >> 2,
468 dmae->comp_addr_hi, dmae->comp_addr_lo,
469 dmae->comp_val);
470 else
471 DP(msglvl, "DMAE: opcode 0x%08x\n"
472 "src [%08x], len [%d*4], dst [%08x]\n"
473 "comp_addr [%x:%08x], comp_val 0x%08x\n",
474 dmae->opcode, dmae->src_addr_lo >> 2,
475 dmae->len, dmae->dst_addr_lo >> 2,
476 dmae->comp_addr_hi, dmae->comp_addr_lo,
477 dmae->comp_val);
478 break;
479 default:
480 if (src_type == DMAE_CMD_SRC_PCI)
481 DP(msglvl, "DMAE: opcode 0x%08x\n"
482 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
483 "dst_addr [none]\n"
484 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
485 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
486 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
487 dmae->comp_val);
488 else
489 DP(msglvl, "DMAE: opcode 0x%08x\n"
490 DP_LEVEL "src_addr [%08x] len [%d * 4] "
491 "dst_addr [none]\n"
492 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
493 dmae->opcode, dmae->src_addr_lo >> 2,
494 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
495 dmae->comp_val);
496 break;
497 }
498
499}
500
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000501const u32 dmae_reg_go_c[] = {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200502 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
503 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
504 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
505 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
506};
507
508/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000509void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510{
511 u32 cmd_offset;
512 int i;
513
514 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
515 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
516 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
517
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700518 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
519 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520 }
521 REG_WR(bp, dmae_reg_go_c[idx], 1);
522}
523
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000524u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
525{
526 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
527 DMAE_CMD_C_ENABLE);
528}
529
530u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
531{
532 return opcode & ~DMAE_CMD_SRC_RESET;
533}
534
535u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
536 bool with_comp, u8 comp_type)
537{
538 u32 opcode = 0;
539
540 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
541 (dst_type << DMAE_COMMAND_DST_SHIFT));
542
543 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
544
545 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
546 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
547 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
548 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
549
550#ifdef __BIG_ENDIAN
551 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
552#else
553 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
554#endif
555 if (with_comp)
556 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
557 return opcode;
558}
559
stephen hemminger8d962862010-10-21 07:50:56 +0000560static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
561 struct dmae_command *dmae,
562 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563{
564 memset(dmae, 0, sizeof(struct dmae_command));
565
566 /* set the opcode */
567 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
568 true, DMAE_COMP_PCI);
569
570 /* fill in the completion parameters */
571 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
572 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
573 dmae->comp_val = DMAE_COMP_VAL;
574}
575
576/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000577static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
578 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000579{
580 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
581 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 40;
582 int rc = 0;
583
584 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
585 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
586 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
587
588 /* lock the dmae channel */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800589 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000590
591 /* reset completion */
592 *wb_comp = 0;
593
594 /* post the command on the channel used for initializations */
595 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
596
597 /* wait for completion */
598 udelay(5);
599 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
600 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
601
602 if (!cnt) {
603 BNX2X_ERR("DMAE timeout!\n");
604 rc = DMAE_TIMEOUT;
605 goto unlock;
606 }
607 cnt--;
608 udelay(50);
609 }
610 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
611 BNX2X_ERR("DMAE PCI error!\n");
612 rc = DMAE_PCI_ERROR;
613 }
614
615 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
616 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
617 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
618
619unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800620 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000621 return rc;
622}
623
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700624void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
625 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000627 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700628
629 if (!bp->dmae_ready) {
630 u32 *data = bnx2x_sp(bp, wb_data[0]);
631
632 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
633 " using indirect\n", dst_addr, len32);
634 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
635 return;
636 }
637
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000638 /* set opcode and fixed command fields */
639 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000641 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000642 dmae.src_addr_lo = U64_LO(dma_addr);
643 dmae.src_addr_hi = U64_HI(dma_addr);
644 dmae.dst_addr_lo = dst_addr >> 2;
645 dmae.dst_addr_hi = 0;
646 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000648 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000650 /* issue the command and wait for completion */
651 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652}
653
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700654void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000656 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700657
658 if (!bp->dmae_ready) {
659 u32 *data = bnx2x_sp(bp, wb_data[0]);
660 int i;
661
662 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
663 " using indirect\n", src_addr, len32);
664 for (i = 0; i < len32; i++)
665 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
666 return;
667 }
668
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000669 /* set opcode and fixed command fields */
670 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000672 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000673 dmae.src_addr_lo = src_addr >> 2;
674 dmae.src_addr_hi = 0;
675 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
676 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
677 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000679 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000681 /* issue the command and wait for completion */
682 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200683}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684
stephen hemminger8d962862010-10-21 07:50:56 +0000685static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
686 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000687{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000688 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000689 int offset = 0;
690
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000691 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000692 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000693 addr + offset, dmae_wr_max);
694 offset += dmae_wr_max * 4;
695 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000696 }
697
698 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
699}
700
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700701/* used only for slowpath so not inlined */
702static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
703{
704 u32 wb_write[2];
705
706 wb_write[0] = val_hi;
707 wb_write[1] = val_lo;
708 REG_WR_DMAE(bp, reg, wb_write, 2);
709}
710
711#ifdef USE_WB_RD
712static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
713{
714 u32 wb_data[2];
715
716 REG_RD_DMAE(bp, reg, wb_data, 2);
717
718 return HILO_U64(wb_data[0], wb_data[1]);
719}
720#endif
721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200722static int bnx2x_mc_assert(struct bnx2x *bp)
723{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200724 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700725 int i, rc = 0;
726 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200727
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700728 /* XSTORM */
729 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
730 XSTORM_ASSERT_LIST_INDEX_OFFSET);
731 if (last_idx)
732 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700734 /* print the asserts */
735 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700737 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
738 XSTORM_ASSERT_LIST_OFFSET(i));
739 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
740 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
741 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
742 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
743 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
744 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
747 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
748 " 0x%08x 0x%08x 0x%08x\n",
749 i, row3, row2, row1, row0);
750 rc++;
751 } else {
752 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 }
754 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700755
756 /* TSTORM */
757 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
758 TSTORM_ASSERT_LIST_INDEX_OFFSET);
759 if (last_idx)
760 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
761
762 /* print the asserts */
763 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
764
765 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
766 TSTORM_ASSERT_LIST_OFFSET(i));
767 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
768 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
769 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
770 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
771 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
772 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
773
774 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
775 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
776 " 0x%08x 0x%08x 0x%08x\n",
777 i, row3, row2, row1, row0);
778 rc++;
779 } else {
780 break;
781 }
782 }
783
784 /* CSTORM */
785 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
786 CSTORM_ASSERT_LIST_INDEX_OFFSET);
787 if (last_idx)
788 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
789
790 /* print the asserts */
791 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
792
793 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
794 CSTORM_ASSERT_LIST_OFFSET(i));
795 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
796 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
797 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
798 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
799 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
801
802 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
803 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
804 " 0x%08x 0x%08x 0x%08x\n",
805 i, row3, row2, row1, row0);
806 rc++;
807 } else {
808 break;
809 }
810 }
811
812 /* USTORM */
813 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
814 USTORM_ASSERT_LIST_INDEX_OFFSET);
815 if (last_idx)
816 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
817
818 /* print the asserts */
819 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
820
821 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
822 USTORM_ASSERT_LIST_OFFSET(i));
823 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
824 USTORM_ASSERT_LIST_OFFSET(i) + 4);
825 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
826 USTORM_ASSERT_LIST_OFFSET(i) + 8);
827 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
828 USTORM_ASSERT_LIST_OFFSET(i) + 12);
829
830 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
831 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
832 " 0x%08x 0x%08x 0x%08x\n",
833 i, row3, row2, row1, row0);
834 rc++;
835 } else {
836 break;
837 }
838 }
839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200840 return rc;
841}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843static void bnx2x_fw_dump(struct bnx2x *bp)
844{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000845 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000847 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000849 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000850 if (BP_NOMCP(bp)) {
851 BNX2X_ERR("NO MCP - can not dump\n");
852 return;
853 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000854
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000855 if (BP_PATH(bp) == 0)
856 trace_shmem_base = bp->common.shmem_base;
857 else
858 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
859 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000860 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000861 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
862 + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000863 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864
Joe Perches7995c642010-02-17 15:01:52 +0000865 pr_err("");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000866 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000868 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000870 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000872 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200873 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000874 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000876 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200877 }
Joe Perches7995c642010-02-17 15:01:52 +0000878 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879}
880
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000881void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200882{
883 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000884 u16 j;
885 struct hc_sp_status_block_data sp_sb_data;
886 int func = BP_FUNC(bp);
887#ifdef BNX2X_STOP_ON_ERROR
888 u16 start = 0, end = 0;
889#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700891 bp->stats_state = STATS_STATE_DISABLED;
892 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
893
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894 BNX2X_ERR("begin crash dump -----------------\n");
895
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896 /* Indices */
897 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000898 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000899 " spq_prod_idx(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000900 bp->def_idx, bp->def_att_idx,
901 bp->attn_state, bp->spq_prod_idx);
902 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
903 bp->def_status_blk->atten_status_block.attn_bits,
904 bp->def_status_blk->atten_status_block.attn_bits_ack,
905 bp->def_status_blk->atten_status_block.status_block_id,
906 bp->def_status_blk->atten_status_block.attn_bits_index);
907 BNX2X_ERR(" def (");
908 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
909 pr_cont("0x%x%s",
910 bp->def_status_blk->sp_sb.index_values[i],
911 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000912
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000913 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
914 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
915 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
916 i*sizeof(u32));
917
918 pr_cont("igu_sb_id(0x%x) igu_seg_id (0x%x) "
919 "pf_id(0x%x) vnic_id(0x%x) "
920 "vf_id(0x%x) vf_valid (0x%x)\n",
921 sp_sb_data.igu_sb_id,
922 sp_sb_data.igu_seg_id,
923 sp_sb_data.p_func.pf_id,
924 sp_sb_data.p_func.vnic_id,
925 sp_sb_data.p_func.vf_id,
926 sp_sb_data.p_func.vf_valid);
927
928
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000929 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000930 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000931 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000932 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933 struct hc_status_block_data_e1x sb_data_e1x;
934 struct hc_status_block_sm *hc_sm_p =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000935 CHIP_IS_E2(bp) ?
936 sb_data_e2.common.state_machine :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000937 sb_data_e1x.common.state_machine;
938 struct hc_index_data *hc_index_p =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000939 CHIP_IS_E2(bp) ?
940 sb_data_e2.index_data :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 sb_data_e1x.index_data;
942 int data_size;
943 u32 *sb_data_p;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000944
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000945 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000946 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000947 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000948 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000949 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000950 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000951 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000952 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000953 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000954 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000955 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000956
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957 /* Tx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000958 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
959 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
960 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200961 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700962 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000963
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000964 loop = CHIP_IS_E2(bp) ?
965 HC_SB_MAX_INDICES_E2 : HC_SB_MAX_INDICES_E1X;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966
967 /* host sb data */
968
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000969#ifdef BCM_CNIC
970 if (IS_FCOE_FP(fp))
971 continue;
972#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000973 BNX2X_ERR(" run indexes (");
974 for (j = 0; j < HC_SB_MAX_SM; j++)
975 pr_cont("0x%x%s",
976 fp->sb_running_index[j],
977 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
978
979 BNX2X_ERR(" indexes (");
980 for (j = 0; j < loop; j++)
981 pr_cont("0x%x%s",
982 fp->sb_index_values[j],
983 (j == loop - 1) ? ")" : " ");
984 /* fw sb data */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000985 data_size = CHIP_IS_E2(bp) ?
986 sizeof(struct hc_status_block_data_e2) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000987 sizeof(struct hc_status_block_data_e1x);
988 data_size /= sizeof(u32);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000989 sb_data_p = CHIP_IS_E2(bp) ?
990 (u32 *)&sb_data_e2 :
991 (u32 *)&sb_data_e1x;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000992 /* copy sb data in here */
993 for (j = 0; j < data_size; j++)
994 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
995 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
996 j * sizeof(u32));
997
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000998 if (CHIP_IS_E2(bp)) {
999 pr_cont("pf_id(0x%x) vf_id (0x%x) vf_valid(0x%x) "
1000 "vnic_id(0x%x) same_igu_sb_1b(0x%x)\n",
1001 sb_data_e2.common.p_func.pf_id,
1002 sb_data_e2.common.p_func.vf_id,
1003 sb_data_e2.common.p_func.vf_valid,
1004 sb_data_e2.common.p_func.vnic_id,
1005 sb_data_e2.common.same_igu_sb_1b);
1006 } else {
1007 pr_cont("pf_id(0x%x) vf_id (0x%x) vf_valid(0x%x) "
1008 "vnic_id(0x%x) same_igu_sb_1b(0x%x)\n",
1009 sb_data_e1x.common.p_func.pf_id,
1010 sb_data_e1x.common.p_func.vf_id,
1011 sb_data_e1x.common.p_func.vf_valid,
1012 sb_data_e1x.common.p_func.vnic_id,
1013 sb_data_e1x.common.same_igu_sb_1b);
1014 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001015
1016 /* SB_SMs data */
1017 for (j = 0; j < HC_SB_MAX_SM; j++) {
1018 pr_cont("SM[%d] __flags (0x%x) "
1019 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
1020 "time_to_expire (0x%x) "
1021 "timer_value(0x%x)\n", j,
1022 hc_sm_p[j].__flags,
1023 hc_sm_p[j].igu_sb_id,
1024 hc_sm_p[j].igu_seg_id,
1025 hc_sm_p[j].time_to_expire,
1026 hc_sm_p[j].timer_value);
1027 }
1028
1029 /* Indecies data */
1030 for (j = 0; j < loop; j++) {
1031 pr_cont("INDEX[%d] flags (0x%x) "
1032 "timeout (0x%x)\n", j,
1033 hc_index_p[j].flags,
1034 hc_index_p[j].timeout);
1035 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001036 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001039 /* Rings */
1040 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001041 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001042 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043
1044 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1045 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001046 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001047 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1048 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1049
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001050 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
1051 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 }
1053
Eilon Greenstein3196a882008-08-13 15:58:49 -07001054 start = RX_SGE(fp->rx_sge_prod);
1055 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001056 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001057 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1058 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1059
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001060 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1061 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001062 }
1063
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064 start = RCQ_BD(fp->rx_comp_cons - 10);
1065 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001066 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1068
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001069 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1070 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
1072 }
1073
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001074 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001075 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
1077
1078 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
1079 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
1080 for (j = start; j != end; j = TX_BD(j + 1)) {
1081 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
1082
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001083 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
1084 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001085 }
1086
1087 start = TX_BD(fp->tx_bd_cons - 10);
1088 end = TX_BD(fp->tx_bd_cons + 254);
1089 for (j = start; j != end; j = TX_BD(j + 1)) {
1090 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
1091
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001092 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
1093 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001094 }
1095 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001096#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001097 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 bnx2x_mc_assert(bp);
1099 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100}
1101
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001102static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001104 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1106 u32 val = REG_RD(bp, addr);
1107 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001108 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001109
1110 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001111 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1112 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1114 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001115 } else if (msi) {
1116 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1117 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1118 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1119 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001120 } else {
1121 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001122 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1124 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001125
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001126 if (!CHIP_IS_E1(bp)) {
1127 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1128 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001129
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001130 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001131
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001132 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1133 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001134 }
1135
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001136 if (CHIP_IS_E1(bp))
1137 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1138
Eilon Greenstein8badd272009-02-12 08:36:15 +00001139 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1140 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001141
1142 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001143 /*
1144 * Ensure that HC_CONFIG is written before leading/trailing edge config
1145 */
1146 mmiowb();
1147 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001148
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001149 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001150 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001151 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001152 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001153 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001154 /* enable nig and gpio3 attention */
1155 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001156 } else
1157 val = 0xffff;
1158
1159 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1160 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1161 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001162
1163 /* Make sure that interrupts are indeed enabled from here on */
1164 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001165}
1166
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001167static void bnx2x_igu_int_enable(struct bnx2x *bp)
1168{
1169 u32 val;
1170 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1171 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1172
1173 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1174
1175 if (msix) {
1176 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1177 IGU_PF_CONF_SINGLE_ISR_EN);
1178 val |= (IGU_PF_CONF_FUNC_EN |
1179 IGU_PF_CONF_MSI_MSIX_EN |
1180 IGU_PF_CONF_ATTN_BIT_EN);
1181 } else if (msi) {
1182 val &= ~IGU_PF_CONF_INT_LINE_EN;
1183 val |= (IGU_PF_CONF_FUNC_EN |
1184 IGU_PF_CONF_MSI_MSIX_EN |
1185 IGU_PF_CONF_ATTN_BIT_EN |
1186 IGU_PF_CONF_SINGLE_ISR_EN);
1187 } else {
1188 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1189 val |= (IGU_PF_CONF_FUNC_EN |
1190 IGU_PF_CONF_INT_LINE_EN |
1191 IGU_PF_CONF_ATTN_BIT_EN |
1192 IGU_PF_CONF_SINGLE_ISR_EN);
1193 }
1194
1195 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1196 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1197
1198 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1199
1200 barrier();
1201
1202 /* init leading/trailing edge */
1203 if (IS_MF(bp)) {
1204 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1205 if (bp->port.pmf)
1206 /* enable nig and gpio3 attention */
1207 val |= 0x1100;
1208 } else
1209 val = 0xffff;
1210
1211 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1212 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1213
1214 /* Make sure that interrupts are indeed enabled from here on */
1215 mmiowb();
1216}
1217
1218void bnx2x_int_enable(struct bnx2x *bp)
1219{
1220 if (bp->common.int_block == INT_BLOCK_HC)
1221 bnx2x_hc_int_enable(bp);
1222 else
1223 bnx2x_igu_int_enable(bp);
1224}
1225
1226static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001227{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001228 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001229 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1230 u32 val = REG_RD(bp, addr);
1231
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001232 /*
1233 * in E1 we must use only PCI configuration space to disable
1234 * MSI/MSIX capablility
1235 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1236 */
1237 if (CHIP_IS_E1(bp)) {
1238 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1239 * Use mask register to prevent from HC sending interrupts
1240 * after we exit the function
1241 */
1242 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1243
1244 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1245 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1246 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1247 } else
1248 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1249 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1250 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1251 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001252
1253 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1254 val, port, addr);
1255
Eilon Greenstein8badd272009-02-12 08:36:15 +00001256 /* flush all outstanding writes */
1257 mmiowb();
1258
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001259 REG_WR(bp, addr, val);
1260 if (REG_RD(bp, addr) != val)
1261 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1262}
1263
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001264static void bnx2x_igu_int_disable(struct bnx2x *bp)
1265{
1266 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1267
1268 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1269 IGU_PF_CONF_INT_LINE_EN |
1270 IGU_PF_CONF_ATTN_BIT_EN);
1271
1272 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1273
1274 /* flush all outstanding writes */
1275 mmiowb();
1276
1277 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1278 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1279 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1280}
1281
stephen hemminger8d962862010-10-21 07:50:56 +00001282static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001283{
1284 if (bp->common.int_block == INT_BLOCK_HC)
1285 bnx2x_hc_int_disable(bp);
1286 else
1287 bnx2x_igu_int_disable(bp);
1288}
1289
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001290void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001291{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001293 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001295 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001296 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +00001297 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
1298
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001299 if (disable_hw)
1300 /* prevent the HW from sending interrupts */
1301 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001302
1303 /* make sure all ISRs are done */
1304 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001305 synchronize_irq(bp->msix_table[0].vector);
1306 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001307#ifdef BCM_CNIC
1308 offset++;
1309#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001310 for_each_eth_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +00001311 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001312 } else
1313 synchronize_irq(bp->pdev->irq);
1314
1315 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001316 cancel_delayed_work(&bp->sp_task);
1317 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001318}
1319
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001320/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001321
1322/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001323 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001324 */
1325
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001326/* Return true if succeeded to acquire the lock */
1327static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1328{
1329 u32 lock_status;
1330 u32 resource_bit = (1 << resource);
1331 int func = BP_FUNC(bp);
1332 u32 hw_lock_control_reg;
1333
1334 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1335
1336 /* Validating that the resource is within range */
1337 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1338 DP(NETIF_MSG_HW,
1339 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1340 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001341 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001342 }
1343
1344 if (func <= 5)
1345 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1346 else
1347 hw_lock_control_reg =
1348 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1349
1350 /* Try to acquire the lock */
1351 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1352 lock_status = REG_RD(bp, hw_lock_control_reg);
1353 if (lock_status & resource_bit)
1354 return true;
1355
1356 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1357 return false;
1358}
1359
Michael Chan993ac7b2009-10-10 13:46:56 +00001360#ifdef BCM_CNIC
1361static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
1362#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001363
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001364void bnx2x_sp_event(struct bnx2x_fastpath *fp,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001365 union eth_rx_cqe *rr_cqe)
1366{
1367 struct bnx2x *bp = fp->bp;
1368 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1369 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001371 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001372 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001373 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001374 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001376 switch (command | fp->state) {
1377 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP | BNX2X_FP_STATE_OPENING):
1378 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
1379 fp->state = BNX2X_FP_STATE_OPEN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001380 break;
1381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001382 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1383 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001384 fp->state = BNX2X_FP_STATE_HALTED;
1385 break;
1386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001387 case (RAMROD_CMD_ID_ETH_TERMINATE | BNX2X_FP_STATE_TERMINATING):
1388 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
1389 fp->state = BNX2X_FP_STATE_TERMINATED;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001390 break;
1391
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001392 default:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001393 BNX2X_ERR("unexpected MC reply (%d) "
1394 "fp[%d] state is %x\n",
1395 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001396 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001397 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001398
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001399 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001400 atomic_inc(&bp->cq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001401 /* push the change in fp->state and towards the memory */
1402 smp_wmb();
1403
1404 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001405}
1406
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001407irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001408{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001409 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001410 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001411 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001412 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001414 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001415 if (unlikely(status == 0)) {
1416 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1417 return IRQ_NONE;
1418 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001419 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001420
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001421 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001422 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1423 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1424 return IRQ_HANDLED;
1425 }
1426
Eilon Greenstein3196a882008-08-13 15:58:49 -07001427#ifdef BNX2X_STOP_ON_ERROR
1428 if (unlikely(bp->panic))
1429 return IRQ_HANDLED;
1430#endif
1431
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001432 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001433 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001435 mask = 0x2 << (fp->index + CNIC_CONTEXT_USE);
Eilon Greensteinca003922009-08-12 22:53:28 -07001436 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001437 /* Handle Rx and Tx according to SB id */
1438 prefetch(fp->rx_cons_sb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001439 prefetch(fp->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001440 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001441 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001442 status &= ~mask;
1443 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001444 }
1445
Michael Chan993ac7b2009-10-10 13:46:56 +00001446#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001447 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001448 if (status & (mask | 0x1)) {
1449 struct cnic_ops *c_ops = NULL;
1450
1451 rcu_read_lock();
1452 c_ops = rcu_dereference(bp->cnic_ops);
1453 if (c_ops)
1454 c_ops->cnic_handler(bp->cnic_data, NULL);
1455 rcu_read_unlock();
1456
1457 status &= ~mask;
1458 }
1459#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001460
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001462 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001463
1464 status &= ~0x1;
1465 if (!status)
1466 return IRQ_HANDLED;
1467 }
1468
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001469 if (unlikely(status))
1470 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001471 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472
1473 return IRQ_HANDLED;
1474}
1475
1476/* end of fast path */
1477
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001478
1479/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
1481/*
1482 * General service functions
1483 */
1484
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001485int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001486{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001487 u32 lock_status;
1488 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001489 int func = BP_FUNC(bp);
1490 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001491 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001492
1493 /* Validating that the resource is within range */
1494 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1495 DP(NETIF_MSG_HW,
1496 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1497 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1498 return -EINVAL;
1499 }
1500
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001501 if (func <= 5) {
1502 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1503 } else {
1504 hw_lock_control_reg =
1505 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1506 }
1507
Eliezer Tamirf1410642008-02-28 11:51:50 -08001508 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001509 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001510 if (lock_status & resource_bit) {
1511 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1512 lock_status, resource_bit);
1513 return -EEXIST;
1514 }
1515
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001516 /* Try for 5 second every 5ms */
1517 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001518 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001519 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1520 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001521 if (lock_status & resource_bit)
1522 return 0;
1523
1524 msleep(5);
1525 }
1526 DP(NETIF_MSG_HW, "Timeout\n");
1527 return -EAGAIN;
1528}
1529
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001530int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001531{
1532 u32 lock_status;
1533 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001534 int func = BP_FUNC(bp);
1535 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001536
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001537 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1538
Eliezer Tamirf1410642008-02-28 11:51:50 -08001539 /* Validating that the resource is within range */
1540 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1541 DP(NETIF_MSG_HW,
1542 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1543 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1544 return -EINVAL;
1545 }
1546
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001547 if (func <= 5) {
1548 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1549 } else {
1550 hw_lock_control_reg =
1551 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1552 }
1553
Eliezer Tamirf1410642008-02-28 11:51:50 -08001554 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001555 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001556 if (!(lock_status & resource_bit)) {
1557 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1558 lock_status, resource_bit);
1559 return -EFAULT;
1560 }
1561
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001562 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001563 return 0;
1564}
1565
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001566
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001567int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1568{
1569 /* The GPIO should be swapped if swap register is set and active */
1570 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1571 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1572 int gpio_shift = gpio_num +
1573 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1574 u32 gpio_mask = (1 << gpio_shift);
1575 u32 gpio_reg;
1576 int value;
1577
1578 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1579 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1580 return -EINVAL;
1581 }
1582
1583 /* read GPIO value */
1584 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1585
1586 /* get the requested pin value */
1587 if ((gpio_reg & gpio_mask) == gpio_mask)
1588 value = 1;
1589 else
1590 value = 0;
1591
1592 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1593
1594 return value;
1595}
1596
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001597int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001598{
1599 /* The GPIO should be swapped if swap register is set and active */
1600 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001601 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001602 int gpio_shift = gpio_num +
1603 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1604 u32 gpio_mask = (1 << gpio_shift);
1605 u32 gpio_reg;
1606
1607 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1608 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1609 return -EINVAL;
1610 }
1611
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001612 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001613 /* read GPIO and mask except the float bits */
1614 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1615
1616 switch (mode) {
1617 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1618 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1619 gpio_num, gpio_shift);
1620 /* clear FLOAT and set CLR */
1621 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1622 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1623 break;
1624
1625 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1626 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1627 gpio_num, gpio_shift);
1628 /* clear FLOAT and set SET */
1629 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1630 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1631 break;
1632
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001633 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001634 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1635 gpio_num, gpio_shift);
1636 /* set FLOAT */
1637 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1638 break;
1639
1640 default:
1641 break;
1642 }
1643
1644 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001645 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001646
1647 return 0;
1648}
1649
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001650int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1651{
1652 /* The GPIO should be swapped if swap register is set and active */
1653 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1654 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1655 int gpio_shift = gpio_num +
1656 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1657 u32 gpio_mask = (1 << gpio_shift);
1658 u32 gpio_reg;
1659
1660 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1661 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1662 return -EINVAL;
1663 }
1664
1665 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1666 /* read GPIO int */
1667 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1668
1669 switch (mode) {
1670 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1671 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1672 "output low\n", gpio_num, gpio_shift);
1673 /* clear SET and set CLR */
1674 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1675 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1676 break;
1677
1678 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1679 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1680 "output high\n", gpio_num, gpio_shift);
1681 /* clear CLR and set SET */
1682 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1683 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1684 break;
1685
1686 default:
1687 break;
1688 }
1689
1690 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1691 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1692
1693 return 0;
1694}
1695
Eliezer Tamirf1410642008-02-28 11:51:50 -08001696static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1697{
1698 u32 spio_mask = (1 << spio_num);
1699 u32 spio_reg;
1700
1701 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1702 (spio_num > MISC_REGISTERS_SPIO_7)) {
1703 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1704 return -EINVAL;
1705 }
1706
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001707 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001708 /* read SPIO and mask except the float bits */
1709 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1710
1711 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001712 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001713 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1714 /* clear FLOAT and set CLR */
1715 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1716 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1717 break;
1718
Eilon Greenstein6378c022008-08-13 15:59:25 -07001719 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001720 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1721 /* clear FLOAT and set SET */
1722 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1723 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1724 break;
1725
1726 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1727 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1728 /* set FLOAT */
1729 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1730 break;
1731
1732 default:
1733 break;
1734 }
1735
1736 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001737 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001738
1739 return 0;
1740}
1741
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001742int bnx2x_get_link_cfg_idx(struct bnx2x *bp)
1743{
1744 u32 sel_phy_idx = 0;
1745 if (bp->link_vars.link_up) {
1746 sel_phy_idx = EXT_PHY1;
1747 /* In case link is SERDES, check if the EXT_PHY2 is the one */
1748 if ((bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) &&
1749 (bp->link_params.phy[EXT_PHY2].supported & SUPPORTED_FIBRE))
1750 sel_phy_idx = EXT_PHY2;
1751 } else {
1752
1753 switch (bnx2x_phy_selection(&bp->link_params)) {
1754 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
1755 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
1756 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
1757 sel_phy_idx = EXT_PHY1;
1758 break;
1759 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
1760 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
1761 sel_phy_idx = EXT_PHY2;
1762 break;
1763 }
1764 }
1765 /*
1766 * The selected actived PHY is always after swapping (in case PHY
1767 * swapping is enabled). So when swapping is enabled, we need to reverse
1768 * the configuration
1769 */
1770
1771 if (bp->link_params.multi_phy_config &
1772 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
1773 if (sel_phy_idx == EXT_PHY1)
1774 sel_phy_idx = EXT_PHY2;
1775 else if (sel_phy_idx == EXT_PHY2)
1776 sel_phy_idx = EXT_PHY1;
1777 }
1778 return LINK_CONFIG_IDX(sel_phy_idx);
1779}
1780
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001781void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001783 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001784 switch (bp->link_vars.ieee_fc &
1785 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001786 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001787 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001788 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001790
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001791 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001792 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001793 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001794 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001795
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001796 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001797 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001798 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001799
Eliezer Tamirf1410642008-02-28 11:51:50 -08001800 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001801 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001802 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001803 break;
1804 }
1805}
1806
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001807u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001809 if (!BP_NOMCP(bp)) {
1810 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001811 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
1812 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Eilon Greenstein19680c42008-08-13 15:47:33 -07001813 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001814 /* It is recommended to turn off RX FC for jumbo frames
1815 for better performance */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001816 if ((CHIP_IS_E1x(bp)) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08001817 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001818 else
David S. Millerc0700f92008-12-16 23:53:20 -08001819 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001820
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001821 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001822
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001823 if (load_mode == LOAD_DIAG) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001824 bp->link_params.loopback_mode = LOOPBACK_XGXS;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001825 bp->link_params.req_line_speed[cfx_idx] = SPEED_10000;
1826 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001827
Eilon Greenstein19680c42008-08-13 15:47:33 -07001828 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001829
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001830 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001831
Eilon Greenstein3c96c682009-01-14 21:25:31 -08001832 bnx2x_calc_fc_adv(bp);
1833
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001834 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
1835 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001836 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001837 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001838 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07001839 return rc;
1840 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001841 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07001842 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001843}
1844
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001845void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001846{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001847 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001848 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00001849 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001850 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001851 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852
Eilon Greenstein19680c42008-08-13 15:47:33 -07001853 bnx2x_calc_fc_adv(bp);
1854 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001855 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856}
1857
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001858static void bnx2x__link_reset(struct bnx2x *bp)
1859{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001860 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001861 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00001862 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001863 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001864 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001865 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001866}
1867
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001868u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001869{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001870 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001871
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001872 if (!BP_NOMCP(bp)) {
1873 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001874 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
1875 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001876 bnx2x_release_phy_lock(bp);
1877 } else
1878 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001879
1880 return rc;
1881}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001883static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001884{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001885 u32 r_param = bp->link_vars.line_speed / 8;
1886 u32 fair_periodic_timeout_usec;
1887 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001888
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001889 memset(&(bp->cmng.rs_vars), 0,
1890 sizeof(struct rate_shaping_vars_per_port));
1891 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001892
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001893 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
1894 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001895
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001896 /* this is the threshold below which no timer arming will occur
1897 1.25 coefficient is for the threshold to be a little bigger
1898 than the real time, to compensate for timer in-accuracy */
1899 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001900 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
1901
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001902 /* resolution of fairness timer */
1903 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
1904 /* for 10G it is 1000usec. for 1G it is 10000usec. */
1905 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001906
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001907 /* this is the threshold below which we won't arm the timer anymore */
1908 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001909
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001910 /* we multiply by 1e3/8 to get bytes/msec.
1911 We don't want the credits to pass a credit
1912 of the t_fair*FAIR_MEM (algorithm resolution) */
1913 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
1914 /* since each tick is 4 usec */
1915 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001916}
1917
Eilon Greenstein2691d512009-08-12 08:22:08 +00001918/* Calculates the sum of vn_min_rates.
1919 It's needed for further normalizing of the min_rates.
1920 Returns:
1921 sum of vn_min_rates.
1922 or
1923 0 - if all the min_rates are 0.
1924 In the later case fainess algorithm should be deactivated.
1925 If not all min_rates are zero then those that are zeroes will be set to 1.
1926 */
1927static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
1928{
1929 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001930 int vn;
1931
1932 bp->vn_weight_sum = 0;
1933 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001934 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00001935 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1936 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
1937
1938 /* Skip hidden vns */
1939 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
1940 continue;
1941
1942 /* If min rate is zero - set it to 1 */
1943 if (!vn_min_rate)
1944 vn_min_rate = DEF_MIN_RATE;
1945 else
1946 all_zero = 0;
1947
1948 bp->vn_weight_sum += vn_min_rate;
1949 }
1950
1951 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001952 if (all_zero) {
1953 bp->cmng.flags.cmng_enables &=
1954 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
1955 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
1956 " fairness will be disabled\n");
1957 } else
1958 bp->cmng.flags.cmng_enables |=
1959 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001960}
1961
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001962static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001963{
1964 struct rate_shaping_vars_per_vn m_rs_vn;
1965 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001966 u32 vn_cfg = bp->mf_config[vn];
1967 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001968 u16 vn_min_rate, vn_max_rate;
1969 int i;
1970
1971 /* If function is hidden - set min and max to zeroes */
1972 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
1973 vn_min_rate = 0;
1974 vn_max_rate = 0;
1975
1976 } else {
1977 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1978 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001979 /* If min rate is zero - set it to 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001980 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001981 vn_min_rate = DEF_MIN_RATE;
1982 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1983 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
1984 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001985
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001986 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001987 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001988 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989
1990 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
1991 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
1992
1993 /* global vn counter - maximal Mbps for this vn */
1994 m_rs_vn.vn_counter.rate = vn_max_rate;
1995
1996 /* quota - number of bytes transmitted in this period */
1997 m_rs_vn.vn_counter.quota =
1998 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
1999
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002000 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002001 /* credit for each period of the fairness algorithm:
2002 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002003 vn_weight_sum should not be larger than 10000, thus
2004 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2005 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002006 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002007 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2008 (8 * bp->vn_weight_sum))),
2009 (bp->cmng.fair_vars.fair_threshold * 2));
2010 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002011 m_fair_vn.vn_credit_delta);
2012 }
2013
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002014 /* Store it to internal memory */
2015 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2016 REG_WR(bp, BAR_XSTRORM_INTMEM +
2017 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2018 ((u32 *)(&m_rs_vn))[i]);
2019
2020 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2021 REG_WR(bp, BAR_XSTRORM_INTMEM +
2022 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2023 ((u32 *)(&m_fair_vn))[i]);
2024}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002026static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2027{
2028 if (CHIP_REV_IS_SLOW(bp))
2029 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002030 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002031 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002032
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002033 return CMNG_FNS_NONE;
2034}
2035
2036static void bnx2x_read_mf_cfg(struct bnx2x *bp)
2037{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002038 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002039
2040 if (BP_NOMCP(bp))
2041 return; /* what should be the default bvalue in this case */
2042
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002043 /* For 2 port configuration the absolute function number formula
2044 * is:
2045 * abs_func = 2 * vn + BP_PORT + BP_PATH
2046 *
2047 * and there are 4 functions per port
2048 *
2049 * For 4 port configuration it is
2050 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2051 *
2052 * and there are 2 functions per port
2053 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002054 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002055 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2056
2057 if (func >= E1H_FUNC_MAX)
2058 break;
2059
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002060 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002061 MF_CFG_RD(bp, func_mf_config[func].config);
2062 }
2063}
2064
2065static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2066{
2067
2068 if (cmng_type == CMNG_FNS_MINMAX) {
2069 int vn;
2070
2071 /* clear cmng_enables */
2072 bp->cmng.flags.cmng_enables = 0;
2073
2074 /* read mf conf from shmem */
2075 if (read_cfg)
2076 bnx2x_read_mf_cfg(bp);
2077
2078 /* Init rate shaping and fairness contexts */
2079 bnx2x_init_port_minmax(bp);
2080
2081 /* vn_weight_sum and enable fairness if not 0 */
2082 bnx2x_calc_vn_weight_sum(bp);
2083
2084 /* calculate and set min-max rate for each vn */
2085 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2086 bnx2x_init_vn_minmax(bp, vn);
2087
2088 /* always enable rate shaping and fairness */
2089 bp->cmng.flags.cmng_enables |=
2090 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2091 if (!bp->vn_weight_sum)
2092 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2093 " fairness will be disabled\n");
2094 return;
2095 }
2096
2097 /* rate shaping and fairness are disabled */
2098 DP(NETIF_MSG_IFUP,
2099 "rate shaping and fairness are disabled\n");
2100}
2101
2102static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2103{
2104 int port = BP_PORT(bp);
2105 int func;
2106 int vn;
2107
2108 /* Set the attention towards other drivers on the same port */
2109 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2110 if (vn == BP_E1HVN(bp))
2111 continue;
2112
2113 func = ((vn << 1) | port);
2114 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2115 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2116 }
2117}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002118
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002119/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002120static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002121{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002122 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002123 /* Make sure that we are synced with the current statistics */
2124 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2125
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002126 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002128 if (bp->link_vars.link_up) {
2129
Eilon Greenstein1c063282009-02-12 08:36:43 +00002130 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002131 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002132 int port = BP_PORT(bp);
2133 u32 pause_enabled = 0;
2134
2135 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2136 pause_enabled = 1;
2137
2138 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002139 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002140 pause_enabled);
2141 }
2142
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002143 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2144 struct host_port_stats *pstats;
2145
2146 pstats = bnx2x_sp(bp, port_stats);
2147 /* reset old bmac stats */
2148 memset(&(pstats->mac_stx[0]), 0,
2149 sizeof(struct mac_stx));
2150 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002151 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002152 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2153 }
2154
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002155 /* indicate link status only if link status actually changed */
2156 if (prev_link_status != bp->link_vars.link_status)
2157 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002158
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002159 if (IS_MF(bp))
2160 bnx2x_link_sync_notify(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002162 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2163 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002164
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002165 if (cmng_fns != CMNG_FNS_NONE) {
2166 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2167 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2168 } else
2169 /* rate shaping and fairness are disabled */
2170 DP(NETIF_MSG_IFUP,
2171 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002172 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002173}
2174
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002175void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002176{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002177 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002178 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002180 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2181
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002182 if (bp->link_vars.link_up)
2183 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2184 else
2185 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2186
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002187 /* the link status update could be the result of a DCC event
2188 hence re-read the shmem mf configuration */
2189 bnx2x_read_mf_cfg(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002190
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002191 /* indicate link status */
2192 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002193}
2194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002195static void bnx2x_pmf_update(struct bnx2x *bp)
2196{
2197 int port = BP_PORT(bp);
2198 u32 val;
2199
2200 bp->port.pmf = 1;
2201 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2202
2203 /* enable nig attention */
2204 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002205 if (bp->common.int_block == INT_BLOCK_HC) {
2206 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2207 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
2208 } else if (CHIP_IS_E2(bp)) {
2209 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2210 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2211 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002212
2213 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002214}
2215
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002216/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002217
2218/* slow path */
2219
2220/*
2221 * General service functions
2222 */
2223
Eilon Greenstein2691d512009-08-12 08:22:08 +00002224/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002225u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002226{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002227 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002228 u32 seq = ++bp->fw_seq;
2229 u32 rc = 0;
2230 u32 cnt = 1;
2231 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2232
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002233 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002234 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2235 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2236
Eilon Greenstein2691d512009-08-12 08:22:08 +00002237 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2238
2239 do {
2240 /* let the FW do it's magic ... */
2241 msleep(delay);
2242
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002243 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002244
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002245 /* Give the FW up to 5 second (500*10ms) */
2246 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002247
2248 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2249 cnt*delay, rc, seq);
2250
2251 /* is this a reply to our command? */
2252 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2253 rc &= FW_MSG_CODE_MASK;
2254 else {
2255 /* FW BUG! */
2256 BNX2X_ERR("FW failed to respond!\n");
2257 bnx2x_fw_dump(bp);
2258 rc = 0;
2259 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002260 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002261
2262 return rc;
2263}
2264
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002265static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2266{
2267#ifdef BCM_CNIC
2268 if (IS_FCOE_FP(fp) && IS_MF(bp))
2269 return false;
2270#endif
2271 return true;
2272}
2273
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002274/* must be called under rtnl_lock */
stephen hemminger8d962862010-10-21 07:50:56 +00002275static void bnx2x_rxq_set_mac_filters(struct bnx2x *bp, u16 cl_id, u32 filters)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002276{
2277 u32 mask = (1 << cl_id);
2278
2279 /* initial seeting is BNX2X_ACCEPT_NONE */
2280 u8 drop_all_ucast = 1, drop_all_bcast = 1, drop_all_mcast = 1;
2281 u8 accp_all_ucast = 0, accp_all_bcast = 0, accp_all_mcast = 0;
2282 u8 unmatched_unicast = 0;
2283
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002284 if (filters & BNX2X_ACCEPT_UNMATCHED_UCAST)
2285 unmatched_unicast = 1;
2286
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002287 if (filters & BNX2X_PROMISCUOUS_MODE) {
2288 /* promiscious - accept all, drop none */
2289 drop_all_ucast = drop_all_bcast = drop_all_mcast = 0;
2290 accp_all_ucast = accp_all_bcast = accp_all_mcast = 1;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002291 if (IS_MF_SI(bp)) {
2292 /*
2293 * SI mode defines to accept in promiscuos mode
2294 * only unmatched packets
2295 */
2296 unmatched_unicast = 1;
2297 accp_all_ucast = 0;
2298 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002299 }
2300 if (filters & BNX2X_ACCEPT_UNICAST) {
2301 /* accept matched ucast */
2302 drop_all_ucast = 0;
2303 }
Vladislav Zolotarovd9c8f492011-02-01 14:05:30 -08002304 if (filters & BNX2X_ACCEPT_MULTICAST)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002305 /* accept matched mcast */
2306 drop_all_mcast = 0;
Vladislav Zolotarovd9c8f492011-02-01 14:05:30 -08002307
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002308 if (filters & BNX2X_ACCEPT_ALL_UNICAST) {
2309 /* accept all mcast */
2310 drop_all_ucast = 0;
2311 accp_all_ucast = 1;
2312 }
2313 if (filters & BNX2X_ACCEPT_ALL_MULTICAST) {
2314 /* accept all mcast */
2315 drop_all_mcast = 0;
2316 accp_all_mcast = 1;
2317 }
2318 if (filters & BNX2X_ACCEPT_BROADCAST) {
2319 /* accept (all) bcast */
2320 drop_all_bcast = 0;
2321 accp_all_bcast = 1;
2322 }
2323
2324 bp->mac_filters.ucast_drop_all = drop_all_ucast ?
2325 bp->mac_filters.ucast_drop_all | mask :
2326 bp->mac_filters.ucast_drop_all & ~mask;
2327
2328 bp->mac_filters.mcast_drop_all = drop_all_mcast ?
2329 bp->mac_filters.mcast_drop_all | mask :
2330 bp->mac_filters.mcast_drop_all & ~mask;
2331
2332 bp->mac_filters.bcast_drop_all = drop_all_bcast ?
2333 bp->mac_filters.bcast_drop_all | mask :
2334 bp->mac_filters.bcast_drop_all & ~mask;
2335
2336 bp->mac_filters.ucast_accept_all = accp_all_ucast ?
2337 bp->mac_filters.ucast_accept_all | mask :
2338 bp->mac_filters.ucast_accept_all & ~mask;
2339
2340 bp->mac_filters.mcast_accept_all = accp_all_mcast ?
2341 bp->mac_filters.mcast_accept_all | mask :
2342 bp->mac_filters.mcast_accept_all & ~mask;
2343
2344 bp->mac_filters.bcast_accept_all = accp_all_bcast ?
2345 bp->mac_filters.bcast_accept_all | mask :
2346 bp->mac_filters.bcast_accept_all & ~mask;
2347
2348 bp->mac_filters.unmatched_unicast = unmatched_unicast ?
2349 bp->mac_filters.unmatched_unicast | mask :
2350 bp->mac_filters.unmatched_unicast & ~mask;
2351}
2352
stephen hemminger8d962862010-10-21 07:50:56 +00002353static void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002354{
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002355 struct tstorm_eth_function_common_config tcfg = {0};
2356 u16 rss_flgs;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002357
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002358 /* tpa */
2359 if (p->func_flgs & FUNC_FLG_TPA)
2360 tcfg.config_flags |=
2361 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002362
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002363 /* set rss flags */
2364 rss_flgs = (p->rss->mode <<
2365 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002366
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002367 if (p->rss->cap & RSS_IPV4_CAP)
2368 rss_flgs |= RSS_IPV4_CAP_MASK;
2369 if (p->rss->cap & RSS_IPV4_TCP_CAP)
2370 rss_flgs |= RSS_IPV4_TCP_CAP_MASK;
2371 if (p->rss->cap & RSS_IPV6_CAP)
2372 rss_flgs |= RSS_IPV6_CAP_MASK;
2373 if (p->rss->cap & RSS_IPV6_TCP_CAP)
2374 rss_flgs |= RSS_IPV6_TCP_CAP_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002375
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002376 tcfg.config_flags |= rss_flgs;
2377 tcfg.rss_result_mask = p->rss->result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002378
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002379 storm_memset_func_cfg(bp, &tcfg, p->func_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002380
2381 /* Enable the function in the FW */
2382 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2383 storm_memset_func_en(bp, p->func_id, 1);
2384
2385 /* statistics */
2386 if (p->func_flgs & FUNC_FLG_STATS) {
2387 struct stats_indication_flags stats_flags = {0};
2388 stats_flags.collect_eth = 1;
2389
2390 storm_memset_xstats_flags(bp, &stats_flags, p->func_id);
2391 storm_memset_xstats_addr(bp, p->fw_stat_map, p->func_id);
2392
2393 storm_memset_tstats_flags(bp, &stats_flags, p->func_id);
2394 storm_memset_tstats_addr(bp, p->fw_stat_map, p->func_id);
2395
2396 storm_memset_ustats_flags(bp, &stats_flags, p->func_id);
2397 storm_memset_ustats_addr(bp, p->fw_stat_map, p->func_id);
2398
2399 storm_memset_cstats_flags(bp, &stats_flags, p->func_id);
2400 storm_memset_cstats_addr(bp, p->fw_stat_map, p->func_id);
2401 }
2402
2403 /* spq */
2404 if (p->func_flgs & FUNC_FLG_SPQ) {
2405 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2406 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2407 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2408 }
2409}
2410
2411static inline u16 bnx2x_get_cl_flags(struct bnx2x *bp,
2412 struct bnx2x_fastpath *fp)
2413{
2414 u16 flags = 0;
2415
2416 /* calculate queue flags */
2417 flags |= QUEUE_FLG_CACHE_ALIGN;
2418 flags |= QUEUE_FLG_HC;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002419 flags |= IS_MF_SD(bp) ? QUEUE_FLG_OV : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002420
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002421 flags |= QUEUE_FLG_VLAN;
2422 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002423
2424 if (!fp->disable_tpa)
2425 flags |= QUEUE_FLG_TPA;
2426
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002427 flags = stat_counter_valid(bp, fp) ?
2428 (flags | QUEUE_FLG_STATS) : (flags & ~QUEUE_FLG_STATS);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002429
2430 return flags;
2431}
2432
2433static void bnx2x_pf_rx_cl_prep(struct bnx2x *bp,
2434 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2435 struct bnx2x_rxq_init_params *rxq_init)
2436{
2437 u16 max_sge = 0;
2438 u16 sge_sz = 0;
2439 u16 tpa_agg_size = 0;
2440
2441 /* calculate queue flags */
2442 u16 flags = bnx2x_get_cl_flags(bp, fp);
2443
2444 if (!fp->disable_tpa) {
2445 pause->sge_th_hi = 250;
2446 pause->sge_th_lo = 150;
2447 tpa_agg_size = min_t(u32,
2448 (min_t(u32, 8, MAX_SKB_FRAGS) *
2449 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2450 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2451 SGE_PAGE_SHIFT;
2452 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2453 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2454 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2455 0xffff);
2456 }
2457
2458 /* pause - not for e1 */
2459 if (!CHIP_IS_E1(bp)) {
2460 pause->bd_th_hi = 350;
2461 pause->bd_th_lo = 250;
2462 pause->rcq_th_hi = 350;
2463 pause->rcq_th_lo = 250;
2464 pause->sge_th_hi = 0;
2465 pause->sge_th_lo = 0;
2466 pause->pri_map = 1;
2467 }
2468
2469 /* rxq setup */
2470 rxq_init->flags = flags;
2471 rxq_init->cxt = &bp->context.vcxt[fp->cid].eth;
2472 rxq_init->dscr_map = fp->rx_desc_mapping;
2473 rxq_init->sge_map = fp->rx_sge_mapping;
2474 rxq_init->rcq_map = fp->rx_comp_mapping;
2475 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002476
2477 /* Always use mini-jumbo MTU for FCoE L2 ring */
2478 if (IS_FCOE_FP(fp))
2479 rxq_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2480 else
2481 rxq_init->mtu = bp->dev->mtu;
2482
2483 rxq_init->buf_sz = fp->rx_buf_size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002484 rxq_init->cl_qzone_id = fp->cl_qzone_id;
2485 rxq_init->cl_id = fp->cl_id;
2486 rxq_init->spcl_id = fp->cl_id;
2487 rxq_init->stat_id = fp->cl_id;
2488 rxq_init->tpa_agg_sz = tpa_agg_size;
2489 rxq_init->sge_buf_sz = sge_sz;
2490 rxq_init->max_sges_pkt = max_sge;
2491 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2492 rxq_init->fw_sb_id = fp->fw_sb_id;
2493
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002494 if (IS_FCOE_FP(fp))
2495 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2496 else
2497 rxq_init->sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002498
2499 rxq_init->cid = HW_CID(bp, fp->cid);
2500
2501 rxq_init->hc_rate = bp->rx_ticks ? (1000000 / bp->rx_ticks) : 0;
2502}
2503
2504static void bnx2x_pf_tx_cl_prep(struct bnx2x *bp,
2505 struct bnx2x_fastpath *fp, struct bnx2x_txq_init_params *txq_init)
2506{
2507 u16 flags = bnx2x_get_cl_flags(bp, fp);
2508
2509 txq_init->flags = flags;
2510 txq_init->cxt = &bp->context.vcxt[fp->cid].eth;
2511 txq_init->dscr_map = fp->tx_desc_mapping;
2512 txq_init->stat_id = fp->cl_id;
2513 txq_init->cid = HW_CID(bp, fp->cid);
2514 txq_init->sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
2515 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2516 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002517
2518 if (IS_FCOE_FP(fp)) {
2519 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2520 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2521 }
2522
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523 txq_init->hc_rate = bp->tx_ticks ? (1000000 / bp->tx_ticks) : 0;
2524}
2525
stephen hemminger8d962862010-10-21 07:50:56 +00002526static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002527{
2528 struct bnx2x_func_init_params func_init = {0};
2529 struct bnx2x_rss_params rss = {0};
2530 struct event_ring_data eq_data = { {0} };
2531 u16 flags;
2532
2533 /* pf specific setups */
2534 if (!CHIP_IS_E1(bp))
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002535 storm_memset_ov(bp, bp->mf_ov, BP_FUNC(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002536
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002537 if (CHIP_IS_E2(bp)) {
2538 /* reset IGU PF statistics: MSIX + ATTN */
2539 /* PF */
2540 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2541 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2542 (CHIP_MODE_IS_4_PORT(bp) ?
2543 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2544 /* ATTN */
2545 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2546 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2547 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2548 (CHIP_MODE_IS_4_PORT(bp) ?
2549 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2550 }
2551
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002552 /* function setup flags */
2553 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002555 if (CHIP_IS_E1x(bp))
2556 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
2557 else
2558 flags |= FUNC_FLG_TPA;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002559
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002560 /* function setup */
2561
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562 /**
2563 * Although RSS is meaningless when there is a single HW queue we
2564 * still need it enabled in order to have HW Rx hash generated.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002565 */
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002566 rss.cap = (RSS_IPV4_CAP | RSS_IPV4_TCP_CAP |
2567 RSS_IPV6_CAP | RSS_IPV6_TCP_CAP);
2568 rss.mode = bp->multi_mode;
2569 rss.result_mask = MULTI_MASK;
2570 func_init.rss = &rss;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002571
2572 func_init.func_flgs = flags;
2573 func_init.pf_id = BP_FUNC(bp);
2574 func_init.func_id = BP_FUNC(bp);
2575 func_init.fw_stat_map = bnx2x_sp_mapping(bp, fw_stats);
2576 func_init.spq_map = bp->spq_mapping;
2577 func_init.spq_prod = bp->spq_prod_idx;
2578
2579 bnx2x_func_init(bp, &func_init);
2580
2581 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2582
2583 /*
2584 Congestion management values depend on the link rate
2585 There is no active link so initial link rate is set to 10 Gbps.
2586 When the link comes up The congestion management values are
2587 re-calculated according to the actual link rate.
2588 */
2589 bp->link_vars.line_speed = SPEED_10000;
2590 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2591
2592 /* Only the PMF sets the HW */
2593 if (bp->port.pmf)
2594 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2595
2596 /* no rx until link is up */
2597 bp->rx_mode = BNX2X_RX_MODE_NONE;
2598 bnx2x_set_storm_rx_mode(bp);
2599
2600 /* init Event Queue */
2601 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2602 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2603 eq_data.producer = bp->eq_prod;
2604 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2605 eq_data.sb_id = DEF_SB_ID;
2606 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2607}
2608
2609
Eilon Greenstein2691d512009-08-12 08:22:08 +00002610static void bnx2x_e1h_disable(struct bnx2x *bp)
2611{
2612 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002613
2614 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002615
2616 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2617
Eilon Greenstein2691d512009-08-12 08:22:08 +00002618 netif_carrier_off(bp->dev);
2619}
2620
2621static void bnx2x_e1h_enable(struct bnx2x *bp)
2622{
2623 int port = BP_PORT(bp);
2624
2625 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2626
Eilon Greenstein2691d512009-08-12 08:22:08 +00002627 /* Tx queue should be only reenabled */
2628 netif_tx_wake_all_queues(bp->dev);
2629
Eilon Greenstein061bc702009-10-15 00:18:47 -07002630 /*
2631 * Should not call netif_carrier_on since it will be called if the link
2632 * is up when checking for link state
2633 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002634}
2635
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002636/* called due to MCP event (on pmf):
2637 * reread new bandwidth configuration
2638 * configure FW
2639 * notify others function about the change
2640 */
2641static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2642{
2643 if (bp->link_vars.link_up) {
2644 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2645 bnx2x_link_sync_notify(bp);
2646 }
2647 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2648}
2649
2650static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2651{
2652 bnx2x_config_mf_bw(bp);
2653 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2654}
2655
Eilon Greenstein2691d512009-08-12 08:22:08 +00002656static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2657{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002658 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002659
2660 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2661
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002662 /*
2663 * This is the only place besides the function initialization
2664 * where the bp->flags can change so it is done without any
2665 * locks
2666 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002667 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002668 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002669 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002670
2671 bnx2x_e1h_disable(bp);
2672 } else {
2673 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002674 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002675
2676 bnx2x_e1h_enable(bp);
2677 }
2678 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2679 }
2680 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002681 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002682 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2683 }
2684
2685 /* Report results to MCP */
2686 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002687 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002688 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002689 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002690}
2691
Michael Chan28912902009-10-10 13:46:53 +00002692/* must be called under the spq lock */
2693static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2694{
2695 struct eth_spe *next_spe = bp->spq_prod_bd;
2696
2697 if (bp->spq_prod_bd == bp->spq_last_bd) {
2698 bp->spq_prod_bd = bp->spq;
2699 bp->spq_prod_idx = 0;
2700 DP(NETIF_MSG_TIMER, "end of spq\n");
2701 } else {
2702 bp->spq_prod_bd++;
2703 bp->spq_prod_idx++;
2704 }
2705 return next_spe;
2706}
2707
2708/* must be called under the spq lock */
2709static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2710{
2711 int func = BP_FUNC(bp);
2712
2713 /* Make sure that BD data is updated before writing the producer */
2714 wmb();
2715
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002716 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002717 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00002718 mmiowb();
2719}
2720
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002721/* the slow path queue is odd since completions arrive on the fastpath ring */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002722int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002723 u32 data_hi, u32 data_lo, int common)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002724{
Michael Chan28912902009-10-10 13:46:53 +00002725 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002726 u16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002728#ifdef BNX2X_STOP_ON_ERROR
2729 if (unlikely(bp->panic))
2730 return -EIO;
2731#endif
2732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002733 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002735 if (common) {
2736 if (!atomic_read(&bp->eq_spq_left)) {
2737 BNX2X_ERR("BUG! EQ ring full!\n");
2738 spin_unlock_bh(&bp->spq_lock);
2739 bnx2x_panic();
2740 return -EBUSY;
2741 }
2742 } else if (!atomic_read(&bp->cq_spq_left)) {
2743 BNX2X_ERR("BUG! SPQ ring full!\n");
2744 spin_unlock_bh(&bp->spq_lock);
2745 bnx2x_panic();
2746 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002748
Michael Chan28912902009-10-10 13:46:53 +00002749 spe = bnx2x_sp_get_next(bp);
2750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002751 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002752 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002753 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2754 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 if (common)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002757 /* Common ramrods:
2758 * FUNC_START, FUNC_STOP, CFC_DEL, STATS, SET_MAC
2759 * TRAFFIC_STOP, TRAFFIC_START
2760 */
2761 type = (NONE_CONNECTION_TYPE << SPE_HDR_CONN_TYPE_SHIFT)
2762 & SPE_HDR_CONN_TYPE;
2763 else
2764 /* ETH ramrods: SETUP, HALT */
2765 type = (ETH_CONNECTION_TYPE << SPE_HDR_CONN_TYPE_SHIFT)
2766 & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002768 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
2769 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002770
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002771 spe->hdr.type = cpu_to_le16(type);
2772
2773 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
2774 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
2775
2776 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002777 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002778 /* It's ok if the actual decrement is issued towards the memory
2779 * somewhere between the spin_lock and spin_unlock. Thus no
2780 * more explict memory barrier is needed.
2781 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002782 if (common)
2783 atomic_dec(&bp->eq_spq_left);
2784 else
2785 atomic_dec(&bp->cq_spq_left);
2786 }
2787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002788
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002789 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002790 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002791 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002792 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2793 (u32)(U64_LO(bp->spq_mapping) +
2794 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002795 HW_CID(bp, cid), data_hi, data_lo, type,
2796 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002797
Michael Chan28912902009-10-10 13:46:53 +00002798 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002799 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002800 return 0;
2801}
2802
2803/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002804static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002805{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002806 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002807 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002808
2809 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002810 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002811 val = (1UL << 31);
2812 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2813 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2814 if (val & (1L << 31))
2815 break;
2816
2817 msleep(5);
2818 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002820 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002821 rc = -EBUSY;
2822 }
2823
2824 return rc;
2825}
2826
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002827/* release split MCP access lock register */
2828static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002829{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002830 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002831}
2832
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002833#define BNX2X_DEF_SB_ATT_IDX 0x0001
2834#define BNX2X_DEF_SB_IDX 0x0002
2835
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002836static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2837{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002838 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839 u16 rc = 0;
2840
2841 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002842 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2843 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002844 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002845 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002846
2847 if (bp->def_idx != def_sb->sp_sb.running_index) {
2848 bp->def_idx = def_sb->sp_sb.running_index;
2849 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002850 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002851
2852 /* Do not reorder: indecies reading should complete before handling */
2853 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854 return rc;
2855}
2856
2857/*
2858 * slow path service functions
2859 */
2860
2861static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2862{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002863 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002864 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2865 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002866 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2867 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002868 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002869 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002870 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002871
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002872 if (bp->attn_state & asserted)
2873 BNX2X_ERR("IGU ERROR\n");
2874
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002875 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2876 aeu_mask = REG_RD(bp, aeu_addr);
2877
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002879 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002880 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002881 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002882
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002883 REG_WR(bp, aeu_addr, aeu_mask);
2884 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002886 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002887 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002888 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002889
2890 if (asserted & ATTN_HARD_WIRED_MASK) {
2891 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002893 bnx2x_acquire_phy_lock(bp);
2894
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002895 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002896 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002897 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002899 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002900
2901 /* handle unicore attn? */
2902 }
2903 if (asserted & ATTN_SW_TIMER_4_FUNC)
2904 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2905
2906 if (asserted & GPIO_2_FUNC)
2907 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2908
2909 if (asserted & GPIO_3_FUNC)
2910 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2911
2912 if (asserted & GPIO_4_FUNC)
2913 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2914
2915 if (port == 0) {
2916 if (asserted & ATTN_GENERAL_ATTN_1) {
2917 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2918 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2919 }
2920 if (asserted & ATTN_GENERAL_ATTN_2) {
2921 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2922 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2923 }
2924 if (asserted & ATTN_GENERAL_ATTN_3) {
2925 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2927 }
2928 } else {
2929 if (asserted & ATTN_GENERAL_ATTN_4) {
2930 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2931 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2932 }
2933 if (asserted & ATTN_GENERAL_ATTN_5) {
2934 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2935 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2936 }
2937 if (asserted & ATTN_GENERAL_ATTN_6) {
2938 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2939 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2940 }
2941 }
2942
2943 } /* if hardwired */
2944
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002945 if (bp->common.int_block == INT_BLOCK_HC)
2946 reg_addr = (HC_REG_COMMAND_REG + port*32 +
2947 COMMAND_REG_ATTN_BITS_SET);
2948 else
2949 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
2950
2951 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
2952 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
2953 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954
2955 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002956 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002957 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002958 bnx2x_release_phy_lock(bp);
2959 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002960}
2961
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002962static inline void bnx2x_fan_failure(struct bnx2x *bp)
2963{
2964 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002965 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002966 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002967 ext_phy_config =
2968 SHMEM_RD(bp,
2969 dev_info.port_hw_config[port].external_phy_config);
2970
2971 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2972 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002973 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002974 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002975
2976 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002977 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
2978 " the driver to shutdown the card to prevent permanent"
2979 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002980}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002981
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002982static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2983{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002985 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00002986 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002987
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002988 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2989 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002991 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002992
2993 val = REG_RD(bp, reg_offset);
2994 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2995 REG_WR(bp, reg_offset, val);
2996
2997 BNX2X_ERR("SPIO5 hw attention\n");
2998
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002999 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003000 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003001 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003002 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003003
Eilon Greenstein589abe32009-02-12 08:36:55 +00003004 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3005 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3006 bnx2x_acquire_phy_lock(bp);
3007 bnx2x_handle_module_detect_int(&bp->link_params);
3008 bnx2x_release_phy_lock(bp);
3009 }
3010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003011 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3012
3013 val = REG_RD(bp, reg_offset);
3014 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3015 REG_WR(bp, reg_offset, val);
3016
3017 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003018 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003019 bnx2x_panic();
3020 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003021}
3022
3023static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3024{
3025 u32 val;
3026
Eilon Greenstein0626b892009-02-12 08:38:14 +00003027 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003028
3029 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3030 BNX2X_ERR("DB hw attention 0x%x\n", val);
3031 /* DORQ discard attention */
3032 if (val & 0x2)
3033 BNX2X_ERR("FATAL error from DORQ\n");
3034 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003035
3036 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3037
3038 int port = BP_PORT(bp);
3039 int reg_offset;
3040
3041 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3042 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3043
3044 val = REG_RD(bp, reg_offset);
3045 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3046 REG_WR(bp, reg_offset, val);
3047
3048 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003049 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003050 bnx2x_panic();
3051 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003052}
3053
3054static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3055{
3056 u32 val;
3057
3058 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3059
3060 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3061 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3062 /* CFC error attention */
3063 if (val & 0x2)
3064 BNX2X_ERR("FATAL error from CFC\n");
3065 }
3066
3067 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3068
3069 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3070 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3071 /* RQ_USDMDP_FIFO_OVERFLOW */
3072 if (val & 0x18000)
3073 BNX2X_ERR("FATAL error from PXP\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003074 if (CHIP_IS_E2(bp)) {
3075 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3076 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3077 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003078 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003079
3080 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3081
3082 int port = BP_PORT(bp);
3083 int reg_offset;
3084
3085 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3086 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3087
3088 val = REG_RD(bp, reg_offset);
3089 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3090 REG_WR(bp, reg_offset, val);
3091
3092 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003093 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003094 bnx2x_panic();
3095 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003096}
3097
3098static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3099{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003100 u32 val;
3101
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003102 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104 if (attn & BNX2X_PMF_LINK_ASSERT) {
3105 int func = BP_FUNC(bp);
3106
3107 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003108 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3109 func_mf_config[BP_ABS_FUNC(bp)].config);
3110 val = SHMEM_RD(bp,
3111 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003112 if (val & DRV_STATUS_DCC_EVENT_MASK)
3113 bnx2x_dcc_event(bp,
3114 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003115
3116 if (val & DRV_STATUS_SET_MF_BW)
3117 bnx2x_set_mf_bw(bp);
3118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003119 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003120 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003121 bnx2x_pmf_update(bp);
3122
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003123 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003124 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3125 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003126 /* start dcbx state machine */
3127 bnx2x_dcbx_set_params(bp,
3128 BNX2X_DCBX_STATE_NEG_RECEIVED);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003129 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003130
3131 BNX2X_ERR("MC assert!\n");
3132 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3133 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3134 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3135 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3136 bnx2x_panic();
3137
3138 } else if (attn & BNX2X_MCP_ASSERT) {
3139
3140 BNX2X_ERR("MCP assert!\n");
3141 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003142 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003143
3144 } else
3145 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3146 }
3147
3148 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003149 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3150 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003151 val = CHIP_IS_E1(bp) ? 0 :
3152 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003153 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3154 }
3155 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003156 val = CHIP_IS_E1(bp) ? 0 :
3157 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003158 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3159 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003160 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003161 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003162}
3163
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003164#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
3165#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
3166#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
3167#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
3168#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003169
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003170/*
3171 * should be run under rtnl lock
3172 */
3173static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3174{
3175 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3176 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
3177 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3178 barrier();
3179 mmiowb();
3180}
3181
3182/*
3183 * should be run under rtnl lock
3184 */
3185static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
3186{
3187 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3188 val |= (1 << 16);
3189 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3190 barrier();
3191 mmiowb();
3192}
3193
3194/*
3195 * should be run under rtnl lock
3196 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003197bool bnx2x_reset_is_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003198{
3199 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3200 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3201 return (val & RESET_DONE_FLAG_MASK) ? false : true;
3202}
3203
3204/*
3205 * should be run under rtnl lock
3206 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003207inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003208{
3209 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3210
3211 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3212
3213 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
3214 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3215 barrier();
3216 mmiowb();
3217}
3218
3219/*
3220 * should be run under rtnl lock
3221 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003222u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003223{
3224 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3225
3226 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3227
3228 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
3229 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3230 barrier();
3231 mmiowb();
3232
3233 return val1;
3234}
3235
3236/*
3237 * should be run under rtnl lock
3238 */
3239static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
3240{
3241 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
3242}
3243
3244static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3245{
3246 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3247 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
3248}
3249
3250static inline void _print_next_block(int idx, const char *blk)
3251{
3252 if (idx)
3253 pr_cont(", ");
3254 pr_cont("%s", blk);
3255}
3256
3257static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
3258{
3259 int i = 0;
3260 u32 cur_bit = 0;
3261 for (i = 0; sig; i++) {
3262 cur_bit = ((u32)0x1 << i);
3263 if (sig & cur_bit) {
3264 switch (cur_bit) {
3265 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3266 _print_next_block(par_num++, "BRB");
3267 break;
3268 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3269 _print_next_block(par_num++, "PARSER");
3270 break;
3271 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3272 _print_next_block(par_num++, "TSDM");
3273 break;
3274 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3275 _print_next_block(par_num++, "SEARCHER");
3276 break;
3277 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3278 _print_next_block(par_num++, "TSEMI");
3279 break;
3280 }
3281
3282 /* Clear the bit */
3283 sig &= ~cur_bit;
3284 }
3285 }
3286
3287 return par_num;
3288}
3289
3290static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
3291{
3292 int i = 0;
3293 u32 cur_bit = 0;
3294 for (i = 0; sig; i++) {
3295 cur_bit = ((u32)0x1 << i);
3296 if (sig & cur_bit) {
3297 switch (cur_bit) {
3298 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3299 _print_next_block(par_num++, "PBCLIENT");
3300 break;
3301 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3302 _print_next_block(par_num++, "QM");
3303 break;
3304 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3305 _print_next_block(par_num++, "XSDM");
3306 break;
3307 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3308 _print_next_block(par_num++, "XSEMI");
3309 break;
3310 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3311 _print_next_block(par_num++, "DOORBELLQ");
3312 break;
3313 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3314 _print_next_block(par_num++, "VAUX PCI CORE");
3315 break;
3316 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3317 _print_next_block(par_num++, "DEBUG");
3318 break;
3319 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3320 _print_next_block(par_num++, "USDM");
3321 break;
3322 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3323 _print_next_block(par_num++, "USEMI");
3324 break;
3325 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3326 _print_next_block(par_num++, "UPB");
3327 break;
3328 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3329 _print_next_block(par_num++, "CSDM");
3330 break;
3331 }
3332
3333 /* Clear the bit */
3334 sig &= ~cur_bit;
3335 }
3336 }
3337
3338 return par_num;
3339}
3340
3341static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
3342{
3343 int i = 0;
3344 u32 cur_bit = 0;
3345 for (i = 0; sig; i++) {
3346 cur_bit = ((u32)0x1 << i);
3347 if (sig & cur_bit) {
3348 switch (cur_bit) {
3349 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3350 _print_next_block(par_num++, "CSEMI");
3351 break;
3352 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3353 _print_next_block(par_num++, "PXP");
3354 break;
3355 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3356 _print_next_block(par_num++,
3357 "PXPPCICLOCKCLIENT");
3358 break;
3359 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3360 _print_next_block(par_num++, "CFC");
3361 break;
3362 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3363 _print_next_block(par_num++, "CDU");
3364 break;
3365 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3366 _print_next_block(par_num++, "IGU");
3367 break;
3368 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3369 _print_next_block(par_num++, "MISC");
3370 break;
3371 }
3372
3373 /* Clear the bit */
3374 sig &= ~cur_bit;
3375 }
3376 }
3377
3378 return par_num;
3379}
3380
3381static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
3382{
3383 int i = 0;
3384 u32 cur_bit = 0;
3385 for (i = 0; sig; i++) {
3386 cur_bit = ((u32)0x1 << i);
3387 if (sig & cur_bit) {
3388 switch (cur_bit) {
3389 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3390 _print_next_block(par_num++, "MCP ROM");
3391 break;
3392 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3393 _print_next_block(par_num++, "MCP UMP RX");
3394 break;
3395 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3396 _print_next_block(par_num++, "MCP UMP TX");
3397 break;
3398 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3399 _print_next_block(par_num++, "MCP SCPAD");
3400 break;
3401 }
3402
3403 /* Clear the bit */
3404 sig &= ~cur_bit;
3405 }
3406 }
3407
3408 return par_num;
3409}
3410
3411static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
3412 u32 sig2, u32 sig3)
3413{
3414 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3415 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3416 int par_num = 0;
3417 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3418 "[0]:0x%08x [1]:0x%08x "
3419 "[2]:0x%08x [3]:0x%08x\n",
3420 sig0 & HW_PRTY_ASSERT_SET_0,
3421 sig1 & HW_PRTY_ASSERT_SET_1,
3422 sig2 & HW_PRTY_ASSERT_SET_2,
3423 sig3 & HW_PRTY_ASSERT_SET_3);
3424 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
3425 bp->dev->name);
3426 par_num = bnx2x_print_blocks_with_parity0(
3427 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
3428 par_num = bnx2x_print_blocks_with_parity1(
3429 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
3430 par_num = bnx2x_print_blocks_with_parity2(
3431 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
3432 par_num = bnx2x_print_blocks_with_parity3(
3433 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
3434 printk("\n");
3435 return true;
3436 } else
3437 return false;
3438}
3439
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003440bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003442 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003443 int port = BP_PORT(bp);
3444
3445 attn.sig[0] = REG_RD(bp,
3446 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3447 port*4);
3448 attn.sig[1] = REG_RD(bp,
3449 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3450 port*4);
3451 attn.sig[2] = REG_RD(bp,
3452 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3453 port*4);
3454 attn.sig[3] = REG_RD(bp,
3455 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3456 port*4);
3457
3458 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
3459 attn.sig[3]);
3460}
3461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003462
3463static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
3464{
3465 u32 val;
3466 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
3467
3468 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
3469 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
3470 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
3471 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3472 "ADDRESS_ERROR\n");
3473 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
3474 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3475 "INCORRECT_RCV_BEHAVIOR\n");
3476 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
3477 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3478 "WAS_ERROR_ATTN\n");
3479 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
3480 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3481 "VF_LENGTH_VIOLATION_ATTN\n");
3482 if (val &
3483 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
3484 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3485 "VF_GRC_SPACE_VIOLATION_ATTN\n");
3486 if (val &
3487 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
3488 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3489 "VF_MSIX_BAR_VIOLATION_ATTN\n");
3490 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
3491 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3492 "TCPL_ERROR_ATTN\n");
3493 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
3494 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3495 "TCPL_IN_TWO_RCBS_ATTN\n");
3496 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
3497 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3498 "CSSNOOP_FIFO_OVERFLOW\n");
3499 }
3500 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
3501 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
3502 BNX2X_ERR("ATC hw attention 0x%x\n", val);
3503 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
3504 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
3505 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
3506 BNX2X_ERR("ATC_ATC_INT_STS_REG"
3507 "_ATC_TCPL_TO_NOT_PEND\n");
3508 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
3509 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3510 "ATC_GPA_MULTIPLE_HITS\n");
3511 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
3512 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3513 "ATC_RCPL_TO_EMPTY_CNT\n");
3514 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
3515 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
3516 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
3517 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3518 "ATC_IREQ_LESS_THAN_STU\n");
3519 }
3520
3521 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3522 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
3523 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
3524 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3525 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
3526 }
3527
3528}
3529
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003530static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3531{
3532 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003533 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003534 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003535 u32 reg_addr;
3536 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003537 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003538
3539 /* need to take HW lock because MCP or other port might also
3540 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003541 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003542
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003543 if (CHIP_PARITY_ENABLED(bp) && bnx2x_chk_parity_attn(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003544 bp->recovery_state = BNX2X_RECOVERY_INIT;
3545 bnx2x_set_reset_in_progress(bp);
3546 schedule_delayed_work(&bp->reset_task, 0);
3547 /* Disable HW interrupts */
3548 bnx2x_int_disable(bp);
3549 bnx2x_release_alr(bp);
3550 /* In case of parity errors don't handle attentions so that
3551 * other function would "see" parity errors.
3552 */
3553 return;
3554 }
3555
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3557 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3558 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3559 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003560 if (CHIP_IS_E2(bp))
3561 attn.sig[4] =
3562 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
3563 else
3564 attn.sig[4] = 0;
3565
3566 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
3567 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003568
3569 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3570 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003571 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003573 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
3574 "%08x %08x %08x\n",
3575 index,
3576 group_mask->sig[0], group_mask->sig[1],
3577 group_mask->sig[2], group_mask->sig[3],
3578 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003579
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003580 bnx2x_attn_int_deasserted4(bp,
3581 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003582 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003583 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003584 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003585 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003586 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003587 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003588 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003589 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003590 }
3591 }
3592
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003593 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003594
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003595 if (bp->common.int_block == INT_BLOCK_HC)
3596 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3597 COMMAND_REG_ATTN_BITS_CLR);
3598 else
3599 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003600
3601 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003602 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
3603 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003604 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003605
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003606 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003607 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003608
3609 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3610 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3611
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003612 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3613 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003614
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003615 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3616 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003617 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003618 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3619
3620 REG_WR(bp, reg_addr, aeu_mask);
3621 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003622
3623 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3624 bp->attn_state &= ~deasserted;
3625 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3626}
3627
3628static void bnx2x_attn_int(struct bnx2x *bp)
3629{
3630 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003631 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3632 attn_bits);
3633 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3634 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003635 u32 attn_state = bp->attn_state;
3636
3637 /* look for changed bits */
3638 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3639 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3640
3641 DP(NETIF_MSG_HW,
3642 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3643 attn_bits, attn_ack, asserted, deasserted);
3644
3645 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003646 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647
3648 /* handle bits that were raised */
3649 if (asserted)
3650 bnx2x_attn_int_asserted(bp, asserted);
3651
3652 if (deasserted)
3653 bnx2x_attn_int_deasserted(bp, deasserted);
3654}
3655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003656static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
3657{
3658 /* No memory barriers */
3659 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
3660 mmiowb(); /* keep prod updates ordered */
3661}
3662
3663#ifdef BCM_CNIC
3664static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
3665 union event_ring_elem *elem)
3666{
3667 if (!bp->cnic_eth_dev.starting_cid ||
3668 cid < bp->cnic_eth_dev.starting_cid)
3669 return 1;
3670
3671 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
3672
3673 if (unlikely(elem->message.data.cfc_del_event.error)) {
3674 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
3675 cid);
3676 bnx2x_panic_dump(bp);
3677 }
3678 bnx2x_cnic_cfc_comp(bp, cid);
3679 return 0;
3680}
3681#endif
3682
3683static void bnx2x_eq_int(struct bnx2x *bp)
3684{
3685 u16 hw_cons, sw_cons, sw_prod;
3686 union event_ring_elem *elem;
3687 u32 cid;
3688 u8 opcode;
3689 int spqe_cnt = 0;
3690
3691 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
3692
3693 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
3694 * when we get the the next-page we nned to adjust so the loop
3695 * condition below will be met. The next element is the size of a
3696 * regular element and hence incrementing by 1
3697 */
3698 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
3699 hw_cons++;
3700
3701 /* This function may never run in parralel with itself for a
3702 * specific bp, thus there is no need in "paired" read memory
3703 * barrier here.
3704 */
3705 sw_cons = bp->eq_cons;
3706 sw_prod = bp->eq_prod;
3707
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003708 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
3709 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003710
3711 for (; sw_cons != hw_cons;
3712 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
3713
3714
3715 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
3716
3717 cid = SW_CID(elem->message.data.cfc_del_event.cid);
3718 opcode = elem->message.opcode;
3719
3720
3721 /* handle eq element */
3722 switch (opcode) {
3723 case EVENT_RING_OPCODE_STAT_QUERY:
3724 DP(NETIF_MSG_TIMER, "got statistics comp event\n");
3725 /* nothing to do with stats comp */
3726 continue;
3727
3728 case EVENT_RING_OPCODE_CFC_DEL:
3729 /* handle according to cid range */
3730 /*
3731 * we may want to verify here that the bp state is
3732 * HALTING
3733 */
3734 DP(NETIF_MSG_IFDOWN,
3735 "got delete ramrod for MULTI[%d]\n", cid);
3736#ifdef BCM_CNIC
3737 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
3738 goto next_spqe;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003739 if (cid == BNX2X_FCOE_ETH_CID)
3740 bnx2x_fcoe(bp, state) = BNX2X_FP_STATE_CLOSED;
3741 else
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003742#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003743 bnx2x_fp(bp, cid, state) =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003744 BNX2X_FP_STATE_CLOSED;
3745
3746 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003747
3748 case EVENT_RING_OPCODE_STOP_TRAFFIC:
3749 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
3750 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
3751 goto next_spqe;
3752 case EVENT_RING_OPCODE_START_TRAFFIC:
3753 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
3754 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
3755 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003756 }
3757
3758 switch (opcode | bp->state) {
3759 case (EVENT_RING_OPCODE_FUNCTION_START |
3760 BNX2X_STATE_OPENING_WAIT4_PORT):
3761 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
3762 bp->state = BNX2X_STATE_FUNC_STARTED;
3763 break;
3764
3765 case (EVENT_RING_OPCODE_FUNCTION_STOP |
3766 BNX2X_STATE_CLOSING_WAIT4_HALT):
3767 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
3768 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
3769 break;
3770
3771 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
3772 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
3773 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003774 if (elem->message.data.set_mac_event.echo)
3775 bp->set_mac_pending = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003776 break;
3777
3778 case (EVENT_RING_OPCODE_SET_MAC |
3779 BNX2X_STATE_CLOSING_WAIT4_HALT):
3780 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003781 if (elem->message.data.set_mac_event.echo)
3782 bp->set_mac_pending = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003783 break;
3784 default:
3785 /* unknown event log error and continue */
3786 BNX2X_ERR("Unknown EQ event %d\n",
3787 elem->message.opcode);
3788 }
3789next_spqe:
3790 spqe_cnt++;
3791 } /* for */
3792
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00003793 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003794 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003795
3796 bp->eq_cons = sw_cons;
3797 bp->eq_prod = sw_prod;
3798 /* Make sure that above mem writes were issued towards the memory */
3799 smp_wmb();
3800
3801 /* update producer */
3802 bnx2x_update_eq_prod(bp, bp->eq_prod);
3803}
3804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003805static void bnx2x_sp_task(struct work_struct *work)
3806{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003807 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003808 u16 status;
3809
3810 /* Return here if interrupt is disabled */
3811 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003812 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003813 return;
3814 }
3815
3816 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003817/* if (status == 0) */
3818/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003819
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003820 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003822 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003823 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003825 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003826 }
3827
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003828 /* SP events: STAT_QUERY and others */
3829 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003830#ifdef BCM_CNIC
3831 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003832
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003833 if ((!NO_FCOE(bp)) &&
3834 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp)))
3835 napi_schedule(&bnx2x_fcoe(bp, napi));
3836#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003837 /* Handle EQ completions */
3838 bnx2x_eq_int(bp);
3839
3840 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
3841 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
3842
3843 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003844 }
3845
3846 if (unlikely(status))
3847 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
3848 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003849
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003850 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
3851 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852}
3853
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003854irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003855{
3856 struct net_device *dev = dev_instance;
3857 struct bnx2x *bp = netdev_priv(dev);
3858
3859 /* Return here if interrupt is disabled */
3860 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003861 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862 return IRQ_HANDLED;
3863 }
3864
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003865 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
3866 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003867
3868#ifdef BNX2X_STOP_ON_ERROR
3869 if (unlikely(bp->panic))
3870 return IRQ_HANDLED;
3871#endif
3872
Michael Chan993ac7b2009-10-10 13:46:56 +00003873#ifdef BCM_CNIC
3874 {
3875 struct cnic_ops *c_ops;
3876
3877 rcu_read_lock();
3878 c_ops = rcu_dereference(bp->cnic_ops);
3879 if (c_ops)
3880 c_ops->cnic_handler(bp->cnic_data, NULL);
3881 rcu_read_unlock();
3882 }
3883#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003884 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003885
3886 return IRQ_HANDLED;
3887}
3888
3889/* end of slow path */
3890
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003891static void bnx2x_timer(unsigned long data)
3892{
3893 struct bnx2x *bp = (struct bnx2x *) data;
3894
3895 if (!netif_running(bp->dev))
3896 return;
3897
3898 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08003899 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003900
3901 if (poll) {
3902 struct bnx2x_fastpath *fp = &bp->fp[0];
3903 int rc;
3904
Eilon Greenstein7961f792009-03-02 07:59:31 +00003905 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003906 rc = bnx2x_rx_int(fp, 1000);
3907 }
3908
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003909 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003910 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003911 u32 drv_pulse;
3912 u32 mcp_pulse;
3913
3914 ++bp->fw_drv_pulse_wr_seq;
3915 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
3916 /* TBD - add SYSTEM_TIME */
3917 drv_pulse = bp->fw_drv_pulse_wr_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003918 SHMEM_WR(bp, func_mb[mb_idx].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003919
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003920 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003921 MCP_PULSE_SEQ_MASK);
3922 /* The delta between driver pulse and mcp response
3923 * should be 1 (before mcp response) or 0 (after mcp response)
3924 */
3925 if ((drv_pulse != mcp_pulse) &&
3926 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
3927 /* someone lost a heartbeat... */
3928 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
3929 drv_pulse, mcp_pulse);
3930 }
3931 }
3932
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003933 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003934 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003935
Eliezer Tamirf1410642008-02-28 11:51:50 -08003936timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937 mod_timer(&bp->timer, jiffies + bp->current_interval);
3938}
3939
3940/* end of Statistics */
3941
3942/* nic init */
3943
3944/*
3945 * nic init service functions
3946 */
3947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003948static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003949{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003950 u32 i;
3951 if (!(len%4) && !(addr%4))
3952 for (i = 0; i < len; i += 4)
3953 REG_WR(bp, addr + i, fill);
3954 else
3955 for (i = 0; i < len; i++)
3956 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003958}
3959
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003960/* helper: writes FP SP data to FW - data_size in dwords */
3961static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
3962 int fw_sb_id,
3963 u32 *sb_data_p,
3964 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003965{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003966 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003967 for (index = 0; index < data_size; index++)
3968 REG_WR(bp, BAR_CSTRORM_INTMEM +
3969 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
3970 sizeof(u32)*index,
3971 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003972}
3973
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003974static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
3975{
3976 u32 *sb_data_p;
3977 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003978 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003979 struct hc_status_block_data_e1x sb_data_e1x;
3980
3981 /* disable the function first */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003982 if (CHIP_IS_E2(bp)) {
3983 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
3984 sb_data_e2.common.p_func.pf_id = HC_FUNCTION_DISABLED;
3985 sb_data_e2.common.p_func.vf_id = HC_FUNCTION_DISABLED;
3986 sb_data_e2.common.p_func.vf_valid = false;
3987 sb_data_p = (u32 *)&sb_data_e2;
3988 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
3989 } else {
3990 memset(&sb_data_e1x, 0,
3991 sizeof(struct hc_status_block_data_e1x));
3992 sb_data_e1x.common.p_func.pf_id = HC_FUNCTION_DISABLED;
3993 sb_data_e1x.common.p_func.vf_id = HC_FUNCTION_DISABLED;
3994 sb_data_e1x.common.p_func.vf_valid = false;
3995 sb_data_p = (u32 *)&sb_data_e1x;
3996 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
3997 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003998 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
3999
4000 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4001 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4002 CSTORM_STATUS_BLOCK_SIZE);
4003 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4004 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4005 CSTORM_SYNC_BLOCK_SIZE);
4006}
4007
4008/* helper: writes SP SB data to FW */
4009static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4010 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004011{
4012 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004013 int i;
4014 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4015 REG_WR(bp, BAR_CSTRORM_INTMEM +
4016 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4017 i*sizeof(u32),
4018 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004019}
4020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004021static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4022{
4023 int func = BP_FUNC(bp);
4024 struct hc_sp_status_block_data sp_sb_data;
4025 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4026
4027 sp_sb_data.p_func.pf_id = HC_FUNCTION_DISABLED;
4028 sp_sb_data.p_func.vf_id = HC_FUNCTION_DISABLED;
4029 sp_sb_data.p_func.vf_valid = false;
4030
4031 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4032
4033 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4034 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4035 CSTORM_SP_STATUS_BLOCK_SIZE);
4036 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4037 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4038 CSTORM_SP_SYNC_BLOCK_SIZE);
4039
4040}
4041
4042
4043static inline
4044void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4045 int igu_sb_id, int igu_seg_id)
4046{
4047 hc_sm->igu_sb_id = igu_sb_id;
4048 hc_sm->igu_seg_id = igu_seg_id;
4049 hc_sm->timer_value = 0xFF;
4050 hc_sm->time_to_expire = 0xFFFFFFFF;
4051}
4052
stephen hemminger8d962862010-10-21 07:50:56 +00004053static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004054 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4055{
4056 int igu_seg_id;
4057
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004058 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004059 struct hc_status_block_data_e1x sb_data_e1x;
4060 struct hc_status_block_sm *hc_sm_p;
4061 struct hc_index_data *hc_index_p;
4062 int data_size;
4063 u32 *sb_data_p;
4064
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004065 if (CHIP_INT_MODE_IS_BC(bp))
4066 igu_seg_id = HC_SEG_ACCESS_NORM;
4067 else
4068 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004069
4070 bnx2x_zero_fp_sb(bp, fw_sb_id);
4071
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004072 if (CHIP_IS_E2(bp)) {
4073 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
4074 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4075 sb_data_e2.common.p_func.vf_id = vfid;
4076 sb_data_e2.common.p_func.vf_valid = vf_valid;
4077 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4078 sb_data_e2.common.same_igu_sb_1b = true;
4079 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4080 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4081 hc_sm_p = sb_data_e2.common.state_machine;
4082 hc_index_p = sb_data_e2.index_data;
4083 sb_data_p = (u32 *)&sb_data_e2;
4084 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4085 } else {
4086 memset(&sb_data_e1x, 0,
4087 sizeof(struct hc_status_block_data_e1x));
4088 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4089 sb_data_e1x.common.p_func.vf_id = 0xff;
4090 sb_data_e1x.common.p_func.vf_valid = false;
4091 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4092 sb_data_e1x.common.same_igu_sb_1b = true;
4093 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4094 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4095 hc_sm_p = sb_data_e1x.common.state_machine;
4096 hc_index_p = sb_data_e1x.index_data;
4097 sb_data_p = (u32 *)&sb_data_e1x;
4098 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4099 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004100
4101 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4102 igu_sb_id, igu_seg_id);
4103 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4104 igu_sb_id, igu_seg_id);
4105
4106 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4107
4108 /* write indecies to HW */
4109 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4110}
4111
4112static void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u16 fw_sb_id,
4113 u8 sb_index, u8 disable, u16 usec)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004114{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004115 int port = BP_PORT(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004116 u8 ticks = usec / BNX2X_BTR;
4117
4118 storm_memset_hc_timeout(bp, port, fw_sb_id, sb_index, ticks);
4119
4120 disable = disable ? 1 : (usec ? 0 : 1);
4121 storm_memset_hc_disable(bp, port, fw_sb_id, sb_index, disable);
4122}
4123
4124static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u16 fw_sb_id,
4125 u16 tx_usec, u16 rx_usec)
4126{
4127 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, U_SB_ETH_RX_CQ_INDEX,
4128 false, rx_usec);
4129 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, C_SB_ETH_TX_CQ_INDEX,
4130 false, tx_usec);
4131}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004132
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004133static void bnx2x_init_def_sb(struct bnx2x *bp)
4134{
4135 struct host_sp_status_block *def_sb = bp->def_status_blk;
4136 dma_addr_t mapping = bp->def_status_blk_mapping;
4137 int igu_sp_sb_index;
4138 int igu_seg_id;
4139 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004140 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004141 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004142 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004143 int index;
4144 struct hc_sp_status_block_data sp_sb_data;
4145 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4146
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004147 if (CHIP_INT_MODE_IS_BC(bp)) {
4148 igu_sp_sb_index = DEF_SB_IGU_ID;
4149 igu_seg_id = HC_SEG_ACCESS_DEF;
4150 } else {
4151 igu_sp_sb_index = bp->igu_dsb_id;
4152 igu_seg_id = IGU_SEG_ACCESS_DEF;
4153 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004154
4155 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004156 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004157 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004158 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004159
Eliezer Tamir49d66772008-02-28 11:53:13 -08004160 bp->attn_state = 0;
4161
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004162 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4163 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004164 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004165 int sindex;
4166 /* take care of sig[0]..sig[4] */
4167 for (sindex = 0; sindex < 4; sindex++)
4168 bp->attn_group[index].sig[sindex] =
4169 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004170
4171 if (CHIP_IS_E2(bp))
4172 /*
4173 * enable5 is separate from the rest of the registers,
4174 * and therefore the address skip is 4
4175 * and not 16 between the different groups
4176 */
4177 bp->attn_group[index].sig[4] = REG_RD(bp,
4178 reg_offset + 0x10 + 0x4*index);
4179 else
4180 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004181 }
4182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004183 if (bp->common.int_block == INT_BLOCK_HC) {
4184 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4185 HC_REG_ATTN_MSG0_ADDR_L);
4186
4187 REG_WR(bp, reg_offset, U64_LO(section));
4188 REG_WR(bp, reg_offset + 4, U64_HI(section));
4189 } else if (CHIP_IS_E2(bp)) {
4190 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4191 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4192 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004194 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4195 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004196
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004197 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004198
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004199 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4200 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4201 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4202 sp_sb_data.igu_seg_id = igu_seg_id;
4203 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004204 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004205 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004206
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004207 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004208
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004209 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004210 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004211
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004212 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004213}
4214
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004215void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004217 int i;
4218
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004219 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004220 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
4221 bp->rx_ticks, bp->tx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004222}
4223
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004224static void bnx2x_init_sp_ring(struct bnx2x *bp)
4225{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004226 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004227 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004229 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4231 bp->spq_prod_bd = bp->spq;
4232 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004233}
4234
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004235static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004236{
4237 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004238 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4239 union event_ring_elem *elem =
4240 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004241
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004242 elem->next_page.addr.hi =
4243 cpu_to_le32(U64_HI(bp->eq_mapping +
4244 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4245 elem->next_page.addr.lo =
4246 cpu_to_le32(U64_LO(bp->eq_mapping +
4247 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004248 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004249 bp->eq_cons = 0;
4250 bp->eq_prod = NUM_EQ_DESC;
4251 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004252 /* we want a warning message before it gets rought... */
4253 atomic_set(&bp->eq_spq_left,
4254 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004255}
4256
4257static void bnx2x_init_ind_table(struct bnx2x *bp)
4258{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004259 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004260 int i;
4261
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004262 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004263 return;
4264
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004265 DP(NETIF_MSG_IFUP,
4266 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004268 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004269 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004270 bp->fp->cl_id + (i % (bp->num_queues -
4271 NONE_ETH_CONTEXT_USE)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004272}
4273
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004274void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004275{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004276 int mode = bp->rx_mode;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004277 int port = BP_PORT(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004278 u16 cl_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004279 u32 def_q_filters = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004280
Eilon Greenstein581ce432009-07-29 00:20:04 +00004281 /* All but management unicast packets should pass to the host as well */
4282 u32 llh_mask =
4283 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
4284 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
4285 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
4286 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004288 switch (mode) {
4289 case BNX2X_RX_MODE_NONE: /* no Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004290 def_q_filters = BNX2X_ACCEPT_NONE;
4291#ifdef BCM_CNIC
4292 if (!NO_FCOE(bp)) {
4293 cl_id = bnx2x_fcoe(bp, cl_id);
4294 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_NONE);
4295 }
4296#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004297 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004298
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004299 case BNX2X_RX_MODE_NORMAL:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004300 def_q_filters |= BNX2X_ACCEPT_UNICAST | BNX2X_ACCEPT_BROADCAST |
4301 BNX2X_ACCEPT_MULTICAST;
4302#ifdef BCM_CNIC
4303 cl_id = bnx2x_fcoe(bp, cl_id);
4304 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_UNICAST |
4305 BNX2X_ACCEPT_MULTICAST);
4306#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004307 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004308
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004309 case BNX2X_RX_MODE_ALLMULTI:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004310 def_q_filters |= BNX2X_ACCEPT_UNICAST | BNX2X_ACCEPT_BROADCAST |
4311 BNX2X_ACCEPT_ALL_MULTICAST;
4312#ifdef BCM_CNIC
4313 cl_id = bnx2x_fcoe(bp, cl_id);
4314 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_UNICAST |
4315 BNX2X_ACCEPT_MULTICAST);
4316#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004319 case BNX2X_RX_MODE_PROMISC:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004320 def_q_filters |= BNX2X_PROMISCUOUS_MODE;
4321#ifdef BCM_CNIC
4322 cl_id = bnx2x_fcoe(bp, cl_id);
4323 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_UNICAST |
4324 BNX2X_ACCEPT_MULTICAST);
4325#endif
Eilon Greenstein581ce432009-07-29 00:20:04 +00004326 /* pass management unicast packets as well */
4327 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004329
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004330 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004331 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4332 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004333 }
4334
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004335 cl_id = BP_L_ID(bp);
4336 bnx2x_rxq_set_mac_filters(bp, cl_id, def_q_filters);
4337
Eilon Greenstein581ce432009-07-29 00:20:04 +00004338 REG_WR(bp,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004339 (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
4340 NIG_REG_LLH0_BRB1_DRV_MASK), llh_mask);
Eilon Greenstein581ce432009-07-29 00:20:04 +00004341
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004342 DP(NETIF_MSG_IFUP, "rx mode %d\n"
4343 "drop_ucast 0x%x\ndrop_mcast 0x%x\ndrop_bcast 0x%x\n"
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004344 "accp_ucast 0x%x\naccp_mcast 0x%x\naccp_bcast 0x%x\n"
4345 "unmatched_ucast 0x%x\n", mode,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004346 bp->mac_filters.ucast_drop_all,
4347 bp->mac_filters.mcast_drop_all,
4348 bp->mac_filters.bcast_drop_all,
4349 bp->mac_filters.ucast_accept_all,
4350 bp->mac_filters.mcast_accept_all,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004351 bp->mac_filters.bcast_accept_all,
4352 bp->mac_filters.unmatched_unicast
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004353 );
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004354
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004355 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004356}
4357
Eilon Greenstein471de712008-08-13 15:49:35 -07004358static void bnx2x_init_internal_common(struct bnx2x *bp)
4359{
4360 int i;
4361
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004362 if (!CHIP_IS_E1(bp)) {
4363
4364 /* xstorm needs to know whether to add ovlan to packets or not,
4365 * in switch-independent we'll write 0 to here... */
4366 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004367 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004368 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004369 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004370 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004371 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004372 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004373 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004374 }
4375
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004376 if (IS_MF_SI(bp))
4377 /*
4378 * In switch independent mode, the TSTORM needs to accept
4379 * packets that failed classification, since approximate match
4380 * mac addresses aren't written to NIG LLH
4381 */
4382 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4383 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
4384
Eilon Greenstein471de712008-08-13 15:49:35 -07004385 /* Zero this manually as its initialization is
4386 currently missing in the initTool */
4387 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4388 REG_WR(bp, BAR_USTRORM_INTMEM +
4389 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004390 if (CHIP_IS_E2(bp)) {
4391 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
4392 CHIP_INT_MODE_IS_BC(bp) ?
4393 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
4394 }
Eilon Greenstein471de712008-08-13 15:49:35 -07004395}
4396
4397static void bnx2x_init_internal_port(struct bnx2x *bp)
4398{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004399 /* port */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004400 bnx2x_dcb_init_intmem_pfc(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004401}
4402
Eilon Greenstein471de712008-08-13 15:49:35 -07004403static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4404{
4405 switch (load_code) {
4406 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004407 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07004408 bnx2x_init_internal_common(bp);
4409 /* no break */
4410
4411 case FW_MSG_CODE_DRV_LOAD_PORT:
4412 bnx2x_init_internal_port(bp);
4413 /* no break */
4414
4415 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004416 /* internal memory per function is
4417 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07004418 break;
4419
4420 default:
4421 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4422 break;
4423 }
4424}
4425
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004426static void bnx2x_init_fp_sb(struct bnx2x *bp, int fp_idx)
4427{
4428 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
4429
4430 fp->state = BNX2X_FP_STATE_CLOSED;
4431
4432 fp->index = fp->cid = fp_idx;
4433 fp->cl_id = BP_L_ID(bp) + fp_idx;
4434 fp->fw_sb_id = bp->base_fw_ndsb + fp->cl_id + CNIC_CONTEXT_USE;
4435 fp->igu_sb_id = bp->igu_base_sb + fp_idx + CNIC_CONTEXT_USE;
4436 /* qZone id equals to FW (per path) client id */
4437 fp->cl_qzone_id = fp->cl_id +
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004438 BP_PORT(bp)*(CHIP_IS_E2(bp) ? ETH_MAX_RX_CLIENTS_E2 :
4439 ETH_MAX_RX_CLIENTS_E1H);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004440 /* init shortcut */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004441 fp->ustorm_rx_prods_offset = CHIP_IS_E2(bp) ?
4442 USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004443 USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
4444 /* Setup SB indicies */
4445 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
4446 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4447
4448 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
4449 "cl_id %d fw_sb %d igu_sb %d\n",
4450 fp_idx, bp, fp->status_blk.e1x_sb, fp->cl_id, fp->fw_sb_id,
4451 fp->igu_sb_id);
4452 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
4453 fp->fw_sb_id, fp->igu_sb_id);
4454
4455 bnx2x_update_fpsb_idx(fp);
4456}
4457
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004458void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004459{
4460 int i;
4461
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004462 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004463 bnx2x_init_fp_sb(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00004464#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004465 if (!NO_FCOE(bp))
4466 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004467
4468 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
4469 BNX2X_VF_ID_INVALID, false,
4470 CNIC_SB_ID(bp), CNIC_IGU_SB_ID(bp));
4471
Michael Chan37b091b2009-10-10 13:46:55 +00004472#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004473
Eilon Greenstein16119782009-03-02 07:59:27 +00004474 /* ensure status block indices were read */
4475 rmb();
4476
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004477 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004478 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004479 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004480 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004481 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004482 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07004483 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004484 bnx2x_pf_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004485 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08004486 bnx2x_stats_init(bp);
4487
4488 /* At this point, we are ready for interrupts */
4489 atomic_set(&bp->intr_sem, 0);
4490
4491 /* flush all before enabling interrupts */
4492 mb();
4493 mmiowb();
4494
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08004495 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00004496
4497 /* Check for SPIO5 */
4498 bnx2x_attn_int_deasserted0(bp,
4499 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
4500 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501}
4502
4503/* end of nic init */
4504
4505/*
4506 * gzip service functions
4507 */
4508
4509static int bnx2x_gunzip_init(struct bnx2x *bp)
4510{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004511 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
4512 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004513 if (bp->gunzip_buf == NULL)
4514 goto gunzip_nomem1;
4515
4516 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
4517 if (bp->strm == NULL)
4518 goto gunzip_nomem2;
4519
4520 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
4521 GFP_KERNEL);
4522 if (bp->strm->workspace == NULL)
4523 goto gunzip_nomem3;
4524
4525 return 0;
4526
4527gunzip_nomem3:
4528 kfree(bp->strm);
4529 bp->strm = NULL;
4530
4531gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004532 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
4533 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004534 bp->gunzip_buf = NULL;
4535
4536gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004537 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
4538 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004539 return -ENOMEM;
4540}
4541
4542static void bnx2x_gunzip_end(struct bnx2x *bp)
4543{
4544 kfree(bp->strm->workspace);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004545 kfree(bp->strm);
4546 bp->strm = NULL;
4547
4548 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004549 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
4550 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004551 bp->gunzip_buf = NULL;
4552 }
4553}
4554
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004555static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004556{
4557 int n, rc;
4558
4559 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004560 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
4561 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004562 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004563 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004564
4565 n = 10;
4566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004567#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004568
4569 if (zbuf[3] & FNAME)
4570 while ((zbuf[n++] != 0) && (n < len));
4571
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004572 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004573 bp->strm->avail_in = len - n;
4574 bp->strm->next_out = bp->gunzip_buf;
4575 bp->strm->avail_out = FW_BUF_SIZE;
4576
4577 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
4578 if (rc != Z_OK)
4579 return rc;
4580
4581 rc = zlib_inflate(bp->strm, Z_FINISH);
4582 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00004583 netdev_err(bp->dev, "Firmware decompression error: %s\n",
4584 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004585
4586 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
4587 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004588 netdev_err(bp->dev, "Firmware decompression error:"
4589 " gunzip_outlen (%d) not aligned\n",
4590 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004591 bp->gunzip_outlen >>= 2;
4592
4593 zlib_inflateEnd(bp->strm);
4594
4595 if (rc == Z_STREAM_END)
4596 return 0;
4597
4598 return rc;
4599}
4600
4601/* nic load/unload */
4602
4603/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004604 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004605 */
4606
4607/* send a NIG loopback debug packet */
4608static void bnx2x_lb_pckt(struct bnx2x *bp)
4609{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004610 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004611
4612 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004613 wb_write[0] = 0x55555555;
4614 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004615 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004617
4618 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004619 wb_write[0] = 0x09000000;
4620 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004621 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004622 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004623}
4624
4625/* some of the internal memories
4626 * are not directly readable from the driver
4627 * to test them we send debug packets
4628 */
4629static int bnx2x_int_mem_test(struct bnx2x *bp)
4630{
4631 int factor;
4632 int count, i;
4633 u32 val = 0;
4634
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004635 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004637 else if (CHIP_REV_IS_EMUL(bp))
4638 factor = 200;
4639 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004640 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004642 /* Disable inputs of parser neighbor blocks */
4643 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4644 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4645 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004646 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004647
4648 /* Write 0 to parser credits for CFC search request */
4649 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4650
4651 /* send Ethernet packet */
4652 bnx2x_lb_pckt(bp);
4653
4654 /* TODO do i reset NIG statistic? */
4655 /* Wait until NIG register shows 1 packet of size 0x10 */
4656 count = 1000 * factor;
4657 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004658
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004659 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4660 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004661 if (val == 0x10)
4662 break;
4663
4664 msleep(10);
4665 count--;
4666 }
4667 if (val != 0x10) {
4668 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
4669 return -1;
4670 }
4671
4672 /* Wait until PRS register shows 1 packet */
4673 count = 1000 * factor;
4674 while (count) {
4675 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676 if (val == 1)
4677 break;
4678
4679 msleep(10);
4680 count--;
4681 }
4682 if (val != 0x1) {
4683 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4684 return -2;
4685 }
4686
4687 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004688 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004689 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004690 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004691 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004692 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4693 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694
4695 DP(NETIF_MSG_HW, "part2\n");
4696
4697 /* Disable inputs of parser neighbor blocks */
4698 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4699 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4700 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004701 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702
4703 /* Write 0 to parser credits for CFC search request */
4704 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4705
4706 /* send 10 Ethernet packets */
4707 for (i = 0; i < 10; i++)
4708 bnx2x_lb_pckt(bp);
4709
4710 /* Wait until NIG register shows 10 + 1
4711 packets of size 11*0x10 = 0xb0 */
4712 count = 1000 * factor;
4713 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004714
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4716 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004717 if (val == 0xb0)
4718 break;
4719
4720 msleep(10);
4721 count--;
4722 }
4723 if (val != 0xb0) {
4724 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
4725 return -3;
4726 }
4727
4728 /* Wait until PRS register shows 2 packets */
4729 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
4730 if (val != 2)
4731 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4732
4733 /* Write 1 to parser credits for CFC search request */
4734 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
4735
4736 /* Wait until PRS register shows 3 packets */
4737 msleep(10 * factor);
4738 /* Wait until NIG register shows 1 packet of size 0x10 */
4739 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
4740 if (val != 3)
4741 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4742
4743 /* clear NIG EOP FIFO */
4744 for (i = 0; i < 11; i++)
4745 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
4746 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
4747 if (val != 1) {
4748 BNX2X_ERR("clear of NIG failed\n");
4749 return -4;
4750 }
4751
4752 /* Reset and init BRB, PRS, NIG */
4753 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
4754 msleep(50);
4755 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
4756 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004757 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4758 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00004759#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004760 /* set NIC mode */
4761 REG_WR(bp, PRS_REG_NIC_MODE, 1);
4762#endif
4763
4764 /* Enable inputs of parser neighbor blocks */
4765 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
4766 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
4767 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004768 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004769
4770 DP(NETIF_MSG_HW, "done\n");
4771
4772 return 0; /* OK */
4773}
4774
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004775static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004776{
4777 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004778 if (CHIP_IS_E2(bp))
4779 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
4780 else
4781 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004782 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
4783 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004784 /*
4785 * mask read length error interrupts in brb for parser
4786 * (parsing unit and 'checksum and crc' unit)
4787 * these errors are legal (PU reads fixed length and CAC can cause
4788 * read length error on truncated packets)
4789 */
4790 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004791 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
4792 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
4793 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
4794 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
4795 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004796/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
4797/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004798 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
4799 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
4800 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004801/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
4802/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004803 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
4804 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
4805 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
4806 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004807/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
4808/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004809
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004810 if (CHIP_REV_IS_FPGA(bp))
4811 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004812 else if (CHIP_IS_E2(bp))
4813 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
4814 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
4815 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
4816 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
4817 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
4818 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004819 else
4820 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004821 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
4822 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
4823 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004824/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
4825/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004826 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
4827 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004828/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004829 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004830}
4831
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00004832static void bnx2x_reset_common(struct bnx2x *bp)
4833{
4834 /* reset_common */
4835 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
4836 0xd3ffff7f);
4837 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
4838}
4839
Eilon Greenstein573f2032009-08-12 08:24:14 +00004840static void bnx2x_init_pxp(struct bnx2x *bp)
4841{
4842 u16 devctl;
4843 int r_order, w_order;
4844
4845 pci_read_config_word(bp->pdev,
4846 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
4847 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
4848 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
4849 if (bp->mrrs == -1)
4850 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
4851 else {
4852 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
4853 r_order = bp->mrrs;
4854 }
4855
4856 bnx2x_init_pxp_arb(bp, r_order, w_order);
4857}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004858
4859static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
4860{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004861 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004862 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004863 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004864
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004865 if (BP_NOMCP(bp))
4866 return;
4867
4868 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004869 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
4870 SHARED_HW_CFG_FAN_FAILURE_MASK;
4871
4872 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
4873 is_required = 1;
4874
4875 /*
4876 * The fan failure mechanism is usually related to the PHY type since
4877 * the power consumption of the board is affected by the PHY. Currently,
4878 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
4879 */
4880 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
4881 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004882 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004883 bnx2x_fan_failure_det_req(
4884 bp,
4885 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004886 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004887 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004888 }
4889
4890 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
4891
4892 if (is_required == 0)
4893 return;
4894
4895 /* Fan failure is indicated by SPIO 5 */
4896 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
4897 MISC_REGISTERS_SPIO_INPUT_HI_Z);
4898
4899 /* set to active low mode */
4900 val = REG_RD(bp, MISC_REG_SPIO_INT);
4901 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004902 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004903 REG_WR(bp, MISC_REG_SPIO_INT, val);
4904
4905 /* enable interrupt to signal the IGU */
4906 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
4907 val |= (1 << MISC_REGISTERS_SPIO_5);
4908 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
4909}
4910
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004911static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
4912{
4913 u32 offset = 0;
4914
4915 if (CHIP_IS_E1(bp))
4916 return;
4917 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
4918 return;
4919
4920 switch (BP_ABS_FUNC(bp)) {
4921 case 0:
4922 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
4923 break;
4924 case 1:
4925 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
4926 break;
4927 case 2:
4928 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
4929 break;
4930 case 3:
4931 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
4932 break;
4933 case 4:
4934 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
4935 break;
4936 case 5:
4937 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
4938 break;
4939 case 6:
4940 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
4941 break;
4942 case 7:
4943 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
4944 break;
4945 default:
4946 return;
4947 }
4948
4949 REG_WR(bp, offset, pretend_func_num);
4950 REG_RD(bp, offset);
4951 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
4952}
4953
4954static void bnx2x_pf_disable(struct bnx2x *bp)
4955{
4956 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
4957 val &= ~IGU_PF_CONF_FUNC_EN;
4958
4959 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
4960 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
4961 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
4962}
4963
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004964static int bnx2x_init_hw_common(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004965{
4966 u32 val, i;
4967
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004968 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004969
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00004970 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004971 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
4972 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
4973
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004974 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004975 if (!CHIP_IS_E1(bp))
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004976 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_MF(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004977
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004978 if (CHIP_IS_E2(bp)) {
4979 u8 fid;
4980
4981 /**
4982 * 4-port mode or 2-port mode we need to turn of master-enable
4983 * for everyone, after that, turn it back on for self.
4984 * so, we disregard multi-function or not, and always disable
4985 * for all functions on the given path, this means 0,2,4,6 for
4986 * path 0 and 1,3,5,7 for path 1
4987 */
4988 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX*2; fid += 2) {
4989 if (fid == BP_ABS_FUNC(bp)) {
4990 REG_WR(bp,
4991 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
4992 1);
4993 continue;
4994 }
4995
4996 bnx2x_pretend_func(bp, fid);
4997 /* clear pf enable */
4998 bnx2x_pf_disable(bp);
4999 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5000 }
5001 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005002
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005003 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005004 if (CHIP_IS_E1(bp)) {
5005 /* enable HW interrupt from PXP on USDM overflow
5006 bit 16 on INT_MASK_0 */
5007 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005008 }
5009
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005010 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005011 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005012
5013#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005014 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5015 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5016 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5017 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5018 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005019 /* make sure this value is 0 */
5020 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005021
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005022/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5023 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5024 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5025 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5026 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005027#endif
5028
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005029 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5030
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005031 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5032 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005034 /* let the HW do it's magic ... */
5035 msleep(100);
5036 /* finish PXP init */
5037 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5038 if (val != 1) {
5039 BNX2X_ERR("PXP2 CFG failed\n");
5040 return -EBUSY;
5041 }
5042 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5043 if (val != 1) {
5044 BNX2X_ERR("PXP2 RD_INIT failed\n");
5045 return -EBUSY;
5046 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005048 /* Timers bug workaround E2 only. We need to set the entire ILT to
5049 * have entries with value "0" and valid bit on.
5050 * This needs to be done by the first PF that is loaded in a path
5051 * (i.e. common phase)
5052 */
5053 if (CHIP_IS_E2(bp)) {
5054 struct ilt_client_info ilt_cli;
5055 struct bnx2x_ilt ilt;
5056 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5057 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5058
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005059 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005060 ilt_cli.start = 0;
5061 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5062 ilt_cli.client_num = ILT_CLIENT_TM;
5063
5064 /* Step 1: set zeroes to all ilt page entries with valid bit on
5065 * Step 2: set the timers first/last ilt entry to point
5066 * to the entire range to prevent ILT range error for 3rd/4th
5067 * vnic (this code assumes existance of the vnic)
5068 *
5069 * both steps performed by call to bnx2x_ilt_client_init_op()
5070 * with dummy TM client
5071 *
5072 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5073 * and his brother are split registers
5074 */
5075 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5076 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5077 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5078
5079 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5080 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5081 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5082 }
5083
5084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005085 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5086 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005087
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005088 if (CHIP_IS_E2(bp)) {
5089 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5090 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
5091 bnx2x_init_block(bp, PGLUE_B_BLOCK, COMMON_STAGE);
5092
5093 bnx2x_init_block(bp, ATC_BLOCK, COMMON_STAGE);
5094
5095 /* let the HW do it's magic ... */
5096 do {
5097 msleep(200);
5098 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5099 } while (factor-- && (val != 1));
5100
5101 if (val != 1) {
5102 BNX2X_ERR("ATC_INIT failed\n");
5103 return -EBUSY;
5104 }
5105 }
5106
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005107 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005109 /* clean the DMAE memory */
5110 bp->dmae_ready = 1;
5111 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005112
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005113 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
5114 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
5115 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
5116 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005118 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5119 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5120 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5121 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5122
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005123 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005124
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005125 if (CHIP_MODE_IS_4_PORT(bp))
5126 bnx2x_init_block(bp, QM_4PORT_BLOCK, COMMON_STAGE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005127
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005128 /* QM queues pointers table */
5129 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00005130
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005131 /* soft reset pulse */
5132 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5133 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134
Michael Chan37b091b2009-10-10 13:46:55 +00005135#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005136 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005137#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005138
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005139 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005140 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
5141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005142 if (!CHIP_REV_IS_SLOW(bp)) {
5143 /* enable hw interrupt from doorbell Q */
5144 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5145 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005147 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005148 if (CHIP_MODE_IS_4_PORT(bp)) {
5149 REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD, 248);
5150 REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD, 328);
5151 }
5152
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005153 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005154 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00005155#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07005156 /* set NIC mode */
5157 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00005158#endif
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005159 if (!CHIP_IS_E1(bp))
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005160 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_MF_SD(bp));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005161
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005162 if (CHIP_IS_E2(bp)) {
5163 /* Bit-map indicating which L2 hdrs may appear after the
5164 basic Ethernet header */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005165 int has_ovlan = IS_MF_SD(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005166 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, (has_ovlan ? 7 : 6));
5167 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, (has_ovlan ? 1 : 0));
5168 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005169
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005170 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
5171 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
5172 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
5173 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174
Eilon Greensteinca003922009-08-12 22:53:28 -07005175 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5176 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5177 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5178 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005179
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005180 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
5181 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
5182 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
5183 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005184
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005185 if (CHIP_MODE_IS_4_PORT(bp))
5186 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, COMMON_STAGE);
5187
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005188 /* sync semi rtc */
5189 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5190 0x80000000);
5191 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5192 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005194 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
5195 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
5196 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005197
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005198 if (CHIP_IS_E2(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005199 int has_ovlan = IS_MF_SD(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005200 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, (has_ovlan ? 7 : 6));
5201 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, (has_ovlan ? 1 : 0));
5202 }
5203
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005204 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07005205 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
5206 REG_WR(bp, i, random32());
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005207
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005208 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005209#ifdef BCM_CNIC
5210 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
5211 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
5212 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
5213 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
5214 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
5215 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
5216 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
5217 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
5218 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
5219 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
5220#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005221 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005222
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005223 if (sizeof(union cdu_context) != 1024)
5224 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005225 dev_alert(&bp->pdev->dev, "please adjust the size "
5226 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00005227 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005228
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005229 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005230 val = (4 << 24) + (0 << 12) + 1024;
5231 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005232
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005233 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005234 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005235 /* enable context validation interrupt from CFC */
5236 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5237
5238 /* set the thresholds to prevent CFC/CDU race */
5239 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005240
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005241 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005242
5243 if (CHIP_IS_E2(bp) && BP_NOMCP(bp))
5244 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
5245
5246 bnx2x_init_block(bp, IGU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005247 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005249 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005250 /* Reset PCIE errors for debug */
5251 REG_WR(bp, 0x2814, 0xffffffff);
5252 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005254 if (CHIP_IS_E2(bp)) {
5255 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
5256 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
5257 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
5258 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
5259 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
5260 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
5261 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
5262 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
5263 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
5264 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
5265 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
5266 }
5267
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005268 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005269 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005270 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005271 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005273 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005274 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005275 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005276 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005277 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005278 if (CHIP_IS_E2(bp)) {
5279 /* Bit-map indicating which L2 hdrs may appear after the
5280 basic Ethernet header */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005281 REG_WR(bp, NIG_REG_P0_HDRS_AFTER_BASIC, (IS_MF_SD(bp) ? 7 : 6));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005282 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005284 if (CHIP_REV_IS_SLOW(bp))
5285 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005286
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005287 /* finish CFC init */
5288 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5289 if (val != 1) {
5290 BNX2X_ERR("CFC LL_INIT failed\n");
5291 return -EBUSY;
5292 }
5293 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5294 if (val != 1) {
5295 BNX2X_ERR("CFC AC_INIT failed\n");
5296 return -EBUSY;
5297 }
5298 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5299 if (val != 1) {
5300 BNX2X_ERR("CFC CAM_INIT failed\n");
5301 return -EBUSY;
5302 }
5303 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005304
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005305 if (CHIP_IS_E1(bp)) {
5306 /* read NIG statistic
5307 to see if this is our first up since powerup */
5308 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5309 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005310
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005311 /* do internal memory self test */
5312 if ((val == 0) && bnx2x_int_mem_test(bp)) {
5313 BNX2X_ERR("internal mem self test failed\n");
5314 return -EBUSY;
5315 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005317
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005318 bnx2x_setup_fan_failure_detection(bp);
5319
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005320 /* clear PXP2 attentions */
5321 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005323 bnx2x_enable_blocks_attention(bp);
5324 if (CHIP_PARITY_ENABLED(bp))
5325 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005326
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005327 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005328 /* In E2 2-PORT mode, same ext phy is used for the two paths */
5329 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) ||
5330 CHIP_IS_E1x(bp)) {
5331 u32 shmem_base[2], shmem2_base[2];
5332 shmem_base[0] = bp->common.shmem_base;
5333 shmem2_base[0] = bp->common.shmem2_base;
5334 if (CHIP_IS_E2(bp)) {
5335 shmem_base[1] =
5336 SHMEM2_RD(bp, other_shmem_base_addr);
5337 shmem2_base[1] =
5338 SHMEM2_RD(bp, other_shmem2_base_addr);
5339 }
5340 bnx2x_acquire_phy_lock(bp);
5341 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5342 bp->common.chip_id);
5343 bnx2x_release_phy_lock(bp);
5344 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005345 } else
5346 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5347
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005348 return 0;
5349}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005351static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005352{
5353 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005354 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00005355 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005356 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005357
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005358 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005359
5360 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005361
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005362 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005363 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07005364
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005365 /* Timers bug workaround: disables the pf_master bit in pglue at
5366 * common phase, we need to enable it here before any dmae access are
5367 * attempted. Therefore we manually added the enable-master to the
5368 * port phase (it also happens in the function phase)
5369 */
5370 if (CHIP_IS_E2(bp))
5371 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
5372
Eilon Greensteinca003922009-08-12 22:53:28 -07005373 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
5374 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
5375 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005376 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005377
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005378 /* QM cid (connection) count */
5379 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005380
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005381#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005382 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00005383 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
5384 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005385#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005386
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005387 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005388
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005389 if (CHIP_MODE_IS_4_PORT(bp))
5390 bnx2x_init_block(bp, QM_4PORT_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005391
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005392 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
5393 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
5394 if (CHIP_REV_IS_SLOW(bp) && CHIP_IS_E1(bp)) {
5395 /* no pause for emulation and FPGA */
5396 low = 0;
5397 high = 513;
5398 } else {
5399 if (IS_MF(bp))
5400 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5401 else if (bp->dev->mtu > 4096) {
5402 if (bp->flags & ONE_PORT_FLAG)
5403 low = 160;
5404 else {
5405 val = bp->dev->mtu;
5406 /* (24*1024 + val*4)/256 */
5407 low = 96 + (val/64) +
5408 ((val % 64) ? 1 : 0);
5409 }
5410 } else
5411 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5412 high = low + 56; /* 14*1024/256 */
5413 }
5414 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5415 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5416 }
5417
5418 if (CHIP_MODE_IS_4_PORT(bp)) {
5419 REG_WR(bp, BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 + port*8, 248);
5420 REG_WR(bp, BRB1_REG_PAUSE_0_XON_THRESHOLD_0 + port*8, 328);
5421 REG_WR(bp, (BP_PORT(bp) ? BRB1_REG_MAC_GUARANTIED_1 :
5422 BRB1_REG_MAC_GUARANTIED_0), 40);
5423 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00005424
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005425 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07005426
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005427 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005428 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005429 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005430 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005431
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005432 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
5433 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
5434 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
5435 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005436 if (CHIP_MODE_IS_4_PORT(bp))
5437 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005438
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005439 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005440 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005441
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005442 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005444 if (!CHIP_IS_E2(bp)) {
5445 /* configure PBF to work without PAUSE mtu 9000 */
5446 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005448 /* update threshold */
5449 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
5450 /* update init credit */
5451 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005453 /* probe changes */
5454 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
5455 udelay(50);
5456 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
5457 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005458
Michael Chan37b091b2009-10-10 13:46:55 +00005459#ifdef BCM_CNIC
5460 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005461#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005462 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005463 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005464
5465 if (CHIP_IS_E1(bp)) {
5466 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5467 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5468 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005469 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005470
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005471 bnx2x_init_block(bp, IGU_BLOCK, init_stage);
5472
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005473 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005474 /* init aeu_mask_attn_func_0/1:
5475 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5476 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5477 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005478 val = IS_MF(bp) ? 0xF7 : 0x7;
5479 /* Enable DCBX attention for all but E1 */
5480 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
5481 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005482
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005483 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005484 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005485 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005486 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005487 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005488
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005489 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005490
5491 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5492
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005493 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005494 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005495 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005496 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005497
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005498 if (CHIP_IS_E2(bp)) {
5499 val = 0;
5500 switch (bp->mf_mode) {
5501 case MULTI_FUNCTION_SD:
5502 val = 1;
5503 break;
5504 case MULTI_FUNCTION_SI:
5505 val = 2;
5506 break;
5507 }
5508
5509 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
5510 NIG_REG_LLH0_CLS_TYPE), val);
5511 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00005512 {
5513 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
5514 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
5515 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
5516 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005517 }
5518
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005519 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005520 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005521 if (bnx2x_fan_failure_det_req(bp, bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005522 bp->common.shmem2_base, port)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005523 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5524 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5525 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005526 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005527 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005528 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005529 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005531 return 0;
5532}
5533
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005534static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5535{
5536 int reg;
5537
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005538 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005539 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005540 else
5541 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005542
5543 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5544}
5545
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005546static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
5547{
5548 bnx2x_igu_clear_sb_gen(bp, idu_sb_id, true /*PF*/);
5549}
5550
5551static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
5552{
5553 u32 i, base = FUNC_ILT_BASE(func);
5554 for (i = base; i < base + ILT_PER_FUNC; i++)
5555 bnx2x_ilt_wr(bp, i, 0);
5556}
5557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005558static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005559{
5560 int port = BP_PORT(bp);
5561 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005562 struct bnx2x_ilt *ilt = BP_ILT(bp);
5563 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00005564 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00005565 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
5566 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005567
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005568 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005569
Eilon Greenstein8badd272009-02-12 08:36:15 +00005570 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005571 if (bp->common.int_block == INT_BLOCK_HC) {
5572 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
5573 val = REG_RD(bp, addr);
5574 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
5575 REG_WR(bp, addr, val);
5576 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00005577
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005578 ilt = BP_ILT(bp);
5579 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005580
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005581 for (i = 0; i < L2_ILT_LINES(bp); i++) {
5582 ilt->lines[cdu_ilt_start + i].page =
5583 bp->context.vcxt + (ILT_PAGE_CIDS * i);
5584 ilt->lines[cdu_ilt_start + i].page_mapping =
5585 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
5586 /* cdu ilt pages are allocated manually so there's no need to
5587 set the size */
5588 }
5589 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005590
Michael Chan37b091b2009-10-10 13:46:55 +00005591#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005592 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00005593
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 /* T1 hash bits value determines the T1 number of entries */
5595 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00005596#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005597
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005598#ifndef BCM_CNIC
5599 /* set NIC mode */
5600 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5601#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005602
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005603 if (CHIP_IS_E2(bp)) {
5604 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
5605
5606 /* Turn on a single ISR mode in IGU if driver is going to use
5607 * INT#x or MSI
5608 */
5609 if (!(bp->flags & USING_MSIX_FLAG))
5610 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
5611 /*
5612 * Timers workaround bug: function init part.
5613 * Need to wait 20msec after initializing ILT,
5614 * needed to make sure there are no requests in
5615 * one of the PXP internal queues with "old" ILT addresses
5616 */
5617 msleep(20);
5618 /*
5619 * Master enable - Due to WB DMAE writes performed before this
5620 * register is re-initialized as part of the regular function
5621 * init
5622 */
5623 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
5624 /* Enable the function in IGU */
5625 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
5626 }
5627
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005628 bp->dmae_ready = 1;
5629
5630 bnx2x_init_block(bp, PGLUE_B_BLOCK, FUNC0_STAGE + func);
5631
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005632 if (CHIP_IS_E2(bp))
5633 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
5634
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005635 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
5636 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
5637 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
5638 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
5639 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
5640 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
5641 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
5642 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
5643 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
5644
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005645 if (CHIP_IS_E2(bp)) {
5646 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_PATH_ID_OFFSET,
5647 BP_PATH(bp));
5648 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_PATH_ID_OFFSET,
5649 BP_PATH(bp));
5650 }
5651
5652 if (CHIP_MODE_IS_4_PORT(bp))
5653 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, FUNC0_STAGE + func);
5654
5655 if (CHIP_IS_E2(bp))
5656 REG_WR(bp, QM_REG_PF_EN, 1);
5657
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005658 bnx2x_init_block(bp, QM_BLOCK, FUNC0_STAGE + func);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005659
5660 if (CHIP_MODE_IS_4_PORT(bp))
5661 bnx2x_init_block(bp, QM_4PORT_BLOCK, FUNC0_STAGE + func);
5662
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005663 bnx2x_init_block(bp, TIMERS_BLOCK, FUNC0_STAGE + func);
5664 bnx2x_init_block(bp, DQ_BLOCK, FUNC0_STAGE + func);
5665 bnx2x_init_block(bp, BRB1_BLOCK, FUNC0_STAGE + func);
5666 bnx2x_init_block(bp, PRS_BLOCK, FUNC0_STAGE + func);
5667 bnx2x_init_block(bp, TSDM_BLOCK, FUNC0_STAGE + func);
5668 bnx2x_init_block(bp, CSDM_BLOCK, FUNC0_STAGE + func);
5669 bnx2x_init_block(bp, USDM_BLOCK, FUNC0_STAGE + func);
5670 bnx2x_init_block(bp, XSDM_BLOCK, FUNC0_STAGE + func);
5671 bnx2x_init_block(bp, UPB_BLOCK, FUNC0_STAGE + func);
5672 bnx2x_init_block(bp, XPB_BLOCK, FUNC0_STAGE + func);
5673 bnx2x_init_block(bp, PBF_BLOCK, FUNC0_STAGE + func);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005674 if (CHIP_IS_E2(bp))
5675 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
5676
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005677 bnx2x_init_block(bp, CDU_BLOCK, FUNC0_STAGE + func);
5678
5679 bnx2x_init_block(bp, CFC_BLOCK, FUNC0_STAGE + func);
5680
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005681 if (CHIP_IS_E2(bp))
5682 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
5683
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005684 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005685 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005686 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005687 }
5688
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005689 bnx2x_init_block(bp, MISC_AEU_BLOCK, FUNC0_STAGE + func);
5690
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005691 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005692 if (bp->common.int_block == INT_BLOCK_HC) {
5693 if (CHIP_IS_E1H(bp)) {
5694 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5695
5696 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5697 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5698 }
5699 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
5700
5701 } else {
5702 int num_segs, sb_idx, prod_offset;
5703
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005704 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5705
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005706 if (CHIP_IS_E2(bp)) {
5707 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
5708 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
5709 }
5710
5711 bnx2x_init_block(bp, IGU_BLOCK, FUNC0_STAGE + func);
5712
5713 if (CHIP_IS_E2(bp)) {
5714 int dsb_idx = 0;
5715 /**
5716 * Producer memory:
5717 * E2 mode: address 0-135 match to the mapping memory;
5718 * 136 - PF0 default prod; 137 - PF1 default prod;
5719 * 138 - PF2 default prod; 139 - PF3 default prod;
5720 * 140 - PF0 attn prod; 141 - PF1 attn prod;
5721 * 142 - PF2 attn prod; 143 - PF3 attn prod;
5722 * 144-147 reserved.
5723 *
5724 * E1.5 mode - In backward compatible mode;
5725 * for non default SB; each even line in the memory
5726 * holds the U producer and each odd line hold
5727 * the C producer. The first 128 producers are for
5728 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
5729 * producers are for the DSB for each PF.
5730 * Each PF has five segments: (the order inside each
5731 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
5732 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
5733 * 144-147 attn prods;
5734 */
5735 /* non-default-status-blocks */
5736 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
5737 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
5738 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
5739 prod_offset = (bp->igu_base_sb + sb_idx) *
5740 num_segs;
5741
5742 for (i = 0; i < num_segs; i++) {
5743 addr = IGU_REG_PROD_CONS_MEMORY +
5744 (prod_offset + i) * 4;
5745 REG_WR(bp, addr, 0);
5746 }
5747 /* send consumer update with value 0 */
5748 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
5749 USTORM_ID, 0, IGU_INT_NOP, 1);
5750 bnx2x_igu_clear_sb(bp,
5751 bp->igu_base_sb + sb_idx);
5752 }
5753
5754 /* default-status-blocks */
5755 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
5756 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
5757
5758 if (CHIP_MODE_IS_4_PORT(bp))
5759 dsb_idx = BP_FUNC(bp);
5760 else
5761 dsb_idx = BP_E1HVN(bp);
5762
5763 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
5764 IGU_BC_BASE_DSB_PROD + dsb_idx :
5765 IGU_NORM_BASE_DSB_PROD + dsb_idx);
5766
5767 for (i = 0; i < (num_segs * E1HVN_MAX);
5768 i += E1HVN_MAX) {
5769 addr = IGU_REG_PROD_CONS_MEMORY +
5770 (prod_offset + i)*4;
5771 REG_WR(bp, addr, 0);
5772 }
5773 /* send consumer update with 0 */
5774 if (CHIP_INT_MODE_IS_BC(bp)) {
5775 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5776 USTORM_ID, 0, IGU_INT_NOP, 1);
5777 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5778 CSTORM_ID, 0, IGU_INT_NOP, 1);
5779 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5780 XSTORM_ID, 0, IGU_INT_NOP, 1);
5781 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5782 TSTORM_ID, 0, IGU_INT_NOP, 1);
5783 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5784 ATTENTION_ID, 0, IGU_INT_NOP, 1);
5785 } else {
5786 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5787 USTORM_ID, 0, IGU_INT_NOP, 1);
5788 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5789 ATTENTION_ID, 0, IGU_INT_NOP, 1);
5790 }
5791 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
5792
5793 /* !!! these should become driver const once
5794 rf-tool supports split-68 const */
5795 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
5796 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
5797 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
5798 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
5799 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
5800 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
5801 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005802 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005803
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005804 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005805 REG_WR(bp, 0x2114, 0xffffffff);
5806 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005807
5808 bnx2x_init_block(bp, EMAC0_BLOCK, FUNC0_STAGE + func);
5809 bnx2x_init_block(bp, EMAC1_BLOCK, FUNC0_STAGE + func);
5810 bnx2x_init_block(bp, DBU_BLOCK, FUNC0_STAGE + func);
5811 bnx2x_init_block(bp, DBG_BLOCK, FUNC0_STAGE + func);
5812 bnx2x_init_block(bp, MCP_BLOCK, FUNC0_STAGE + func);
5813 bnx2x_init_block(bp, DMAE_BLOCK, FUNC0_STAGE + func);
5814
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00005815 if (CHIP_IS_E1x(bp)) {
5816 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
5817 main_mem_base = HC_REG_MAIN_MEMORY +
5818 BP_PORT(bp) * (main_mem_size * 4);
5819 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
5820 main_mem_width = 8;
5821
5822 val = REG_RD(bp, main_mem_prty_clr);
5823 if (val)
5824 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
5825 "block during "
5826 "function init (0x%x)!\n", val);
5827
5828 /* Clear "false" parity errors in MSI-X table */
5829 for (i = main_mem_base;
5830 i < main_mem_base + main_mem_size * 4;
5831 i += main_mem_width) {
5832 bnx2x_read_dmae(bp, i, main_mem_width / 4);
5833 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
5834 i, main_mem_width / 4);
5835 }
5836 /* Clear HC parity attention */
5837 REG_RD(bp, main_mem_prty_clr);
5838 }
5839
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005840 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005841
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005842 return 0;
5843}
5844
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005845int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005846{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005847 int rc = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005848
5849 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005850 BP_ABS_FUNC(bp), load_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005851
5852 bp->dmae_ready = 0;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005853 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein54016b22009-08-12 08:23:48 +00005854 rc = bnx2x_gunzip_init(bp);
5855 if (rc)
5856 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005857
5858 switch (load_code) {
5859 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005860 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005861 rc = bnx2x_init_hw_common(bp, load_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005862 if (rc)
5863 goto init_hw_err;
5864 /* no break */
5865
5866 case FW_MSG_CODE_DRV_LOAD_PORT:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005867 rc = bnx2x_init_hw_port(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005868 if (rc)
5869 goto init_hw_err;
5870 /* no break */
5871
5872 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873 rc = bnx2x_init_hw_func(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005874 if (rc)
5875 goto init_hw_err;
5876 break;
5877
5878 default:
5879 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5880 break;
5881 }
5882
5883 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005884 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005885
5886 bp->fw_drv_pulse_wr_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005887 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005888 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00005889 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
5890 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005891
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005892init_hw_err:
5893 bnx2x_gunzip_end(bp);
5894
5895 return rc;
5896}
5897
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005898void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005899{
5900
5901#define BNX2X_PCI_FREE(x, y, size) \
5902 do { \
5903 if (x) { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005904 dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005905 x = NULL; \
5906 y = 0; \
5907 } \
5908 } while (0)
5909
5910#define BNX2X_FREE(x) \
5911 do { \
5912 if (x) { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005913 kfree((void *)x); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005914 x = NULL; \
5915 } \
5916 } while (0)
5917
5918 int i;
5919
5920 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005921 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005922 for_each_queue(bp, i) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005923#ifdef BCM_CNIC
5924 /* FCoE client uses default status block */
5925 if (IS_FCOE_IDX(i)) {
5926 union host_hc_status_block *sb =
5927 &bnx2x_fp(bp, i, status_blk);
5928 memset(sb, 0, sizeof(union host_hc_status_block));
5929 bnx2x_fp(bp, i, status_blk_mapping) = 0;
5930 } else {
5931#endif
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005932 /* status blocks */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005933 if (CHIP_IS_E2(bp))
5934 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk.e2_sb),
5935 bnx2x_fp(bp, i, status_blk_mapping),
5936 sizeof(struct host_hc_status_block_e2));
5937 else
5938 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk.e1x_sb),
5939 bnx2x_fp(bp, i, status_blk_mapping),
5940 sizeof(struct host_hc_status_block_e1x));
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005941#ifdef BCM_CNIC
5942 }
5943#endif
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005944 }
5945 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005946 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005947
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005948 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005949 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
5950 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
5951 bnx2x_fp(bp, i, rx_desc_mapping),
5952 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5953
5954 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
5955 bnx2x_fp(bp, i, rx_comp_mapping),
5956 sizeof(struct eth_fast_path_rx_cqe) *
5957 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005959 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07005960 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005961 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
5962 bnx2x_fp(bp, i, rx_sge_mapping),
5963 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
5964 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005965 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005966 for_each_tx_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005967
5968 /* fastpath tx rings: tx_buf tx_desc */
5969 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
5970 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
5971 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07005972 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005973 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974 /* end of fastpath */
5975
5976 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005977 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005978
5979 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005980 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005981
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005982 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
5983 bp->context.size);
5984
5985 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
5986
5987 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005988
Michael Chan37b091b2009-10-10 13:46:55 +00005989#ifdef BCM_CNIC
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005990 if (CHIP_IS_E2(bp))
5991 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
5992 sizeof(struct host_hc_status_block_e2));
5993 else
5994 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
5995 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005996
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005997 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005998#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005999
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006000 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006001
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006002 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6003 BCM_PAGE_SIZE * NUM_EQ_PAGES);
6004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006005#undef BNX2X_PCI_FREE
6006#undef BNX2X_KFREE
6007}
6008
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006009static inline void set_sb_shortcuts(struct bnx2x *bp, int index)
6010{
6011 union host_hc_status_block status_blk = bnx2x_fp(bp, index, status_blk);
6012 if (CHIP_IS_E2(bp)) {
6013 bnx2x_fp(bp, index, sb_index_values) =
6014 (__le16 *)status_blk.e2_sb->sb.index_values;
6015 bnx2x_fp(bp, index, sb_running_index) =
6016 (__le16 *)status_blk.e2_sb->sb.running_index;
6017 } else {
6018 bnx2x_fp(bp, index, sb_index_values) =
6019 (__le16 *)status_blk.e1x_sb->sb.index_values;
6020 bnx2x_fp(bp, index, sb_running_index) =
6021 (__le16 *)status_blk.e1x_sb->sb.running_index;
6022 }
6023}
6024
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006025int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006026{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006027#define BNX2X_PCI_ALLOC(x, y, size) \
6028 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006029 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006030 if (x == NULL) \
6031 goto alloc_mem_err; \
6032 memset(x, 0, size); \
6033 } while (0)
6034
6035#define BNX2X_ALLOC(x, size) \
6036 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006037 x = kzalloc(size, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006038 if (x == NULL) \
6039 goto alloc_mem_err; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006040 } while (0)
6041
6042 int i;
6043
6044 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006045 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006046 for_each_queue(bp, i) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006047 union host_hc_status_block *sb = &bnx2x_fp(bp, i, status_blk);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006048 bnx2x_fp(bp, i, bp) = bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006049 /* status blocks */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006050#ifdef BCM_CNIC
6051 if (!IS_FCOE_IDX(i)) {
6052#endif
6053 if (CHIP_IS_E2(bp))
6054 BNX2X_PCI_ALLOC(sb->e2_sb,
6055 &bnx2x_fp(bp, i, status_blk_mapping),
6056 sizeof(struct host_hc_status_block_e2));
6057 else
6058 BNX2X_PCI_ALLOC(sb->e1x_sb,
6059 &bnx2x_fp(bp, i, status_blk_mapping),
6060 sizeof(struct host_hc_status_block_e1x));
6061#ifdef BCM_CNIC
6062 }
6063#endif
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006064 set_sb_shortcuts(bp, i);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006065 }
6066 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00006067 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006068
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006069 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6071 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6072 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6073 &bnx2x_fp(bp, i, rx_desc_mapping),
6074 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6075
6076 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6077 &bnx2x_fp(bp, i, rx_comp_mapping),
6078 sizeof(struct eth_fast_path_rx_cqe) *
6079 NUM_RCQ_BD);
6080
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006081 /* SGE ring */
6082 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6083 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6084 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6085 &bnx2x_fp(bp, i, rx_sge_mapping),
6086 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006087 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006088 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00006089 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006090
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006091 /* fastpath tx rings: tx_buf tx_desc */
6092 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6093 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6094 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6095 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006096 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006097 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006098 /* end of fastpath */
6099
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006100#ifdef BCM_CNIC
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006101 if (CHIP_IS_E2(bp))
6102 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6103 sizeof(struct host_hc_status_block_e2));
6104 else
6105 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6106 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006107
6108 /* allocate searcher T2 table */
6109 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6110#endif
6111
6112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006114 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006115
6116 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6117 sizeof(struct bnx2x_slowpath));
6118
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006119 bp->context.size = sizeof(union cdu_context) * bp->l2_cid_count;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006120
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006121 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6122 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006123
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006124 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006125
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006126 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6127 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006128
6129 /* Slow path ring */
6130 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6131
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006132 /* EQ */
6133 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6134 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006135 return 0;
6136
6137alloc_mem_err:
6138 bnx2x_free_mem(bp);
6139 return -ENOMEM;
6140
6141#undef BNX2X_PCI_ALLOC
6142#undef BNX2X_ALLOC
6143}
6144
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145/*
6146 * Init service functions
6147 */
stephen hemminger8d962862010-10-21 07:50:56 +00006148static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6149 int *state_p, int flags);
6150
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006151int bnx2x_func_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006152{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006153 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_START, 0, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006154
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006155 /* Wait for completion */
6156 return bnx2x_wait_ramrod(bp, BNX2X_STATE_FUNC_STARTED, 0, &(bp->state),
6157 WAIT_RAMROD_COMMON);
6158}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006159
stephen hemminger8d962862010-10-21 07:50:56 +00006160static int bnx2x_func_stop(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006161{
6162 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_STOP, 0, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006163
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006164 /* Wait for completion */
6165 return bnx2x_wait_ramrod(bp, BNX2X_STATE_CLOSING_WAIT4_UNLOAD,
6166 0, &(bp->state), WAIT_RAMROD_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006167}
6168
Michael Chane665bfda52009-10-10 13:46:54 +00006169/**
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006170 * Sets a MAC in a CAM for a few L2 Clients for E1x chips
Michael Chane665bfda52009-10-10 13:46:54 +00006171 *
6172 * @param bp driver descriptor
6173 * @param set set or clear an entry (1 or 0)
6174 * @param mac pointer to a buffer containing a MAC
6175 * @param cl_bit_vec bit vector of clients to register a MAC for
6176 * @param cam_offset offset in a CAM to use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006177 * @param is_bcast is the set MAC a broadcast address (for E1 only)
Michael Chane665bfda52009-10-10 13:46:54 +00006178 */
Joe Perches215faf92010-12-21 02:16:10 -08006179static void bnx2x_set_mac_addr_gen(struct bnx2x *bp, int set, const u8 *mac,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006180 u32 cl_bit_vec, u8 cam_offset,
6181 u8 is_bcast)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006182{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006183 struct mac_configuration_cmd *config =
6184 (struct mac_configuration_cmd *)bnx2x_sp(bp, mac_config);
6185 int ramrod_flags = WAIT_RAMROD_COMMON;
6186
6187 bp->set_mac_pending = 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006188
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006189 config->hdr.length = 1;
Michael Chane665bfda52009-10-10 13:46:54 +00006190 config->hdr.offset = cam_offset;
6191 config->hdr.client_id = 0xff;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006192 /* Mark the single MAC configuration ramrod as opposed to a
6193 * UC/MC list configuration).
6194 */
6195 config->hdr.echo = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006196
6197 /* primary MAC */
6198 config->config_table[0].msb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00006199 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006200 config->config_table[0].middle_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00006201 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006202 config->config_table[0].lsb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00006203 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07006204 config->config_table[0].clients_bit_vector =
Michael Chane665bfda52009-10-10 13:46:54 +00006205 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006206 config->config_table[0].vlan_id = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006207 config->config_table[0].pf_id = BP_FUNC(bp);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006208 if (set)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006209 SET_FLAG(config->config_table[0].flags,
6210 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6211 T_ETH_MAC_COMMAND_SET);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006212 else
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006213 SET_FLAG(config->config_table[0].flags,
6214 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6215 T_ETH_MAC_COMMAND_INVALIDATE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006216
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006217 if (is_bcast)
6218 SET_FLAG(config->config_table[0].flags,
6219 MAC_CONFIGURATION_ENTRY_BROADCAST, 1);
6220
6221 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) PF_ID %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006222 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006223 config->config_table[0].msb_mac_addr,
6224 config->config_table[0].middle_mac_addr,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006225 config->config_table[0].lsb_mac_addr, BP_FUNC(bp), cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006226
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006227 mb();
6228
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006229 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006230 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006231 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 1);
6232
6233 /* Wait for a completion */
6234 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006235}
6236
stephen hemminger8d962862010-10-21 07:50:56 +00006237static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6238 int *state_p, int flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006239{
6240 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006241 int cnt = 5000;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006242 u8 poll = flags & WAIT_RAMROD_POLL;
6243 u8 common = flags & WAIT_RAMROD_COMMON;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006244
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006245 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6246 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247
6248 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006249 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006250 if (poll) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006251 if (common)
6252 bnx2x_eq_int(bp);
6253 else {
6254 bnx2x_rx_int(bp->fp, 10);
6255 /* if index is different from 0
6256 * the reply for some commands will
6257 * be on the non default queue
6258 */
6259 if (idx)
6260 bnx2x_rx_int(&bp->fp[idx], 10);
6261 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006262 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006263
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006264 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006265 if (*state_p == state) {
6266#ifdef BNX2X_STOP_ON_ERROR
6267 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
6268#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006269 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006270 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006271
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006272 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00006273
6274 if (bp->panic)
6275 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276 }
6277
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006278 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006279 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6280 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006281#ifdef BNX2X_STOP_ON_ERROR
6282 bnx2x_panic();
6283#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006284
Eliezer Tamir49d66772008-02-28 11:53:13 -08006285 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006286}
6287
stephen hemminger8d962862010-10-21 07:50:56 +00006288static u8 bnx2x_e1h_cam_offset(struct bnx2x *bp, u8 rel_offset)
Michael Chane665bfda52009-10-10 13:46:54 +00006289{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006290 if (CHIP_IS_E1H(bp))
6291 return E1H_FUNC_MAX * rel_offset + BP_FUNC(bp);
6292 else if (CHIP_MODE_IS_4_PORT(bp))
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006293 return E2_FUNC_MAX * rel_offset + BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006294 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006295 return E2_FUNC_MAX * rel_offset + BP_VN(bp);
Michael Chane665bfda52009-10-10 13:46:54 +00006296}
6297
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006298/**
6299 * LLH CAM line allocations: currently only iSCSI and ETH macs are
6300 * relevant. In addition, current implementation is tuned for a
6301 * single ETH MAC.
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006302 */
6303enum {
6304 LLH_CAM_ISCSI_ETH_LINE = 0,
6305 LLH_CAM_ETH_LINE,
6306 LLH_CAM_MAX_PF_LINE = NIG_REG_LLH1_FUNC_MEM_SIZE
6307};
6308
6309static void bnx2x_set_mac_in_nig(struct bnx2x *bp,
6310 int set,
6311 unsigned char *dev_addr,
6312 int index)
6313{
6314 u32 wb_data[2];
6315 u32 mem_offset, ena_offset, mem_index;
6316 /**
6317 * indexes mapping:
6318 * 0..7 - goes to MEM
6319 * 8..15 - goes to MEM2
6320 */
6321
6322 if (!IS_MF_SI(bp) || index > LLH_CAM_MAX_PF_LINE)
6323 return;
6324
6325 /* calculate memory start offset according to the mapping
6326 * and index in the memory */
6327 if (index < NIG_LLH_FUNC_MEM_MAX_OFFSET) {
6328 mem_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM :
6329 NIG_REG_LLH0_FUNC_MEM;
6330 ena_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM_ENABLE :
6331 NIG_REG_LLH0_FUNC_MEM_ENABLE;
6332 mem_index = index;
6333 } else {
6334 mem_offset = BP_PORT(bp) ? NIG_REG_P1_LLH_FUNC_MEM2 :
6335 NIG_REG_P0_LLH_FUNC_MEM2;
6336 ena_offset = BP_PORT(bp) ? NIG_REG_P1_LLH_FUNC_MEM2_ENABLE :
6337 NIG_REG_P0_LLH_FUNC_MEM2_ENABLE;
6338 mem_index = index - NIG_LLH_FUNC_MEM_MAX_OFFSET;
6339 }
6340
6341 if (set) {
6342 /* LLH_FUNC_MEM is a u64 WB register */
6343 mem_offset += 8*mem_index;
6344
6345 wb_data[0] = ((dev_addr[2] << 24) | (dev_addr[3] << 16) |
6346 (dev_addr[4] << 8) | dev_addr[5]);
6347 wb_data[1] = ((dev_addr[0] << 8) | dev_addr[1]);
6348
6349 REG_WR_DMAE(bp, mem_offset, wb_data, 2);
6350 }
6351
6352 /* enable/disable the entry */
6353 REG_WR(bp, ena_offset + 4*mem_index, set);
6354
6355}
6356
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006357void bnx2x_set_eth_mac(struct bnx2x *bp, int set)
Michael Chane665bfda52009-10-10 13:46:54 +00006358{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006359 u8 cam_offset = (CHIP_IS_E1(bp) ? (BP_PORT(bp) ? 32 : 0) :
6360 bnx2x_e1h_cam_offset(bp, CAM_ETH_LINE));
6361
6362 /* networking MAC */
6363 bnx2x_set_mac_addr_gen(bp, set, bp->dev->dev_addr,
6364 (1 << bp->fp->cl_id), cam_offset , 0);
6365
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006366 bnx2x_set_mac_in_nig(bp, set, bp->dev->dev_addr, LLH_CAM_ETH_LINE);
6367
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006368 if (CHIP_IS_E1(bp)) {
6369 /* broadcast MAC */
Joe Perches215faf92010-12-21 02:16:10 -08006370 static const u8 bcast[ETH_ALEN] = {
6371 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
6372 };
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006373 bnx2x_set_mac_addr_gen(bp, set, bcast, 0, cam_offset + 1, 1);
6374 }
6375}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006376
6377static inline u8 bnx2x_e1_cam_mc_offset(struct bnx2x *bp)
6378{
6379 return CHIP_REV_IS_SLOW(bp) ?
6380 (BNX2X_MAX_EMUL_MULTI * (1 + BP_PORT(bp))) :
6381 (BNX2X_MAX_MULTICAST * (1 + BP_PORT(bp)));
6382}
6383
6384/* set mc list, do not wait as wait implies sleep and
6385 * set_rx_mode can be invoked from non-sleepable context.
6386 *
6387 * Instead we use the same ramrod data buffer each time we need
6388 * to configure a list of addresses, and use the fact that the
6389 * list of MACs is changed in an incremental way and that the
6390 * function is called under the netif_addr_lock. A temporary
6391 * inconsistent CAM configuration (possible in case of a very fast
6392 * sequence of add/del/add on the host side) will shortly be
6393 * restored by the handler of the last ramrod.
6394 */
6395static int bnx2x_set_e1_mc_list(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006396{
6397 int i = 0, old;
6398 struct net_device *dev = bp->dev;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006399 u8 offset = bnx2x_e1_cam_mc_offset(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006400 struct netdev_hw_addr *ha;
6401 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, mcast_config);
6402 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, mcast_config);
6403
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006404 if (netdev_mc_count(dev) > BNX2X_MAX_MULTICAST)
6405 return -EINVAL;
6406
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006407 netdev_for_each_mc_addr(ha, dev) {
6408 /* copy mac */
6409 config_cmd->config_table[i].msb_mac_addr =
6410 swab16(*(u16 *)&bnx2x_mc_addr(ha)[0]);
6411 config_cmd->config_table[i].middle_mac_addr =
6412 swab16(*(u16 *)&bnx2x_mc_addr(ha)[2]);
6413 config_cmd->config_table[i].lsb_mac_addr =
6414 swab16(*(u16 *)&bnx2x_mc_addr(ha)[4]);
6415
6416 config_cmd->config_table[i].vlan_id = 0;
6417 config_cmd->config_table[i].pf_id = BP_FUNC(bp);
6418 config_cmd->config_table[i].clients_bit_vector =
6419 cpu_to_le32(1 << BP_L_ID(bp));
6420
6421 SET_FLAG(config_cmd->config_table[i].flags,
6422 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6423 T_ETH_MAC_COMMAND_SET);
6424
6425 DP(NETIF_MSG_IFUP,
6426 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
6427 config_cmd->config_table[i].msb_mac_addr,
6428 config_cmd->config_table[i].middle_mac_addr,
6429 config_cmd->config_table[i].lsb_mac_addr);
6430 i++;
6431 }
6432 old = config_cmd->hdr.length;
6433 if (old > i) {
6434 for (; i < old; i++) {
6435 if (CAM_IS_INVALID(config_cmd->
6436 config_table[i])) {
6437 /* already invalidated */
6438 break;
6439 }
6440 /* invalidate */
6441 SET_FLAG(config_cmd->config_table[i].flags,
6442 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6443 T_ETH_MAC_COMMAND_INVALIDATE);
6444 }
6445 }
6446
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006447 wmb();
6448
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006449 config_cmd->hdr.length = i;
6450 config_cmd->hdr.offset = offset;
6451 config_cmd->hdr.client_id = 0xff;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006452 /* Mark that this ramrod doesn't use bp->set_mac_pending for
6453 * synchronization.
6454 */
6455 config_cmd->hdr.echo = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006456
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006457 mb();
Michael Chane665bfda52009-10-10 13:46:54 +00006458
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006459 return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006460 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
6461}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006462
6463void bnx2x_invalidate_e1_mc_list(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006464{
6465 int i;
6466 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, mcast_config);
6467 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, mcast_config);
6468 int ramrod_flags = WAIT_RAMROD_COMMON;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006469 u8 offset = bnx2x_e1_cam_mc_offset(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006470
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006471 for (i = 0; i < BNX2X_MAX_MULTICAST; i++)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006472 SET_FLAG(config_cmd->config_table[i].flags,
6473 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6474 T_ETH_MAC_COMMAND_INVALIDATE);
6475
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006476 wmb();
6477
6478 config_cmd->hdr.length = BNX2X_MAX_MULTICAST;
6479 config_cmd->hdr.offset = offset;
6480 config_cmd->hdr.client_id = 0xff;
6481 /* We'll wait for a completion this time... */
6482 config_cmd->hdr.echo = 1;
6483
6484 bp->set_mac_pending = 1;
6485
6486 mb();
6487
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006488 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
6489 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
Michael Chane665bfda52009-10-10 13:46:54 +00006490
6491 /* Wait for a completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006492 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending,
6493 ramrod_flags);
6494
Michael Chane665bfda52009-10-10 13:46:54 +00006495}
6496
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006497/* Accept one or more multicasts */
6498static int bnx2x_set_e1h_mc_list(struct bnx2x *bp)
6499{
6500 struct net_device *dev = bp->dev;
6501 struct netdev_hw_addr *ha;
6502 u32 mc_filter[MC_HASH_SIZE];
6503 u32 crc, bit, regidx;
6504 int i;
6505
6506 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
6507
6508 netdev_for_each_mc_addr(ha, dev) {
6509 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
6510 bnx2x_mc_addr(ha));
6511
6512 crc = crc32c_le(0, bnx2x_mc_addr(ha),
6513 ETH_ALEN);
6514 bit = (crc >> 24) & 0xff;
6515 regidx = bit >> 5;
6516 bit &= 0x1f;
6517 mc_filter[regidx] |= (1 << bit);
6518 }
6519
6520 for (i = 0; i < MC_HASH_SIZE; i++)
6521 REG_WR(bp, MC_HASH_OFFSET(bp, i),
6522 mc_filter[i]);
6523
6524 return 0;
6525}
6526
6527void bnx2x_invalidate_e1h_mc_list(struct bnx2x *bp)
6528{
6529 int i;
6530
6531 for (i = 0; i < MC_HASH_SIZE; i++)
6532 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
6533}
6534
Michael Chan993ac7b2009-10-10 13:46:56 +00006535#ifdef BCM_CNIC
6536/**
6537 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
6538 * MAC(s). This function will wait until the ramdord completion
6539 * returns.
6540 *
6541 * @param bp driver handle
6542 * @param set set or clear the CAM entry
6543 *
6544 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
6545 */
stephen hemminger8d962862010-10-21 07:50:56 +00006546static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
Michael Chan993ac7b2009-10-10 13:46:56 +00006547{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006548 u8 cam_offset = (CHIP_IS_E1(bp) ? ((BP_PORT(bp) ? 32 : 0) + 2) :
6549 bnx2x_e1h_cam_offset(bp, CAM_ISCSI_ETH_LINE));
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006550 u32 iscsi_l2_cl_id = BNX2X_ISCSI_ETH_CL_ID +
6551 BP_E1HVN(bp) * NONE_ETH_CONTEXT_USE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006552 u32 cl_bit_vec = (1 << iscsi_l2_cl_id);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006553 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
Michael Chan993ac7b2009-10-10 13:46:56 +00006554
6555 /* Send a SET_MAC ramrod */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006556 bnx2x_set_mac_addr_gen(bp, set, iscsi_mac, cl_bit_vec,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006557 cam_offset, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006558
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006559 bnx2x_set_mac_in_nig(bp, set, iscsi_mac, LLH_CAM_ISCSI_ETH_LINE);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006560
6561 return 0;
6562}
6563
6564/**
6565 * Set FCoE L2 MAC(s) at the next enties in the CAM after the
6566 * ETH MAC(s). This function will wait until the ramdord
6567 * completion returns.
6568 *
6569 * @param bp driver handle
6570 * @param set set or clear the CAM entry
6571 *
6572 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
6573 */
6574int bnx2x_set_fip_eth_mac_addr(struct bnx2x *bp, int set)
6575{
6576 u32 cl_bit_vec = (1 << bnx2x_fcoe(bp, cl_id));
6577 /**
6578 * CAM allocation for E1H
6579 * eth unicasts: by func number
6580 * iscsi: by func number
6581 * fip unicast: by func number
6582 * fip multicast: by func number
6583 */
6584 bnx2x_set_mac_addr_gen(bp, set, bp->fip_mac,
6585 cl_bit_vec, bnx2x_e1h_cam_offset(bp, CAM_FIP_ETH_LINE), 0);
6586
6587 return 0;
6588}
6589
6590int bnx2x_set_all_enode_macs(struct bnx2x *bp, int set)
6591{
6592 u32 cl_bit_vec = (1 << bnx2x_fcoe(bp, cl_id));
6593
6594 /**
6595 * CAM allocation for E1H
6596 * eth unicasts: by func number
6597 * iscsi: by func number
6598 * fip unicast: by func number
6599 * fip multicast: by func number
6600 */
6601 bnx2x_set_mac_addr_gen(bp, set, ALL_ENODE_MACS, cl_bit_vec,
6602 bnx2x_e1h_cam_offset(bp, CAM_FIP_MCAST_LINE), 0);
6603
Michael Chan993ac7b2009-10-10 13:46:56 +00006604 return 0;
6605}
6606#endif
6607
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006608static void bnx2x_fill_cl_init_data(struct bnx2x *bp,
6609 struct bnx2x_client_init_params *params,
6610 u8 activate,
6611 struct client_init_ramrod_data *data)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006613 /* Clear the buffer */
6614 memset(data, 0, sizeof(*data));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006615
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006616 /* general */
6617 data->general.client_id = params->rxq_params.cl_id;
6618 data->general.statistics_counter_id = params->rxq_params.stat_id;
6619 data->general.statistics_en_flg =
6620 (params->rxq_params.flags & QUEUE_FLG_STATS) ? 1 : 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006621 data->general.is_fcoe_flg =
6622 (params->ramrod_params.flags & CLIENT_IS_FCOE) ? 1 : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006623 data->general.activate_flg = activate;
6624 data->general.sp_client_id = params->rxq_params.spcl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006625
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006626 /* Rx data */
6627 data->rx.tpa_en_flg =
6628 (params->rxq_params.flags & QUEUE_FLG_TPA) ? 1 : 0;
6629 data->rx.vmqueue_mode_en_flg = 0;
6630 data->rx.cache_line_alignment_log_size =
6631 params->rxq_params.cache_line_log;
6632 data->rx.enable_dynamic_hc =
6633 (params->rxq_params.flags & QUEUE_FLG_DHC) ? 1 : 0;
6634 data->rx.max_sges_for_packet = params->rxq_params.max_sges_pkt;
6635 data->rx.client_qzone_id = params->rxq_params.cl_qzone_id;
6636 data->rx.max_agg_size = params->rxq_params.tpa_agg_sz;
6637
6638 /* We don't set drop flags */
6639 data->rx.drop_ip_cs_err_flg = 0;
6640 data->rx.drop_tcp_cs_err_flg = 0;
6641 data->rx.drop_ttl0_flg = 0;
6642 data->rx.drop_udp_cs_err_flg = 0;
6643
6644 data->rx.inner_vlan_removal_enable_flg =
6645 (params->rxq_params.flags & QUEUE_FLG_VLAN) ? 1 : 0;
6646 data->rx.outer_vlan_removal_enable_flg =
6647 (params->rxq_params.flags & QUEUE_FLG_OV) ? 1 : 0;
6648 data->rx.status_block_id = params->rxq_params.fw_sb_id;
6649 data->rx.rx_sb_index_number = params->rxq_params.sb_cq_index;
6650 data->rx.bd_buff_size = cpu_to_le16(params->rxq_params.buf_sz);
6651 data->rx.sge_buff_size = cpu_to_le16(params->rxq_params.sge_buf_sz);
6652 data->rx.mtu = cpu_to_le16(params->rxq_params.mtu);
6653 data->rx.bd_page_base.lo =
6654 cpu_to_le32(U64_LO(params->rxq_params.dscr_map));
6655 data->rx.bd_page_base.hi =
6656 cpu_to_le32(U64_HI(params->rxq_params.dscr_map));
6657 data->rx.sge_page_base.lo =
6658 cpu_to_le32(U64_LO(params->rxq_params.sge_map));
6659 data->rx.sge_page_base.hi =
6660 cpu_to_le32(U64_HI(params->rxq_params.sge_map));
6661 data->rx.cqe_page_base.lo =
6662 cpu_to_le32(U64_LO(params->rxq_params.rcq_map));
6663 data->rx.cqe_page_base.hi =
6664 cpu_to_le32(U64_HI(params->rxq_params.rcq_map));
6665 data->rx.is_leading_rss =
6666 (params->ramrod_params.flags & CLIENT_IS_LEADING_RSS) ? 1 : 0;
6667 data->rx.is_approx_mcast = data->rx.is_leading_rss;
6668
6669 /* Tx data */
6670 data->tx.enforce_security_flg = 0; /* VF specific */
6671 data->tx.tx_status_block_id = params->txq_params.fw_sb_id;
6672 data->tx.tx_sb_index_number = params->txq_params.sb_cq_index;
6673 data->tx.mtu = 0; /* VF specific */
6674 data->tx.tx_bd_page_base.lo =
6675 cpu_to_le32(U64_LO(params->txq_params.dscr_map));
6676 data->tx.tx_bd_page_base.hi =
6677 cpu_to_le32(U64_HI(params->txq_params.dscr_map));
6678
6679 /* flow control data */
6680 data->fc.cqe_pause_thr_low = cpu_to_le16(params->pause.rcq_th_lo);
6681 data->fc.cqe_pause_thr_high = cpu_to_le16(params->pause.rcq_th_hi);
6682 data->fc.bd_pause_thr_low = cpu_to_le16(params->pause.bd_th_lo);
6683 data->fc.bd_pause_thr_high = cpu_to_le16(params->pause.bd_th_hi);
6684 data->fc.sge_pause_thr_low = cpu_to_le16(params->pause.sge_th_lo);
6685 data->fc.sge_pause_thr_high = cpu_to_le16(params->pause.sge_th_hi);
6686 data->fc.rx_cos_mask = cpu_to_le16(params->pause.pri_map);
6687
6688 data->fc.safc_group_num = params->txq_params.cos;
6689 data->fc.safc_group_en_flg =
6690 (params->txq_params.flags & QUEUE_FLG_COS) ? 1 : 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006691 data->fc.traffic_type =
6692 (params->ramrod_params.flags & CLIENT_IS_FCOE) ?
6693 LLFC_TRAFFIC_TYPE_FCOE : LLFC_TRAFFIC_TYPE_NW;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006694}
6695
6696static inline void bnx2x_set_ctx_validation(struct eth_context *cxt, u32 cid)
6697{
6698 /* ustorm cxt validation */
6699 cxt->ustorm_ag_context.cdu_usage =
6700 CDU_RSRVD_VALUE_TYPE_A(cid, CDU_REGION_NUMBER_UCM_AG,
6701 ETH_CONNECTION_TYPE);
6702 /* xcontext validation */
6703 cxt->xstorm_ag_context.cdu_reserved =
6704 CDU_RSRVD_VALUE_TYPE_A(cid, CDU_REGION_NUMBER_XCM_AG,
6705 ETH_CONNECTION_TYPE);
6706}
6707
stephen hemminger8d962862010-10-21 07:50:56 +00006708static int bnx2x_setup_fw_client(struct bnx2x *bp,
6709 struct bnx2x_client_init_params *params,
6710 u8 activate,
6711 struct client_init_ramrod_data *data,
6712 dma_addr_t data_mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006713{
6714 u16 hc_usec;
6715 int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
6716 int ramrod_flags = 0, rc;
6717
6718 /* HC and context validation values */
6719 hc_usec = params->txq_params.hc_rate ?
6720 1000000 / params->txq_params.hc_rate : 0;
6721 bnx2x_update_coalesce_sb_index(bp,
6722 params->txq_params.fw_sb_id,
6723 params->txq_params.sb_cq_index,
6724 !(params->txq_params.flags & QUEUE_FLG_HC),
6725 hc_usec);
6726
6727 *(params->ramrod_params.pstate) = BNX2X_FP_STATE_OPENING;
6728
6729 hc_usec = params->rxq_params.hc_rate ?
6730 1000000 / params->rxq_params.hc_rate : 0;
6731 bnx2x_update_coalesce_sb_index(bp,
6732 params->rxq_params.fw_sb_id,
6733 params->rxq_params.sb_cq_index,
6734 !(params->rxq_params.flags & QUEUE_FLG_HC),
6735 hc_usec);
6736
6737 bnx2x_set_ctx_validation(params->rxq_params.cxt,
6738 params->rxq_params.cid);
6739
6740 /* zero stats */
6741 if (params->txq_params.flags & QUEUE_FLG_STATS)
6742 storm_memset_xstats_zero(bp, BP_PORT(bp),
6743 params->txq_params.stat_id);
6744
6745 if (params->rxq_params.flags & QUEUE_FLG_STATS) {
6746 storm_memset_ustats_zero(bp, BP_PORT(bp),
6747 params->rxq_params.stat_id);
6748 storm_memset_tstats_zero(bp, BP_PORT(bp),
6749 params->rxq_params.stat_id);
6750 }
6751
6752 /* Fill the ramrod data */
6753 bnx2x_fill_cl_init_data(bp, params, activate, data);
6754
6755 /* SETUP ramrod.
6756 *
6757 * bnx2x_sp_post() takes a spin_lock thus no other explict memory
6758 * barrier except from mmiowb() is needed to impose a
6759 * proper ordering of memory operations.
6760 */
6761 mmiowb();
6762
6763
6764 bnx2x_sp_post(bp, ramrod, params->ramrod_params.cid,
6765 U64_HI(data_mapping), U64_LO(data_mapping), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006767 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006768 rc = bnx2x_wait_ramrod(bp, params->ramrod_params.state,
6769 params->ramrod_params.index,
6770 params->ramrod_params.pstate,
6771 ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006772 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006773}
6774
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006775/**
6776 * Configure interrupt mode according to current configuration.
6777 * In case of MSI-X it will also try to enable MSI-X.
6778 *
6779 * @param bp
6780 *
6781 * @return int
6782 */
6783static int __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784{
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006785 int rc = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07006786
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006787 switch (bp->int_mode) {
6788 case INT_MODE_MSI:
6789 bnx2x_enable_msi(bp);
6790 /* falling through... */
6791 case INT_MODE_INTx:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006792 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006793 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006794 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006795 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006796 /* Set number of queues according to bp->multi_mode value */
6797 bnx2x_set_num_queues(bp);
6798
6799 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
6800 bp->num_queues);
6801
6802 /* if we can't use MSI-X we only need one fp,
6803 * so try to enable MSI-X with the requested number of fp's
6804 * and fallback to MSI or legacy INTx with one fp
6805 */
6806 rc = bnx2x_enable_msix(bp);
6807 if (rc) {
6808 /* failed to enable MSI-X */
6809 if (bp->multi_mode)
6810 DP(NETIF_MSG_IFUP,
6811 "Multi requested but failed to "
6812 "enable MSI-X (%d), "
6813 "set number of queues to %d\n",
6814 bp->num_queues,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006815 1 + NONE_ETH_CONTEXT_USE);
6816 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006817
6818 if (!(bp->flags & DISABLE_MSI_FLAG))
6819 bnx2x_enable_msi(bp);
6820 }
6821
Eilon Greensteinca003922009-08-12 22:53:28 -07006822 break;
6823 }
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006824
6825 return rc;
Eilon Greensteinca003922009-08-12 22:53:28 -07006826}
6827
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00006828/* must be called prioir to any HW initializations */
6829static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
6830{
6831 return L2_ILT_LINES(bp);
6832}
6833
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006834void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006835{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006836 struct ilt_client_info *ilt_client;
6837 struct bnx2x_ilt *ilt = BP_ILT(bp);
6838 u16 line = 0;
6839
6840 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
6841 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
6842
6843 /* CDU */
6844 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
6845 ilt_client->client_num = ILT_CLIENT_CDU;
6846 ilt_client->page_size = CDU_ILT_PAGE_SZ;
6847 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
6848 ilt_client->start = line;
6849 line += L2_ILT_LINES(bp);
6850#ifdef BCM_CNIC
6851 line += CNIC_ILT_LINES;
6852#endif
6853 ilt_client->end = line - 1;
6854
6855 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
6856 "flags 0x%x, hw psz %d\n",
6857 ilt_client->start,
6858 ilt_client->end,
6859 ilt_client->page_size,
6860 ilt_client->flags,
6861 ilog2(ilt_client->page_size >> 12));
6862
6863 /* QM */
6864 if (QM_INIT(bp->qm_cid_count)) {
6865 ilt_client = &ilt->clients[ILT_CLIENT_QM];
6866 ilt_client->client_num = ILT_CLIENT_QM;
6867 ilt_client->page_size = QM_ILT_PAGE_SZ;
6868 ilt_client->flags = 0;
6869 ilt_client->start = line;
6870
6871 /* 4 bytes for each cid */
6872 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
6873 QM_ILT_PAGE_SZ);
6874
6875 ilt_client->end = line - 1;
6876
6877 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
6878 "flags 0x%x, hw psz %d\n",
6879 ilt_client->start,
6880 ilt_client->end,
6881 ilt_client->page_size,
6882 ilt_client->flags,
6883 ilog2(ilt_client->page_size >> 12));
6884
6885 }
6886 /* SRC */
6887 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
6888#ifdef BCM_CNIC
6889 ilt_client->client_num = ILT_CLIENT_SRC;
6890 ilt_client->page_size = SRC_ILT_PAGE_SZ;
6891 ilt_client->flags = 0;
6892 ilt_client->start = line;
6893 line += SRC_ILT_LINES;
6894 ilt_client->end = line - 1;
6895
6896 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
6897 "flags 0x%x, hw psz %d\n",
6898 ilt_client->start,
6899 ilt_client->end,
6900 ilt_client->page_size,
6901 ilt_client->flags,
6902 ilog2(ilt_client->page_size >> 12));
6903
6904#else
6905 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6906#endif
6907
6908 /* TM */
6909 ilt_client = &ilt->clients[ILT_CLIENT_TM];
6910#ifdef BCM_CNIC
6911 ilt_client->client_num = ILT_CLIENT_TM;
6912 ilt_client->page_size = TM_ILT_PAGE_SZ;
6913 ilt_client->flags = 0;
6914 ilt_client->start = line;
6915 line += TM_ILT_LINES;
6916 ilt_client->end = line - 1;
6917
6918 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
6919 "flags 0x%x, hw psz %d\n",
6920 ilt_client->start,
6921 ilt_client->end,
6922 ilt_client->page_size,
6923 ilt_client->flags,
6924 ilog2(ilt_client->page_size >> 12));
6925
6926#else
6927 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6928#endif
6929}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006930
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006931int bnx2x_setup_client(struct bnx2x *bp, struct bnx2x_fastpath *fp,
6932 int is_leading)
6933{
6934 struct bnx2x_client_init_params params = { {0} };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006935 int rc;
6936
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006937 /* reset IGU state skip FCoE L2 queue */
6938 if (!IS_FCOE_FP(fp))
6939 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006940 IGU_INT_ENABLE, 0);
6941
6942 params.ramrod_params.pstate = &fp->state;
6943 params.ramrod_params.state = BNX2X_FP_STATE_OPEN;
6944 params.ramrod_params.index = fp->index;
6945 params.ramrod_params.cid = fp->cid;
6946
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006947#ifdef BCM_CNIC
6948 if (IS_FCOE_FP(fp))
6949 params.ramrod_params.flags |= CLIENT_IS_FCOE;
6950
6951#endif
6952
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006953 if (is_leading)
6954 params.ramrod_params.flags |= CLIENT_IS_LEADING_RSS;
6955
6956 bnx2x_pf_rx_cl_prep(bp, fp, &params.pause, &params.rxq_params);
6957
6958 bnx2x_pf_tx_cl_prep(bp, fp, &params.txq_params);
6959
6960 rc = bnx2x_setup_fw_client(bp, &params, 1,
6961 bnx2x_sp(bp, client_init_data),
6962 bnx2x_sp_mapping(bp, client_init_data));
6963 return rc;
6964}
6965
stephen hemminger8d962862010-10-21 07:50:56 +00006966static int bnx2x_stop_fw_client(struct bnx2x *bp,
6967 struct bnx2x_client_ramrod_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006968{
6969 int rc;
6970
6971 int poll_flag = p->poll ? WAIT_RAMROD_POLL : 0;
6972
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006973 /* halt the connection */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006974 *p->pstate = BNX2X_FP_STATE_HALTING;
6975 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, p->cid, 0,
6976 p->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006977
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006978 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006979 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, p->index,
6980 p->pstate, poll_flag);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006981 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006982 return rc;
6983
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006984 *p->pstate = BNX2X_FP_STATE_TERMINATING;
6985 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TERMINATE, p->cid, 0,
6986 p->cl_id, 0);
6987 /* Wait for completion */
6988 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_TERMINATED, p->index,
6989 p->pstate, poll_flag);
6990 if (rc) /* timeout */
6991 return rc;
6992
6993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006994 /* delete cfc entry */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006995 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_CFC_DEL, p->cid, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006997 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006998 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, p->index,
6999 p->pstate, WAIT_RAMROD_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007001}
7002
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007003static int bnx2x_stop_client(struct bnx2x *bp, int index)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007005 struct bnx2x_client_ramrod_params client_stop = {0};
7006 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007007
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007008 client_stop.index = index;
7009 client_stop.cid = fp->cid;
7010 client_stop.cl_id = fp->cl_id;
7011 client_stop.pstate = &(fp->state);
7012 client_stop.poll = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007014 return bnx2x_stop_fw_client(bp, &client_stop);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007015}
7016
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007017
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007018static void bnx2x_reset_func(struct bnx2x *bp)
7019{
7020 int port = BP_PORT(bp);
7021 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007022 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007023 int pfunc_offset_fp = offsetof(struct hc_sb_data, p_func) +
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007024 (CHIP_IS_E2(bp) ?
7025 offsetof(struct hc_status_block_data_e2, common) :
7026 offsetof(struct hc_status_block_data_e1x, common));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007027 int pfunc_offset_sp = offsetof(struct hc_sp_status_block_data, p_func);
7028 int pfid_offset = offsetof(struct pci_entity, pf_id);
7029
7030 /* Disable the function in the FW */
7031 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7032 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7033 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7034 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7035
7036 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007037 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007038 struct bnx2x_fastpath *fp = &bp->fp[i];
7039 REG_WR8(bp,
7040 BAR_CSTRORM_INTMEM +
7041 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id)
7042 + pfunc_offset_fp + pfid_offset,
7043 HC_FUNCTION_DISABLED);
7044 }
7045
7046 /* SP SB */
7047 REG_WR8(bp,
7048 BAR_CSTRORM_INTMEM +
7049 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
7050 pfunc_offset_sp + pfid_offset,
7051 HC_FUNCTION_DISABLED);
7052
7053
7054 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7055 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7056 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007057
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007058 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007059 if (bp->common.int_block == INT_BLOCK_HC) {
7060 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7061 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7062 } else {
7063 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7064 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7065 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007066
Michael Chan37b091b2009-10-10 13:46:55 +00007067#ifdef BCM_CNIC
7068 /* Disable Timer scan */
7069 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7070 /*
7071 * Wait for at least 10ms and up to 2 second for the timers scan to
7072 * complete
7073 */
7074 for (i = 0; i < 200; i++) {
7075 msleep(10);
7076 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7077 break;
7078 }
7079#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007080 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007081 bnx2x_clear_func_ilt(bp, func);
7082
7083 /* Timers workaround bug for E2: if this is vnic-3,
7084 * we need to set the entire ilt range for this timers.
7085 */
7086 if (CHIP_IS_E2(bp) && BP_VN(bp) == 3) {
7087 struct ilt_client_info ilt_cli;
7088 /* use dummy TM client */
7089 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7090 ilt_cli.start = 0;
7091 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7092 ilt_cli.client_num = ILT_CLIENT_TM;
7093
7094 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7095 }
7096
7097 /* this assumes that reset_port() called before reset_func()*/
7098 if (CHIP_IS_E2(bp))
7099 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007100
7101 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007102}
7103
7104static void bnx2x_reset_port(struct bnx2x *bp)
7105{
7106 int port = BP_PORT(bp);
7107 u32 val;
7108
7109 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7110
7111 /* Do not rcv packets to BRB */
7112 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7113 /* Do not direct rcv packets that are not for MCP to the BRB */
7114 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7115 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7116
7117 /* Configure AEU */
7118 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7119
7120 msleep(100);
7121 /* Check for BRB port occupancy */
7122 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7123 if (val)
7124 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007125 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007126
7127 /* TODO: Close Doorbell port? */
7128}
7129
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007130static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7131{
7132 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007133 BP_ABS_FUNC(bp), reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007134
7135 switch (reset_code) {
7136 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7137 bnx2x_reset_port(bp);
7138 bnx2x_reset_func(bp);
7139 bnx2x_reset_common(bp);
7140 break;
7141
7142 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7143 bnx2x_reset_port(bp);
7144 bnx2x_reset_func(bp);
7145 break;
7146
7147 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7148 bnx2x_reset_func(bp);
7149 break;
7150
7151 default:
7152 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7153 break;
7154 }
7155}
7156
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007157#ifdef BCM_CNIC
7158static inline void bnx2x_del_fcoe_eth_macs(struct bnx2x *bp)
7159{
7160 if (bp->flags & FCOE_MACS_SET) {
7161 if (!IS_MF_SD(bp))
7162 bnx2x_set_fip_eth_mac_addr(bp, 0);
7163
7164 bnx2x_set_all_enode_macs(bp, 0);
7165
7166 bp->flags &= ~FCOE_MACS_SET;
7167 }
7168}
7169#endif
7170
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007171void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007172{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007173 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007174 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007175 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007176
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007177 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007178 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007179 struct bnx2x_fastpath *fp = &bp->fp[i];
7180
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007181 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007182 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007184 if (!cnt) {
7185 BNX2X_ERR("timeout waiting for queue[%d]\n",
7186 i);
7187#ifdef BNX2X_STOP_ON_ERROR
7188 bnx2x_panic();
7189 return -EBUSY;
7190#else
7191 break;
7192#endif
7193 }
7194 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007195 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007196 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007197 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007198 /* Give HW time to discard old tx messages */
7199 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007200
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007201 bnx2x_set_eth_mac(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007202
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007203 bnx2x_invalidate_uc_list(bp);
7204
7205 if (CHIP_IS_E1(bp))
7206 bnx2x_invalidate_e1_mc_list(bp);
7207 else {
7208 bnx2x_invalidate_e1h_mc_list(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007209 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007210 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007211
Michael Chan993ac7b2009-10-10 13:46:56 +00007212#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007213 bnx2x_del_fcoe_eth_macs(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +00007214#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007215
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007216 if (unload_mode == UNLOAD_NORMAL)
7217 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007218
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007219 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007220 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007221
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007222 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007223 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007224 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007226 /* The mac address is written to entries 1-4 to
7227 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007228 u8 entry = (BP_E1HVN(bp) + 1)*8;
7229
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007230 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007231 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007232
7233 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7234 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007235 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007236
7237 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007239 } else
7240 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7241
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007242 /* Close multi and leading connections
7243 Completions for ramrods are collected in a synchronous way */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007244 for_each_queue(bp, i)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007246 if (bnx2x_stop_client(bp, i))
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007247#ifdef BNX2X_STOP_ON_ERROR
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007248 return;
7249#else
7250 goto unload_error;
7251#endif
7252
7253 rc = bnx2x_func_stop(bp);
7254 if (rc) {
7255 BNX2X_ERR("Function stop failed!\n");
7256#ifdef BNX2X_STOP_ON_ERROR
7257 return;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007258#else
7259 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007260#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007261 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007262#ifndef BNX2X_STOP_ON_ERROR
Eliezer Tamir228241e2008-02-28 11:56:57 -08007263unload_error:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007264#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007265 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007266 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007267 else {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007268 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
7269 "%d, %d, %d\n", BP_PATH(bp),
7270 load_count[BP_PATH(bp)][0],
7271 load_count[BP_PATH(bp)][1],
7272 load_count[BP_PATH(bp)][2]);
7273 load_count[BP_PATH(bp)][0]--;
7274 load_count[BP_PATH(bp)][1 + port]--;
7275 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
7276 "%d, %d, %d\n", BP_PATH(bp),
7277 load_count[BP_PATH(bp)][0], load_count[BP_PATH(bp)][1],
7278 load_count[BP_PATH(bp)][2]);
7279 if (load_count[BP_PATH(bp)][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007280 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007281 else if (load_count[BP_PATH(bp)][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007282 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7283 else
7284 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7285 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007286
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007287 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7288 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7289 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007290
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007291 /* Disable HW interrupts, NAPI */
7292 bnx2x_netif_stop(bp, 1);
7293
7294 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007295 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007296
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007297 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007298 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007299
7300 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007301 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007302 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007303
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007304}
7305
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007306void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007307{
7308 u32 val;
7309
7310 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7311
7312 if (CHIP_IS_E1(bp)) {
7313 int port = BP_PORT(bp);
7314 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7315 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7316
7317 val = REG_RD(bp, addr);
7318 val &= ~(0x300);
7319 REG_WR(bp, addr, val);
7320 } else if (CHIP_IS_E1H(bp)) {
7321 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7322 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7323 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7324 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7325 }
7326}
7327
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007328/* Close gates #2, #3 and #4: */
7329static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7330{
7331 u32 val, addr;
7332
7333 /* Gates #2 and #4a are closed/opened for "not E1" only */
7334 if (!CHIP_IS_E1(bp)) {
7335 /* #4 */
7336 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
7337 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
7338 close ? (val | 0x1) : (val & (~(u32)1)));
7339 /* #2 */
7340 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
7341 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
7342 close ? (val | 0x1) : (val & (~(u32)1)));
7343 }
7344
7345 /* #3 */
7346 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
7347 val = REG_RD(bp, addr);
7348 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
7349
7350 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7351 close ? "closing" : "opening");
7352 mmiowb();
7353}
7354
7355#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7356
7357static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7358{
7359 /* Do some magic... */
7360 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7361 *magic_val = val & SHARED_MF_CLP_MAGIC;
7362 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7363}
7364
7365/* Restore the value of the `magic' bit.
7366 *
7367 * @param pdev Device handle.
7368 * @param magic_val Old value of the `magic' bit.
7369 */
7370static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7371{
7372 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007373 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7374 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7375 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7376}
7377
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007378/**
7379 * Prepares for MCP reset: takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007380 *
7381 * @param bp
7382 * @param magic_val Old value of 'magic' bit.
7383 */
7384static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7385{
7386 u32 shmem;
7387 u32 validity_offset;
7388
7389 DP(NETIF_MSG_HW, "Starting\n");
7390
7391 /* Set `magic' bit in order to save MF config */
7392 if (!CHIP_IS_E1(bp))
7393 bnx2x_clp_reset_prep(bp, magic_val);
7394
7395 /* Get shmem offset */
7396 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7397 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7398
7399 /* Clear validity map flags */
7400 if (shmem > 0)
7401 REG_WR(bp, shmem + validity_offset, 0);
7402}
7403
7404#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7405#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7406
7407/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
7408 * depending on the HW type.
7409 *
7410 * @param bp
7411 */
7412static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7413{
7414 /* special handling for emulation and FPGA,
7415 wait 10 times longer */
7416 if (CHIP_REV_IS_SLOW(bp))
7417 msleep(MCP_ONE_TIMEOUT*10);
7418 else
7419 msleep(MCP_ONE_TIMEOUT);
7420}
7421
7422static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7423{
7424 u32 shmem, cnt, validity_offset, val;
7425 int rc = 0;
7426
7427 msleep(100);
7428
7429 /* Get shmem offset */
7430 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7431 if (shmem == 0) {
7432 BNX2X_ERR("Shmem 0 return failure\n");
7433 rc = -ENOTTY;
7434 goto exit_lbl;
7435 }
7436
7437 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7438
7439 /* Wait for MCP to come up */
7440 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
7441 /* TBD: its best to check validity map of last port.
7442 * currently checks on port 0.
7443 */
7444 val = REG_RD(bp, shmem + validity_offset);
7445 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
7446 shmem + validity_offset, val);
7447
7448 /* check that shared memory is valid. */
7449 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7450 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7451 break;
7452
7453 bnx2x_mcp_wait_one(bp);
7454 }
7455
7456 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
7457
7458 /* Check that shared memory is valid. This indicates that MCP is up. */
7459 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
7460 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
7461 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
7462 rc = -ENOTTY;
7463 goto exit_lbl;
7464 }
7465
7466exit_lbl:
7467 /* Restore the `magic' bit value */
7468 if (!CHIP_IS_E1(bp))
7469 bnx2x_clp_reset_done(bp, magic_val);
7470
7471 return rc;
7472}
7473
7474static void bnx2x_pxp_prep(struct bnx2x *bp)
7475{
7476 if (!CHIP_IS_E1(bp)) {
7477 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7478 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
7479 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
7480 mmiowb();
7481 }
7482}
7483
7484/*
7485 * Reset the whole chip except for:
7486 * - PCIE core
7487 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7488 * one reset bit)
7489 * - IGU
7490 * - MISC (including AEU)
7491 * - GRC
7492 * - RBCN, RBCP
7493 */
7494static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
7495{
7496 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
7497
7498 not_reset_mask1 =
7499 MISC_REGISTERS_RESET_REG_1_RST_HC |
7500 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
7501 MISC_REGISTERS_RESET_REG_1_RST_PXP;
7502
7503 not_reset_mask2 =
7504 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
7505 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
7506 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
7507 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
7508 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
7509 MISC_REGISTERS_RESET_REG_2_RST_GRC |
7510 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
7511 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
7512
7513 reset_mask1 = 0xffffffff;
7514
7515 if (CHIP_IS_E1(bp))
7516 reset_mask2 = 0xffff;
7517 else
7518 reset_mask2 = 0x1ffff;
7519
7520 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7521 reset_mask1 & (~not_reset_mask1));
7522 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7523 reset_mask2 & (~not_reset_mask2));
7524
7525 barrier();
7526 mmiowb();
7527
7528 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
7529 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
7530 mmiowb();
7531}
7532
7533static int bnx2x_process_kill(struct bnx2x *bp)
7534{
7535 int cnt = 1000;
7536 u32 val = 0;
7537 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
7538
7539
7540 /* Empty the Tetris buffer, wait for 1s */
7541 do {
7542 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
7543 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
7544 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
7545 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
7546 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
7547 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
7548 ((port_is_idle_0 & 0x1) == 0x1) &&
7549 ((port_is_idle_1 & 0x1) == 0x1) &&
7550 (pgl_exp_rom2 == 0xffffffff))
7551 break;
7552 msleep(1);
7553 } while (cnt-- > 0);
7554
7555 if (cnt <= 0) {
7556 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
7557 " are still"
7558 " outstanding read requests after 1s!\n");
7559 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
7560 " port_is_idle_0=0x%08x,"
7561 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
7562 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
7563 pgl_exp_rom2);
7564 return -EAGAIN;
7565 }
7566
7567 barrier();
7568
7569 /* Close gates #2, #3 and #4 */
7570 bnx2x_set_234_gates(bp, true);
7571
7572 /* TBD: Indicate that "process kill" is in progress to MCP */
7573
7574 /* Clear "unprepared" bit */
7575 REG_WR(bp, MISC_REG_UNPREPARED, 0);
7576 barrier();
7577
7578 /* Make sure all is written to the chip before the reset */
7579 mmiowb();
7580
7581 /* Wait for 1ms to empty GLUE and PCI-E core queues,
7582 * PSWHST, GRC and PSWRD Tetris buffer.
7583 */
7584 msleep(1);
7585
7586 /* Prepare to chip reset: */
7587 /* MCP */
7588 bnx2x_reset_mcp_prep(bp, &val);
7589
7590 /* PXP */
7591 bnx2x_pxp_prep(bp);
7592 barrier();
7593
7594 /* reset the chip */
7595 bnx2x_process_kill_chip_reset(bp);
7596 barrier();
7597
7598 /* Recover after reset: */
7599 /* MCP */
7600 if (bnx2x_reset_mcp_comp(bp, val))
7601 return -EAGAIN;
7602
7603 /* PXP */
7604 bnx2x_pxp_prep(bp);
7605
7606 /* Open the gates #2, #3 and #4 */
7607 bnx2x_set_234_gates(bp, false);
7608
7609 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
7610 * reset state, re-enable attentions. */
7611
7612 return 0;
7613}
7614
7615static int bnx2x_leader_reset(struct bnx2x *bp)
7616{
7617 int rc = 0;
7618 /* Try to recover after the failure */
7619 if (bnx2x_process_kill(bp)) {
7620 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
7621 bp->dev->name);
7622 rc = -EAGAIN;
7623 goto exit_leader_reset;
7624 }
7625
7626 /* Clear "reset is in progress" bit and update the driver state */
7627 bnx2x_set_reset_done(bp);
7628 bp->recovery_state = BNX2X_RECOVERY_DONE;
7629
7630exit_leader_reset:
7631 bp->is_leader = 0;
7632 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
7633 smp_wmb();
7634 return rc;
7635}
7636
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007637/* Assumption: runs under rtnl lock. This together with the fact
7638 * that it's called only from bnx2x_reset_task() ensure that it
7639 * will never be called when netif_running(bp->dev) is false.
7640 */
7641static void bnx2x_parity_recover(struct bnx2x *bp)
7642{
7643 DP(NETIF_MSG_HW, "Handling parity\n");
7644 while (1) {
7645 switch (bp->recovery_state) {
7646 case BNX2X_RECOVERY_INIT:
7647 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
7648 /* Try to get a LEADER_LOCK HW lock */
7649 if (bnx2x_trylock_hw_lock(bp,
7650 HW_LOCK_RESOURCE_RESERVED_08))
7651 bp->is_leader = 1;
7652
7653 /* Stop the driver */
7654 /* If interface has been removed - break */
7655 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
7656 return;
7657
7658 bp->recovery_state = BNX2X_RECOVERY_WAIT;
7659 /* Ensure "is_leader" and "recovery_state"
7660 * update values are seen on other CPUs
7661 */
7662 smp_wmb();
7663 break;
7664
7665 case BNX2X_RECOVERY_WAIT:
7666 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
7667 if (bp->is_leader) {
7668 u32 load_counter = bnx2x_get_load_cnt(bp);
7669 if (load_counter) {
7670 /* Wait until all other functions get
7671 * down.
7672 */
7673 schedule_delayed_work(&bp->reset_task,
7674 HZ/10);
7675 return;
7676 } else {
7677 /* If all other functions got down -
7678 * try to bring the chip back to
7679 * normal. In any case it's an exit
7680 * point for a leader.
7681 */
7682 if (bnx2x_leader_reset(bp) ||
7683 bnx2x_nic_load(bp, LOAD_NORMAL)) {
7684 printk(KERN_ERR"%s: Recovery "
7685 "has failed. Power cycle is "
7686 "needed.\n", bp->dev->name);
7687 /* Disconnect this device */
7688 netif_device_detach(bp->dev);
7689 /* Block ifup for all function
7690 * of this ASIC until
7691 * "process kill" or power
7692 * cycle.
7693 */
7694 bnx2x_set_reset_in_progress(bp);
7695 /* Shut down the power */
7696 bnx2x_set_power_state(bp,
7697 PCI_D3hot);
7698 return;
7699 }
7700
7701 return;
7702 }
7703 } else { /* non-leader */
7704 if (!bnx2x_reset_is_done(bp)) {
7705 /* Try to get a LEADER_LOCK HW lock as
7706 * long as a former leader may have
7707 * been unloaded by the user or
7708 * released a leadership by another
7709 * reason.
7710 */
7711 if (bnx2x_trylock_hw_lock(bp,
7712 HW_LOCK_RESOURCE_RESERVED_08)) {
7713 /* I'm a leader now! Restart a
7714 * switch case.
7715 */
7716 bp->is_leader = 1;
7717 break;
7718 }
7719
7720 schedule_delayed_work(&bp->reset_task,
7721 HZ/10);
7722 return;
7723
7724 } else { /* A leader has completed
7725 * the "process kill". It's an exit
7726 * point for a non-leader.
7727 */
7728 bnx2x_nic_load(bp, LOAD_NORMAL);
7729 bp->recovery_state =
7730 BNX2X_RECOVERY_DONE;
7731 smp_wmb();
7732 return;
7733 }
7734 }
7735 default:
7736 return;
7737 }
7738 }
7739}
7740
7741/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
7742 * scheduled on a general queue in order to prevent a dead lock.
7743 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007744static void bnx2x_reset_task(struct work_struct *work)
7745{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007746 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007747
7748#ifdef BNX2X_STOP_ON_ERROR
7749 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7750 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007751 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007752 return;
7753#endif
7754
7755 rtnl_lock();
7756
7757 if (!netif_running(bp->dev))
7758 goto reset_task_exit;
7759
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007760 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
7761 bnx2x_parity_recover(bp);
7762 else {
7763 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7764 bnx2x_nic_load(bp, LOAD_NORMAL);
7765 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007766
7767reset_task_exit:
7768 rtnl_unlock();
7769}
7770
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007771/* end of nic load/unload */
7772
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007773/*
7774 * Init service functions
7775 */
7776
stephen hemminger8d962862010-10-21 07:50:56 +00007777static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007778{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007779 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
7780 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
7781 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007782}
7783
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007784static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007785{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007786 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007787
7788 /* Flush all outstanding writes */
7789 mmiowb();
7790
7791 /* Pretend to be function 0 */
7792 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007793 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007794
7795 /* From now we are in the "like-E1" mode */
7796 bnx2x_int_disable(bp);
7797
7798 /* Flush all outstanding writes */
7799 mmiowb();
7800
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007801 /* Restore the original function */
7802 REG_WR(bp, reg, BP_ABS_FUNC(bp));
7803 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007804}
7805
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007806static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007807{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007808 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007809 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007810 else
7811 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007812}
7813
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007814static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007815{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007816 u32 val;
7817
7818 /* Check if there is any driver already loaded */
7819 val = REG_RD(bp, MISC_REG_UNPREPARED);
7820 if (val == 0x1) {
7821 /* Check if it is the UNDI driver
7822 * UNDI driver initializes CID offset for normal bell to 0x7
7823 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007824 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007825 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7826 if (val == 0x7) {
7827 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007828 /* save our pf_num */
7829 int orig_pf_num = bp->pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007830 u32 swap_en;
7831 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007832
Eilon Greensteinb4661732009-01-14 06:43:56 +00007833 /* clear the UNDI indication */
7834 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007836 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7837
7838 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007839 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007840 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007841 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007842 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007843 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007844
7845 /* if UNDI is loaded on the other port */
7846 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7847
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007848 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007849 bnx2x_fw_command(bp,
7850 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007851
7852 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007853 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007854 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007855 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007856 DRV_MSG_SEQ_NUMBER_MASK);
7857 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007858
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007859 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007860 }
7861
Eilon Greensteinb4661732009-01-14 06:43:56 +00007862 /* now it's safe to release the lock */
7863 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7864
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007865 bnx2x_undi_int_disable(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007866
7867 /* close input traffic and wait for it */
7868 /* Do not rcv packets to BRB */
7869 REG_WR(bp,
7870 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7871 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7872 /* Do not direct rcv packets that are not for MCP to
7873 * the BRB */
7874 REG_WR(bp,
7875 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7876 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7877 /* clear AEU */
7878 REG_WR(bp,
7879 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7880 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7881 msleep(10);
7882
7883 /* save NIG port swap info */
7884 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7885 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007886 /* reset device */
7887 REG_WR(bp,
7888 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007889 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007890 REG_WR(bp,
7891 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7892 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007893 /* take the NIG out of reset and restore swap values */
7894 REG_WR(bp,
7895 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7896 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7897 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7898 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7899
7900 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007901 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007902
7903 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007904 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007905 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007906 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007907 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007908 } else
7909 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007910 }
7911}
7912
7913static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7914{
7915 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007916 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007917
7918 /* Get the chip revision id and number. */
7919 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7920 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7921 id = ((val & 0xffff) << 16);
7922 val = REG_RD(bp, MISC_REG_CHIP_REV);
7923 id |= ((val & 0xf) << 12);
7924 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7925 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007926 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007927 id |= (val & 0xf);
7928 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007929
7930 /* Set doorbell size */
7931 bp->db_size = (1 << BNX2X_DB_SHIFT);
7932
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007933 if (CHIP_IS_E2(bp)) {
7934 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
7935 if ((val & 1) == 0)
7936 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
7937 else
7938 val = (val >> 1) & 1;
7939 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
7940 "2_PORT_MODE");
7941 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
7942 CHIP_2_PORT_MODE;
7943
7944 if (CHIP_MODE_IS_4_PORT(bp))
7945 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
7946 else
7947 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
7948 } else {
7949 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
7950 bp->pfid = bp->pf_num; /* 0..7 */
7951 }
7952
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007953 /*
7954 * set base FW non-default (fast path) status block id, this value is
7955 * used to initialize the fw_sb_id saved on the fp/queue structure to
7956 * determine the id used by the FW.
7957 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007958 if (CHIP_IS_E1x(bp))
7959 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x;
7960 else /* E2 */
7961 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E2;
7962
7963 bp->link_params.chip_id = bp->common.chip_id;
7964 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007965
Eilon Greenstein1c063282009-02-12 08:36:43 +00007966 val = (REG_RD(bp, 0x2874) & 0x55);
7967 if ((bp->common.chip_id & 0x1) ||
7968 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7969 bp->flags |= ONE_PORT_FLAG;
7970 BNX2X_DEV_INFO("single port device\n");
7971 }
7972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007973 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7974 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7975 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7976 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7977 bp->common.flash_size, bp->common.flash_size);
7978
7979 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007980 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
7981 MISC_REG_GENERIC_CR_1 :
7982 MISC_REG_GENERIC_CR_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007983 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007984 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00007985 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
7986 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007987
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007988 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007989 BNX2X_DEV_INFO("MCP not active\n");
7990 bp->flags |= NO_MCP_FLAG;
7991 return;
7992 }
7993
7994 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7995 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7996 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007997 BNX2X_ERR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007998
7999 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008000 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008001
8002 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8003 SHARED_HW_CFG_LED_MODE_MASK) >>
8004 SHARED_HW_CFG_LED_MODE_SHIFT);
8005
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008006 bp->link_params.feature_config_flags = 0;
8007 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8008 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8009 bp->link_params.feature_config_flags |=
8010 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8011 else
8012 bp->link_params.feature_config_flags &=
8013 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8014
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008015 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8016 bp->common.bc_ver = val;
8017 BNX2X_DEV_INFO("bc_ver %X\n", val);
8018 if (val < BNX2X_BC_VER) {
8019 /* for now only warn
8020 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008021 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8022 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008023 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008024 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008025 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008026 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8027
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008028 bp->link_params.feature_config_flags |=
8029 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8030 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008031
8032 if (BP_E1HVN(bp) == 0) {
8033 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8034 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8035 } else {
8036 /* no WOL capability for E1HVN != 0 */
8037 bp->flags |= NO_WOL_FLAG;
8038 }
8039 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008040 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008041
8042 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8043 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8044 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8045 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8046
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008047 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8048 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049}
8050
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008051#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8052#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8053
8054static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8055{
8056 int pfid = BP_FUNC(bp);
8057 int vn = BP_E1HVN(bp);
8058 int igu_sb_id;
8059 u32 val;
8060 u8 fid;
8061
8062 bp->igu_base_sb = 0xff;
8063 bp->igu_sb_cnt = 0;
8064 if (CHIP_INT_MODE_IS_BC(bp)) {
8065 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008066 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008067
8068 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8069 FP_SB_MAX_E1x;
8070
8071 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8072 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8073
8074 return;
8075 }
8076
8077 /* IGU in normal mode - read CAM */
8078 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8079 igu_sb_id++) {
8080 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8081 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8082 continue;
8083 fid = IGU_FID(val);
8084 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8085 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8086 continue;
8087 if (IGU_VEC(val) == 0)
8088 /* default status block */
8089 bp->igu_dsb_id = igu_sb_id;
8090 else {
8091 if (bp->igu_base_sb == 0xff)
8092 bp->igu_base_sb = igu_sb_id;
8093 bp->igu_sb_cnt++;
8094 }
8095 }
8096 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008097 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt,
8098 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008099 if (bp->igu_sb_cnt == 0)
8100 BNX2X_ERR("CAM configuration error\n");
8101}
8102
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008103static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8104 u32 switch_cfg)
8105{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008106 int cfg_size = 0, idx, port = BP_PORT(bp);
8107
8108 /* Aggregation of supported attributes of all external phys */
8109 bp->port.supported[0] = 0;
8110 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008111 switch (bp->link_params.num_phys) {
8112 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008113 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8114 cfg_size = 1;
8115 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008116 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008117 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8118 cfg_size = 1;
8119 break;
8120 case 3:
8121 if (bp->link_params.multi_phy_config &
8122 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8123 bp->port.supported[1] =
8124 bp->link_params.phy[EXT_PHY1].supported;
8125 bp->port.supported[0] =
8126 bp->link_params.phy[EXT_PHY2].supported;
8127 } else {
8128 bp->port.supported[0] =
8129 bp->link_params.phy[EXT_PHY1].supported;
8130 bp->port.supported[1] =
8131 bp->link_params.phy[EXT_PHY2].supported;
8132 }
8133 cfg_size = 2;
8134 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008135 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008136
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008137 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008138 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008139 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008140 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008141 dev_info.port_hw_config[port].external_phy_config),
8142 SHMEM_RD(bp,
8143 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008144 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008145 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008146
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008147 switch (switch_cfg) {
8148 case SWITCH_CFG_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008149 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
8150 port*0x10);
8151 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008152 break;
8153
8154 case SWITCH_CFG_10G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008155 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
8156 port*0x18);
8157 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008158 break;
8159
8160 default:
8161 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008162 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008163 return;
8164 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008165 /* mask what we support according to speed_cap_mask per configuration */
8166 for (idx = 0; idx < cfg_size; idx++) {
8167 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008168 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008169 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008170
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008171 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008172 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008173 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008174
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008175 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008176 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008177 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008178
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008179 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008180 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008181 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008182
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008183 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008184 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008185 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008186 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008187
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008188 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008189 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008190 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008191
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008192 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008193 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008194 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008195
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008196 }
8197
8198 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8199 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008200}
8201
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008202static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008203{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008204 u32 link_config, idx, cfg_size = 0;
8205 bp->port.advertising[0] = 0;
8206 bp->port.advertising[1] = 0;
8207 switch (bp->link_params.num_phys) {
8208 case 1:
8209 case 2:
8210 cfg_size = 1;
8211 break;
8212 case 3:
8213 cfg_size = 2;
8214 break;
8215 }
8216 for (idx = 0; idx < cfg_size; idx++) {
8217 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8218 link_config = bp->port.link_config[idx];
8219 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008220 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008221 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8222 bp->link_params.req_line_speed[idx] =
8223 SPEED_AUTO_NEG;
8224 bp->port.advertising[idx] |=
8225 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008226 } else {
8227 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008228 bp->link_params.req_line_speed[idx] =
8229 SPEED_10000;
8230 bp->port.advertising[idx] |=
8231 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008232 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008233 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008234 }
8235 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008236
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008237 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008238 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8239 bp->link_params.req_line_speed[idx] =
8240 SPEED_10;
8241 bp->port.advertising[idx] |=
8242 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008243 ADVERTISED_TP);
8244 } else {
8245 BNX2X_ERROR("NVRAM config error. "
8246 "Invalid link_config 0x%x"
8247 " speed_cap_mask 0x%x\n",
8248 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008249 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008250 return;
8251 }
8252 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008253
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008254 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008255 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8256 bp->link_params.req_line_speed[idx] =
8257 SPEED_10;
8258 bp->link_params.req_duplex[idx] =
8259 DUPLEX_HALF;
8260 bp->port.advertising[idx] |=
8261 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008262 ADVERTISED_TP);
8263 } else {
8264 BNX2X_ERROR("NVRAM config error. "
8265 "Invalid link_config 0x%x"
8266 " speed_cap_mask 0x%x\n",
8267 link_config,
8268 bp->link_params.speed_cap_mask[idx]);
8269 return;
8270 }
8271 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008272
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008273 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8274 if (bp->port.supported[idx] &
8275 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008276 bp->link_params.req_line_speed[idx] =
8277 SPEED_100;
8278 bp->port.advertising[idx] |=
8279 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008280 ADVERTISED_TP);
8281 } else {
8282 BNX2X_ERROR("NVRAM config error. "
8283 "Invalid link_config 0x%x"
8284 " speed_cap_mask 0x%x\n",
8285 link_config,
8286 bp->link_params.speed_cap_mask[idx]);
8287 return;
8288 }
8289 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008290
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008291 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8292 if (bp->port.supported[idx] &
8293 SUPPORTED_100baseT_Half) {
8294 bp->link_params.req_line_speed[idx] =
8295 SPEED_100;
8296 bp->link_params.req_duplex[idx] =
8297 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008298 bp->port.advertising[idx] |=
8299 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008300 ADVERTISED_TP);
8301 } else {
8302 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008303 "Invalid link_config 0x%x"
8304 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008305 link_config,
8306 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008307 return;
8308 }
8309 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008310
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008311 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008312 if (bp->port.supported[idx] &
8313 SUPPORTED_1000baseT_Full) {
8314 bp->link_params.req_line_speed[idx] =
8315 SPEED_1000;
8316 bp->port.advertising[idx] |=
8317 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008318 ADVERTISED_TP);
8319 } else {
8320 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008321 "Invalid link_config 0x%x"
8322 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008323 link_config,
8324 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008325 return;
8326 }
8327 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008328
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008329 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008330 if (bp->port.supported[idx] &
8331 SUPPORTED_2500baseX_Full) {
8332 bp->link_params.req_line_speed[idx] =
8333 SPEED_2500;
8334 bp->port.advertising[idx] |=
8335 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008336 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008337 } else {
8338 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008339 "Invalid link_config 0x%x"
8340 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008341 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008342 bp->link_params.speed_cap_mask[idx]);
8343 return;
8344 }
8345 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008346
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008347 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8348 case PORT_FEATURE_LINK_SPEED_10G_KX4:
8349 case PORT_FEATURE_LINK_SPEED_10G_KR:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008350 if (bp->port.supported[idx] &
8351 SUPPORTED_10000baseT_Full) {
8352 bp->link_params.req_line_speed[idx] =
8353 SPEED_10000;
8354 bp->port.advertising[idx] |=
8355 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008356 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008357 } else {
8358 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008359 "Invalid link_config 0x%x"
8360 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008361 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008362 bp->link_params.speed_cap_mask[idx]);
8363 return;
8364 }
8365 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008366
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008367 default:
8368 BNX2X_ERROR("NVRAM config error. "
8369 "BAD link speed link_config 0x%x\n",
8370 link_config);
8371 bp->link_params.req_line_speed[idx] =
8372 SPEED_AUTO_NEG;
8373 bp->port.advertising[idx] =
8374 bp->port.supported[idx];
8375 break;
8376 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008377
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008378 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008379 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008380 if ((bp->link_params.req_flow_ctrl[idx] ==
8381 BNX2X_FLOW_CTRL_AUTO) &&
8382 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
8383 bp->link_params.req_flow_ctrl[idx] =
8384 BNX2X_FLOW_CTRL_NONE;
8385 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008386
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008387 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
8388 " 0x%x advertising 0x%x\n",
8389 bp->link_params.req_line_speed[idx],
8390 bp->link_params.req_duplex[idx],
8391 bp->link_params.req_flow_ctrl[idx],
8392 bp->port.advertising[idx]);
8393 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008394}
8395
Michael Chane665bfda52009-10-10 13:46:54 +00008396static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8397{
8398 mac_hi = cpu_to_be16(mac_hi);
8399 mac_lo = cpu_to_be32(mac_lo);
8400 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8401 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8402}
8403
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008404static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008405{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008406 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00008407 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00008408 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008410 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008411 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008412
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008413 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008414 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008415
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008416 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008417 SHMEM_RD(bp,
8418 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008419 bp->link_params.speed_cap_mask[1] =
8420 SHMEM_RD(bp,
8421 dev_info.port_hw_config[port].speed_capability_mask2);
8422 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008423 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8424
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008425 bp->port.link_config[1] =
8426 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008427
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008428 bp->link_params.multi_phy_config =
8429 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008430 /* If the device is capable of WoL, set the default state according
8431 * to the HW
8432 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008433 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008434 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8435 (config & PORT_FEATURE_WOL_ENABLED));
8436
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008437 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008438 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008439 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008440 bp->link_params.speed_cap_mask[0],
8441 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008442
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008443 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008444 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008445 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008446 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008447
8448 bnx2x_link_settings_requested(bp);
8449
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008450 /*
8451 * If connected directly, work with the internal PHY, otherwise, work
8452 * with the external PHY
8453 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008454 ext_phy_config =
8455 SHMEM_RD(bp,
8456 dev_info.port_hw_config[port].external_phy_config);
8457 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008458 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008459 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008460
8461 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8462 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8463 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008464 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00008465
8466 /*
8467 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
8468 * In MF mode, it is set to cover self test cases
8469 */
8470 if (IS_MF(bp))
8471 bp->port.need_hw_lock = 1;
8472 else
8473 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
8474 bp->common.shmem_base,
8475 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008476}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008477
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008478#ifdef BCM_CNIC
8479static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
8480{
8481 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8482 drv_lic_key[BP_PORT(bp)].max_iscsi_conn);
8483 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8484 drv_lic_key[BP_PORT(bp)].max_fcoe_conn);
8485
8486 /* Get the number of maximum allowed iSCSI and FCoE connections */
8487 bp->cnic_eth_dev.max_iscsi_conn =
8488 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
8489 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
8490
8491 bp->cnic_eth_dev.max_fcoe_conn =
8492 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
8493 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
8494
8495 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
8496 bp->cnic_eth_dev.max_iscsi_conn,
8497 bp->cnic_eth_dev.max_fcoe_conn);
8498
8499 /* If mamimum allowed number of connections is zero -
8500 * disable the feature.
8501 */
8502 if (!bp->cnic_eth_dev.max_iscsi_conn)
8503 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8504
8505 if (!bp->cnic_eth_dev.max_fcoe_conn)
8506 bp->flags |= NO_FCOE_FLAG;
8507}
8508#endif
8509
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008510static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
8511{
8512 u32 val, val2;
8513 int func = BP_ABS_FUNC(bp);
8514 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008515#ifdef BCM_CNIC
8516 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
8517 u8 *fip_mac = bp->fip_mac;
8518#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008519
8520 if (BP_NOMCP(bp)) {
8521 BNX2X_ERROR("warning: random MAC workaround active\n");
8522 random_ether_addr(bp->dev->dev_addr);
8523 } else if (IS_MF(bp)) {
8524 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
8525 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
8526 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8527 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
8528 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8529
8530#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008531 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
8532 * FCoE MAC then the appropriate feature should be disabled.
8533 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008534 if (IS_MF_SI(bp)) {
8535 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
8536 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
8537 val2 = MF_CFG_RD(bp, func_ext_config[func].
8538 iscsi_mac_addr_upper);
8539 val = MF_CFG_RD(bp, func_ext_config[func].
8540 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008541 BNX2X_DEV_INFO("Read iSCSI MAC: "
8542 "0x%x:0x%04x\n", val2, val);
8543 bnx2x_set_mac_buf(iscsi_mac, val, val2);
8544
8545 /* Disable iSCSI OOO if MAC configuration is
8546 * invalid.
8547 */
8548 if (!is_valid_ether_addr(iscsi_mac)) {
8549 bp->flags |= NO_ISCSI_OOO_FLAG |
8550 NO_ISCSI_FLAG;
8551 memset(iscsi_mac, 0, ETH_ALEN);
8552 }
8553 } else
8554 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8555
8556 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
8557 val2 = MF_CFG_RD(bp, func_ext_config[func].
8558 fcoe_mac_addr_upper);
8559 val = MF_CFG_RD(bp, func_ext_config[func].
8560 fcoe_mac_addr_lower);
8561 BNX2X_DEV_INFO("Read FCoE MAC to "
8562 "0x%x:0x%04x\n", val2, val);
8563 bnx2x_set_mac_buf(fip_mac, val, val2);
8564
8565 /* Disable FCoE if MAC configuration is
8566 * invalid.
8567 */
8568 if (!is_valid_ether_addr(fip_mac)) {
8569 bp->flags |= NO_FCOE_FLAG;
8570 memset(bp->fip_mac, 0, ETH_ALEN);
8571 }
8572 } else
8573 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008574 }
8575#endif
8576 } else {
8577 /* in SF read MACs from port configuration */
8578 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8579 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8580 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8581
8582#ifdef BCM_CNIC
8583 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
8584 iscsi_mac_upper);
8585 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
8586 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008587 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008588#endif
8589 }
8590
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008591 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8592 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008593
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008594#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008595 /* Set the FCoE MAC in modes other then MF_SI */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008596 if (!CHIP_IS_E1x(bp)) {
8597 if (IS_MF_SD(bp))
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008598 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
8599 else if (!IS_MF(bp))
8600 memcpy(fip_mac, iscsi_mac, ETH_ALEN);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008601 }
8602#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008603}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008605static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8606{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008607 int /*abs*/func = BP_ABS_FUNC(bp);
8608 int vn, port;
8609 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008610 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008611
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008612 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008613
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008614 if (CHIP_IS_E1x(bp)) {
8615 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008617 bp->igu_dsb_id = DEF_SB_IGU_ID;
8618 bp->igu_base_sb = 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008619 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
8620 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008621 } else {
8622 bp->common.int_block = INT_BLOCK_IGU;
8623 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8624 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8625 DP(NETIF_MSG_PROBE, "IGU Backward Compatible Mode\n");
8626 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
8627 } else
8628 DP(NETIF_MSG_PROBE, "IGU Normal Mode\n");
8629
8630 bnx2x_get_igu_cam_info(bp);
8631
8632 }
8633 DP(NETIF_MSG_PROBE, "igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n",
8634 bp->igu_dsb_id, bp->igu_base_sb, bp->igu_sb_cnt);
8635
8636 /*
8637 * Initialize MF configuration
8638 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008639
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008640 bp->mf_ov = 0;
8641 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008642 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008643 port = BP_PORT(bp);
8644
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008645 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008646 DP(NETIF_MSG_PROBE,
8647 "shmem2base 0x%x, size %d, mfcfg offset %d\n",
8648 bp->common.shmem2_base, SHMEM2_RD(bp, size),
8649 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008650 if (SHMEM2_HAS(bp, mf_cfg_addr))
8651 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
8652 else
8653 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008654 offsetof(struct shmem_region, func_mb) +
8655 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008656 /*
8657 * get mf configuration:
8658 * 1. existance of MF configuration
8659 * 2. MAC address must be legal (check only upper bytes)
8660 * for Switch-Independent mode;
8661 * OVLAN must be legal for Switch-Dependent mode
8662 * 3. SF_MODE configures specific MF mode
8663 */
8664 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
8665 /* get mf configuration */
8666 val = SHMEM_RD(bp,
8667 dev_info.shared_feature_config.config);
8668 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008669
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008670 switch (val) {
8671 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
8672 val = MF_CFG_RD(bp, func_mf_config[func].
8673 mac_upper);
8674 /* check for legal mac (upper bytes)*/
8675 if (val != 0xffff) {
8676 bp->mf_mode = MULTI_FUNCTION_SI;
8677 bp->mf_config[vn] = MF_CFG_RD(bp,
8678 func_mf_config[func].config);
8679 } else
8680 DP(NETIF_MSG_PROBE, "illegal MAC "
8681 "address for SI\n");
8682 break;
8683 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
8684 /* get OV configuration */
8685 val = MF_CFG_RD(bp,
8686 func_mf_config[FUNC_0].e1hov_tag);
8687 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
8688
8689 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
8690 bp->mf_mode = MULTI_FUNCTION_SD;
8691 bp->mf_config[vn] = MF_CFG_RD(bp,
8692 func_mf_config[func].config);
8693 } else
8694 DP(NETIF_MSG_PROBE, "illegal OV for "
8695 "SD\n");
8696 break;
8697 default:
8698 /* Unknown configuration: reset mf_config */
8699 bp->mf_config[vn] = 0;
8700 DP(NETIF_MSG_PROBE, "Unkown MF mode 0x%x\n",
8701 val);
8702 }
8703 }
8704
Eilon Greenstein2691d512009-08-12 08:22:08 +00008705 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008706 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00008707
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008708 switch (bp->mf_mode) {
8709 case MULTI_FUNCTION_SD:
8710 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
8711 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008712 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008713 bp->mf_ov = val;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008714 BNX2X_DEV_INFO("MF OV for func %d is %d"
8715 " (0x%04x)\n", func,
8716 bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008717 } else {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008718 BNX2X_ERR("No valid MF OV for func %d,"
8719 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008720 rc = -EPERM;
8721 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008722 break;
8723 case MULTI_FUNCTION_SI:
8724 BNX2X_DEV_INFO("func %d is in MF "
8725 "switch-independent mode\n", func);
8726 break;
8727 default:
8728 if (vn) {
8729 BNX2X_ERR("VN %d in single function mode,"
8730 " aborting\n", vn);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008731 rc = -EPERM;
8732 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008733 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008734 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008736 }
8737
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008738 /* adjust igu_sb_cnt to MF for E1x */
8739 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008740 bp->igu_sb_cnt /= E1HVN_MAX;
8741
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008742 /*
8743 * adjust E2 sb count: to be removed when FW will support
8744 * more then 16 L2 clients
8745 */
8746#define MAX_L2_CLIENTS 16
8747 if (CHIP_IS_E2(bp))
8748 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt,
8749 MAX_L2_CLIENTS / (IS_MF(bp) ? 4 : 1));
8750
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008751 if (!BP_NOMCP(bp)) {
8752 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008753
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008754 bp->fw_seq =
8755 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
8756 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008757 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8758 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008759
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008760 /* Get MAC addresses */
8761 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008762
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008763#ifdef BCM_CNIC
8764 bnx2x_get_cnic_info(bp);
8765#endif
8766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008767 return rc;
8768}
8769
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00008770static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
8771{
8772 int cnt, i, block_end, rodi;
8773 char vpd_data[BNX2X_VPD_LEN+1];
8774 char str_id_reg[VENDOR_ID_LEN+1];
8775 char str_id_cap[VENDOR_ID_LEN+1];
8776 u8 len;
8777
8778 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
8779 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
8780
8781 if (cnt < BNX2X_VPD_LEN)
8782 goto out_not_found;
8783
8784 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
8785 PCI_VPD_LRDT_RO_DATA);
8786 if (i < 0)
8787 goto out_not_found;
8788
8789
8790 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
8791 pci_vpd_lrdt_size(&vpd_data[i]);
8792
8793 i += PCI_VPD_LRDT_TAG_SIZE;
8794
8795 if (block_end > BNX2X_VPD_LEN)
8796 goto out_not_found;
8797
8798 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
8799 PCI_VPD_RO_KEYWORD_MFR_ID);
8800 if (rodi < 0)
8801 goto out_not_found;
8802
8803 len = pci_vpd_info_field_size(&vpd_data[rodi]);
8804
8805 if (len != VENDOR_ID_LEN)
8806 goto out_not_found;
8807
8808 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
8809
8810 /* vendor specific info */
8811 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
8812 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
8813 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
8814 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
8815
8816 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
8817 PCI_VPD_RO_KEYWORD_VENDOR0);
8818 if (rodi >= 0) {
8819 len = pci_vpd_info_field_size(&vpd_data[rodi]);
8820
8821 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
8822
8823 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
8824 memcpy(bp->fw_ver, &vpd_data[rodi], len);
8825 bp->fw_ver[len] = ' ';
8826 }
8827 }
8828 return;
8829 }
8830out_not_found:
8831 return;
8832}
8833
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008834static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8835{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008836 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00008837 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008838 int rc;
8839
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008840 /* Disable interrupt handling until HW is initialized */
8841 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00008842 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008844 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07008845 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07008846 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00008847#ifdef BCM_CNIC
8848 mutex_init(&bp->cnic_mutex);
8849#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008850
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008851 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008852 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008853
8854 rc = bnx2x_get_hwinfo(bp);
8855
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008856 if (!rc)
8857 rc = bnx2x_alloc_mem_bp(bp);
8858
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00008859 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008860
8861 func = BP_FUNC(bp);
8862
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008863 /* need to reset chip if undi was active */
8864 if (!BP_NOMCP(bp))
8865 bnx2x_undi_unload(bp);
8866
8867 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008868 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008869
8870 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008871 dev_err(&bp->pdev->dev, "MCP disabled, "
8872 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008873
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008874 bp->multi_mode = multi_mode;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00008875 bp->int_mode = int_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008876
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07008877 bp->dev->features |= NETIF_F_GRO;
8878
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008879 /* Set TPA flags */
8880 if (disable_tpa) {
8881 bp->flags &= ~TPA_ENABLE_FLAG;
8882 bp->dev->features &= ~NETIF_F_LRO;
8883 } else {
8884 bp->flags |= TPA_ENABLE_FLAG;
8885 bp->dev->features |= NETIF_F_LRO;
8886 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00008887 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008888
Eilon Greensteina18f5122009-08-12 08:23:26 +00008889 if (CHIP_IS_E1(bp))
8890 bp->dropless_fc = 0;
8891 else
8892 bp->dropless_fc = dropless_fc;
8893
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00008894 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008896 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008897
8898 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008899
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00008900 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008901 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
8902 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008903
Eilon Greenstein87942b42009-02-12 08:36:49 +00008904 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8905 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008906
8907 init_timer(&bp->timer);
8908 bp->timer.expires = jiffies + bp->current_interval;
8909 bp->timer.data = (unsigned long) bp;
8910 bp->timer.function = bnx2x_timer;
8911
Shmulik Ravid785b9b12010-12-30 06:27:03 +00008912 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00008913 bnx2x_dcbx_init_params(bp);
8914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008915 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008916}
8917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008918
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00008919/****************************************************************************
8920* General service functions
8921****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008922
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008923/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008924static int bnx2x_open(struct net_device *dev)
8925{
8926 struct bnx2x *bp = netdev_priv(dev);
8927
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00008928 netif_carrier_off(dev);
8929
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008930 bnx2x_set_power_state(bp, PCI_D0);
8931
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008932 if (!bnx2x_reset_is_done(bp)) {
8933 do {
8934 /* Reset MCP mail box sequence if there is on going
8935 * recovery
8936 */
8937 bp->fw_seq = 0;
8938
8939 /* If it's the first function to load and reset done
8940 * is still not cleared it may mean that. We don't
8941 * check the attention state here because it may have
8942 * already been cleared by a "common" reset but we
8943 * shell proceed with "process kill" anyway.
8944 */
8945 if ((bnx2x_get_load_cnt(bp) == 0) &&
8946 bnx2x_trylock_hw_lock(bp,
8947 HW_LOCK_RESOURCE_RESERVED_08) &&
8948 (!bnx2x_leader_reset(bp))) {
8949 DP(NETIF_MSG_HW, "Recovered in open\n");
8950 break;
8951 }
8952
8953 bnx2x_set_power_state(bp, PCI_D3hot);
8954
8955 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
8956 " completed yet. Try again later. If u still see this"
8957 " message after a few retries then power cycle is"
8958 " required.\n", bp->dev->name);
8959
8960 return -EAGAIN;
8961 } while (0);
8962 }
8963
8964 bp->recovery_state = BNX2X_RECOVERY_DONE;
8965
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008966 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008967}
8968
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008969/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008970static int bnx2x_close(struct net_device *dev)
8971{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008972 struct bnx2x *bp = netdev_priv(dev);
8973
8974 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008975 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00008976 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008977
8978 return 0;
8979}
8980
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008981#define E1_MAX_UC_LIST 29
8982#define E1H_MAX_UC_LIST 30
8983#define E2_MAX_UC_LIST 14
8984static inline u8 bnx2x_max_uc_list(struct bnx2x *bp)
8985{
8986 if (CHIP_IS_E1(bp))
8987 return E1_MAX_UC_LIST;
8988 else if (CHIP_IS_E1H(bp))
8989 return E1H_MAX_UC_LIST;
8990 else
8991 return E2_MAX_UC_LIST;
8992}
8993
8994
8995static inline u8 bnx2x_uc_list_cam_offset(struct bnx2x *bp)
8996{
8997 if (CHIP_IS_E1(bp))
8998 /* CAM Entries for Port0:
8999 * 0 - prim ETH MAC
9000 * 1 - BCAST MAC
9001 * 2 - iSCSI L2 ring ETH MAC
9002 * 3-31 - UC MACs
9003 *
9004 * Port1 entries are allocated the same way starting from
9005 * entry 32.
9006 */
9007 return 3 + 32 * BP_PORT(bp);
9008 else if (CHIP_IS_E1H(bp)) {
9009 /* CAM Entries:
9010 * 0-7 - prim ETH MAC for each function
9011 * 8-15 - iSCSI L2 ring ETH MAC for each function
9012 * 16 till 255 UC MAC lists for each function
9013 *
9014 * Remark: There is no FCoE support for E1H, thus FCoE related
9015 * MACs are not considered.
9016 */
9017 return E1H_FUNC_MAX * (CAM_ISCSI_ETH_LINE + 1) +
9018 bnx2x_max_uc_list(bp) * BP_FUNC(bp);
9019 } else {
9020 /* CAM Entries (there is a separate CAM per engine):
9021 * 0-4 - prim ETH MAC for each function
9022 * 4-7 - iSCSI L2 ring ETH MAC for each function
9023 * 8-11 - FIP ucast L2 MAC for each function
9024 * 12-15 - ALL_ENODE_MACS mcast MAC for each function
9025 * 16 till 71 UC MAC lists for each function
9026 */
9027 u8 func_idx =
9028 (CHIP_MODE_IS_4_PORT(bp) ? BP_FUNC(bp) : BP_VN(bp));
9029
9030 return E2_FUNC_MAX * (CAM_MAX_PF_LINE + 1) +
9031 bnx2x_max_uc_list(bp) * func_idx;
9032 }
9033}
9034
9035/* set uc list, do not wait as wait implies sleep and
9036 * set_rx_mode can be invoked from non-sleepable context.
9037 *
9038 * Instead we use the same ramrod data buffer each time we need
9039 * to configure a list of addresses, and use the fact that the
9040 * list of MACs is changed in an incremental way and that the
9041 * function is called under the netif_addr_lock. A temporary
9042 * inconsistent CAM configuration (possible in case of very fast
9043 * sequence of add/del/add on the host side) will shortly be
9044 * restored by the handler of the last ramrod.
9045 */
9046static int bnx2x_set_uc_list(struct bnx2x *bp)
9047{
9048 int i = 0, old;
9049 struct net_device *dev = bp->dev;
9050 u8 offset = bnx2x_uc_list_cam_offset(bp);
9051 struct netdev_hw_addr *ha;
9052 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, uc_mac_config);
9053 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, uc_mac_config);
9054
9055 if (netdev_uc_count(dev) > bnx2x_max_uc_list(bp))
9056 return -EINVAL;
9057
9058 netdev_for_each_uc_addr(ha, dev) {
9059 /* copy mac */
9060 config_cmd->config_table[i].msb_mac_addr =
9061 swab16(*(u16 *)&bnx2x_uc_addr(ha)[0]);
9062 config_cmd->config_table[i].middle_mac_addr =
9063 swab16(*(u16 *)&bnx2x_uc_addr(ha)[2]);
9064 config_cmd->config_table[i].lsb_mac_addr =
9065 swab16(*(u16 *)&bnx2x_uc_addr(ha)[4]);
9066
9067 config_cmd->config_table[i].vlan_id = 0;
9068 config_cmd->config_table[i].pf_id = BP_FUNC(bp);
9069 config_cmd->config_table[i].clients_bit_vector =
9070 cpu_to_le32(1 << BP_L_ID(bp));
9071
9072 SET_FLAG(config_cmd->config_table[i].flags,
9073 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9074 T_ETH_MAC_COMMAND_SET);
9075
9076 DP(NETIF_MSG_IFUP,
9077 "setting UCAST[%d] (%04x:%04x:%04x)\n", i,
9078 config_cmd->config_table[i].msb_mac_addr,
9079 config_cmd->config_table[i].middle_mac_addr,
9080 config_cmd->config_table[i].lsb_mac_addr);
9081
9082 i++;
9083
9084 /* Set uc MAC in NIG */
9085 bnx2x_set_mac_in_nig(bp, 1, bnx2x_uc_addr(ha),
9086 LLH_CAM_ETH_LINE + i);
9087 }
9088 old = config_cmd->hdr.length;
9089 if (old > i) {
9090 for (; i < old; i++) {
9091 if (CAM_IS_INVALID(config_cmd->
9092 config_table[i])) {
9093 /* already invalidated */
9094 break;
9095 }
9096 /* invalidate */
9097 SET_FLAG(config_cmd->config_table[i].flags,
9098 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9099 T_ETH_MAC_COMMAND_INVALIDATE);
9100 }
9101 }
9102
9103 wmb();
9104
9105 config_cmd->hdr.length = i;
9106 config_cmd->hdr.offset = offset;
9107 config_cmd->hdr.client_id = 0xff;
9108 /* Mark that this ramrod doesn't use bp->set_mac_pending for
9109 * synchronization.
9110 */
9111 config_cmd->hdr.echo = 0;
9112
9113 mb();
9114
9115 return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
9116 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
9117
9118}
9119
9120void bnx2x_invalidate_uc_list(struct bnx2x *bp)
9121{
9122 int i;
9123 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, uc_mac_config);
9124 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, uc_mac_config);
9125 int ramrod_flags = WAIT_RAMROD_COMMON;
9126 u8 offset = bnx2x_uc_list_cam_offset(bp);
9127 u8 max_list_size = bnx2x_max_uc_list(bp);
9128
9129 for (i = 0; i < max_list_size; i++) {
9130 SET_FLAG(config_cmd->config_table[i].flags,
9131 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9132 T_ETH_MAC_COMMAND_INVALIDATE);
9133 bnx2x_set_mac_in_nig(bp, 0, NULL, LLH_CAM_ETH_LINE + 1 + i);
9134 }
9135
9136 wmb();
9137
9138 config_cmd->hdr.length = max_list_size;
9139 config_cmd->hdr.offset = offset;
9140 config_cmd->hdr.client_id = 0xff;
9141 /* We'll wait for a completion this time... */
9142 config_cmd->hdr.echo = 1;
9143
9144 bp->set_mac_pending = 1;
9145
9146 mb();
9147
9148 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
9149 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
9150
9151 /* Wait for a completion */
9152 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending,
9153 ramrod_flags);
9154
9155}
9156
9157static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9158{
9159 /* some multicasts */
9160 if (CHIP_IS_E1(bp)) {
9161 return bnx2x_set_e1_mc_list(bp);
9162 } else { /* E1H and newer */
9163 return bnx2x_set_e1h_mc_list(bp);
9164 }
9165}
9166
Eilon Greensteinf5372252009-02-12 08:38:30 +00009167/* called with netif_tx_lock from dev_mcast.c */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009168void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009169{
9170 struct bnx2x *bp = netdev_priv(dev);
9171 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009172
9173 if (bp->state != BNX2X_STATE_OPEN) {
9174 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9175 return;
9176 }
9177
9178 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
9179
9180 if (dev->flags & IFF_PROMISC)
9181 rx_mode = BNX2X_RX_MODE_PROMISC;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009182 else if (dev->flags & IFF_ALLMULTI)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009183 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009184 else {
9185 /* some multicasts */
9186 if (bnx2x_set_mc_list(bp))
9187 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009188
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009189 /* some unicasts */
9190 if (bnx2x_set_uc_list(bp))
9191 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009192 }
9193
9194 bp->rx_mode = rx_mode;
9195 bnx2x_set_storm_rx_mode(bp);
9196}
9197
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009198/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009199static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
9200 int devad, u16 addr)
9201{
9202 struct bnx2x *bp = netdev_priv(netdev);
9203 u16 value;
9204 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009205
9206 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
9207 prtad, devad, addr);
9208
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009209 /* The HW expects different devad if CL22 is used */
9210 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9211
9212 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009213 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009214 bnx2x_release_phy_lock(bp);
9215 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
9216
9217 if (!rc)
9218 rc = value;
9219 return rc;
9220}
9221
9222/* called with rtnl_lock */
9223static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
9224 u16 addr, u16 value)
9225{
9226 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009227 int rc;
9228
9229 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
9230 " value 0x%x\n", prtad, devad, addr, value);
9231
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009232 /* The HW expects different devad if CL22 is used */
9233 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9234
9235 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009236 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009237 bnx2x_release_phy_lock(bp);
9238 return rc;
9239}
9240
9241/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009242static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9243{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009244 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009245 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009246
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009247 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
9248 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009249
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009250 if (!netif_running(dev))
9251 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009252
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009253 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009254}
9255
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009256#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009257static void poll_bnx2x(struct net_device *dev)
9258{
9259 struct bnx2x *bp = netdev_priv(dev);
9260
9261 disable_irq(bp->pdev->irq);
9262 bnx2x_interrupt(bp->pdev->irq, dev);
9263 enable_irq(bp->pdev->irq);
9264}
9265#endif
9266
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009267static const struct net_device_ops bnx2x_netdev_ops = {
9268 .ndo_open = bnx2x_open,
9269 .ndo_stop = bnx2x_close,
9270 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +00009271 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009272 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009273 .ndo_set_mac_address = bnx2x_change_mac_addr,
9274 .ndo_validate_addr = eth_validate_addr,
9275 .ndo_do_ioctl = bnx2x_ioctl,
9276 .ndo_change_mtu = bnx2x_change_mtu,
9277 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009278#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009279 .ndo_poll_controller = poll_bnx2x,
9280#endif
9281};
9282
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009283static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
9284 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009285{
9286 struct bnx2x *bp;
9287 int rc;
9288
9289 SET_NETDEV_DEV(dev, &pdev->dev);
9290 bp = netdev_priv(dev);
9291
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009292 bp->dev = dev;
9293 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009294 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009295 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009296
9297 rc = pci_enable_device(pdev);
9298 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009299 dev_err(&bp->pdev->dev,
9300 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009301 goto err_out;
9302 }
9303
9304 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009305 dev_err(&bp->pdev->dev,
9306 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009307 rc = -ENODEV;
9308 goto err_out_disable;
9309 }
9310
9311 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009312 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
9313 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009314 rc = -ENODEV;
9315 goto err_out_disable;
9316 }
9317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009318 if (atomic_read(&pdev->enable_cnt) == 1) {
9319 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
9320 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009321 dev_err(&bp->pdev->dev,
9322 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009323 goto err_out_disable;
9324 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009325
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009326 pci_set_master(pdev);
9327 pci_save_state(pdev);
9328 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009329
9330 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
9331 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009332 dev_err(&bp->pdev->dev,
9333 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009334 rc = -EIO;
9335 goto err_out_release;
9336 }
9337
9338 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
9339 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009340 dev_err(&bp->pdev->dev,
9341 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009342 rc = -EIO;
9343 goto err_out_release;
9344 }
9345
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009346 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009347 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009348 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009349 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
9350 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009351 rc = -EIO;
9352 goto err_out_release;
9353 }
9354
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009355 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009356 dev_err(&bp->pdev->dev,
9357 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009358 rc = -EIO;
9359 goto err_out_release;
9360 }
9361
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009362 dev->mem_start = pci_resource_start(pdev, 0);
9363 dev->base_addr = dev->mem_start;
9364 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009365
9366 dev->irq = pdev->irq;
9367
Arjan van de Ven275f1652008-10-20 21:42:39 -07009368 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009369 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009370 dev_err(&bp->pdev->dev,
9371 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009372 rc = -ENOMEM;
9373 goto err_out_release;
9374 }
9375
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009376 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009377 min_t(u64, BNX2X_DB_SIZE(bp),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009378 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009379 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009380 dev_err(&bp->pdev->dev,
9381 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009382 rc = -ENOMEM;
9383 goto err_out_unmap;
9384 }
9385
9386 bnx2x_set_power_state(bp, PCI_D0);
9387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009388 /* clean indirect addresses */
9389 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
9390 PCICFG_VENDOR_ID_OFFSET);
9391 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
9392 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
9393 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
9394 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009395
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009396 /* Reset the load counter */
9397 bnx2x_clear_load_cnt(bp);
9398
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009399 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009400
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009401 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009402 bnx2x_set_ethtool_ops(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009403 dev->features |= NETIF_F_SG;
Michał Mirosław79032642010-11-30 06:38:00 +00009404 dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009405 if (bp->flags & USING_DAC_FLAG)
9406 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009407 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
9408 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009409 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009410
9411 dev->vlan_features |= NETIF_F_SG;
Michał Mirosław79032642010-11-30 06:38:00 +00009412 dev->vlan_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009413 if (bp->flags & USING_DAC_FLAG)
9414 dev->vlan_features |= NETIF_F_HIGHDMA;
9415 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
9416 dev->vlan_features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009417
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009418#ifdef BCM_DCB
9419 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
9420#endif
9421
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009422 /* get_port_hwinfo() will set prtad and mmds properly */
9423 bp->mdio.prtad = MDIO_PRTAD_NONE;
9424 bp->mdio.mmds = 0;
9425 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
9426 bp->mdio.dev = dev;
9427 bp->mdio.mdio_read = bnx2x_mdio_read;
9428 bp->mdio.mdio_write = bnx2x_mdio_write;
9429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009430 return 0;
9431
9432err_out_unmap:
9433 if (bp->regview) {
9434 iounmap(bp->regview);
9435 bp->regview = NULL;
9436 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009437 if (bp->doorbells) {
9438 iounmap(bp->doorbells);
9439 bp->doorbells = NULL;
9440 }
9441
9442err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009443 if (atomic_read(&pdev->enable_cnt) == 1)
9444 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009445
9446err_out_disable:
9447 pci_disable_device(pdev);
9448 pci_set_drvdata(pdev, NULL);
9449
9450err_out:
9451 return rc;
9452}
9453
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009454static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
9455 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08009456{
9457 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
9458
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009459 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
9460
9461 /* return value of 1=2.5GHz 2=5GHz */
9462 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08009463}
9464
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009465static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009466{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009467 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009468 struct bnx2x_fw_file_hdr *fw_hdr;
9469 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009470 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009471 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009472 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009473 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009474
9475 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
9476 return -EINVAL;
9477
9478 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
9479 sections = (struct bnx2x_fw_file_section *)fw_hdr;
9480
9481 /* Make sure none of the offsets and sizes make us read beyond
9482 * the end of the firmware data */
9483 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
9484 offset = be32_to_cpu(sections[i].offset);
9485 len = be32_to_cpu(sections[i].len);
9486 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009487 dev_err(&bp->pdev->dev,
9488 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009489 return -EINVAL;
9490 }
9491 }
9492
9493 /* Likewise for the init_ops offsets */
9494 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
9495 ops_offsets = (u16 *)(firmware->data + offset);
9496 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
9497
9498 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
9499 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009500 dev_err(&bp->pdev->dev,
9501 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009502 return -EINVAL;
9503 }
9504 }
9505
9506 /* Check FW version */
9507 offset = be32_to_cpu(fw_hdr->fw_version.offset);
9508 fw_ver = firmware->data + offset;
9509 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
9510 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
9511 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
9512 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009513 dev_err(&bp->pdev->dev,
9514 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009515 fw_ver[0], fw_ver[1], fw_ver[2],
9516 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
9517 BCM_5710_FW_MINOR_VERSION,
9518 BCM_5710_FW_REVISION_VERSION,
9519 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009520 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009521 }
9522
9523 return 0;
9524}
9525
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009526static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009527{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009528 const __be32 *source = (const __be32 *)_source;
9529 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009530 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009531
9532 for (i = 0; i < n/4; i++)
9533 target[i] = be32_to_cpu(source[i]);
9534}
9535
9536/*
9537 Ops array is stored in the following format:
9538 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
9539 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009540static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009541{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009542 const __be32 *source = (const __be32 *)_source;
9543 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009544 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009545
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009546 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009547 tmp = be32_to_cpu(source[j]);
9548 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009549 target[i].offset = tmp & 0xffffff;
9550 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009551 }
9552}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009553
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009554/**
9555 * IRO array is stored in the following format:
9556 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
9557 */
9558static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
9559{
9560 const __be32 *source = (const __be32 *)_source;
9561 struct iro *target = (struct iro *)_target;
9562 u32 i, j, tmp;
9563
9564 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
9565 target[i].base = be32_to_cpu(source[j]);
9566 j++;
9567 tmp = be32_to_cpu(source[j]);
9568 target[i].m1 = (tmp >> 16) & 0xffff;
9569 target[i].m2 = tmp & 0xffff;
9570 j++;
9571 tmp = be32_to_cpu(source[j]);
9572 target[i].m3 = (tmp >> 16) & 0xffff;
9573 target[i].size = tmp & 0xffff;
9574 j++;
9575 }
9576}
9577
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009578static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009579{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009580 const __be16 *source = (const __be16 *)_source;
9581 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009582 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009583
9584 for (i = 0; i < n/2; i++)
9585 target[i] = be16_to_cpu(source[i]);
9586}
9587
Joe Perches7995c642010-02-17 15:01:52 +00009588#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
9589do { \
9590 u32 len = be32_to_cpu(fw_hdr->arr.len); \
9591 bp->arr = kmalloc(len, GFP_KERNEL); \
9592 if (!bp->arr) { \
9593 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
9594 goto lbl; \
9595 } \
9596 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
9597 (u8 *)bp->arr, len); \
9598} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009599
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009600int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009601{
Ben Hutchings45229b42009-11-07 11:53:39 +00009602 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009603 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +00009604 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009605
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009606 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009607 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009608 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009609 fw_file_name = FW_FILE_NAME_E1H;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009610 else if (CHIP_IS_E2(bp))
9611 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009612 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009613 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009614 return -EINVAL;
9615 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009616
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009617 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009618
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009619 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009620 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009621 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009622 goto request_firmware_exit;
9623 }
9624
9625 rc = bnx2x_check_firmware(bp);
9626 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009627 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009628 goto request_firmware_exit;
9629 }
9630
9631 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
9632
9633 /* Initialize the pointers to the init arrays */
9634 /* Blob */
9635 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
9636
9637 /* Opcodes */
9638 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
9639
9640 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009641 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
9642 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009643
9644 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +00009645 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9646 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
9647 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
9648 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
9649 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9650 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
9651 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
9652 be32_to_cpu(fw_hdr->usem_pram_data.offset);
9653 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9654 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
9655 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
9656 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
9657 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9658 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
9659 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
9660 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009661 /* IRO */
9662 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009663
9664 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009665
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009666iro_alloc_err:
9667 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009668init_offsets_alloc_err:
9669 kfree(bp->init_ops);
9670init_ops_alloc_err:
9671 kfree(bp->init_data);
9672request_firmware_exit:
9673 release_firmware(bp->firmware);
9674
9675 return rc;
9676}
9677
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009678static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp, int l2_cid_count)
9679{
9680 int cid_count = L2_FP_COUNT(l2_cid_count);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009681
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009682#ifdef BCM_CNIC
9683 cid_count += CNIC_CID_MAX;
9684#endif
9685 return roundup(cid_count, QM_CID_ROUND);
9686}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009688static int __devinit bnx2x_init_one(struct pci_dev *pdev,
9689 const struct pci_device_id *ent)
9690{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009691 struct net_device *dev = NULL;
9692 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009693 int pcie_width, pcie_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009694 int rc, cid_count;
9695
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009696 switch (ent->driver_data) {
9697 case BCM57710:
9698 case BCM57711:
9699 case BCM57711E:
9700 cid_count = FP_SB_MAX_E1x;
9701 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009702
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009703 case BCM57712:
9704 case BCM57712E:
9705 cid_count = FP_SB_MAX_E2;
9706 break;
9707
9708 default:
9709 pr_err("Unknown board_type (%ld), aborting\n",
9710 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +00009711 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009712 }
9713
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009714 cid_count += NONE_ETH_CONTEXT_USE + CNIC_CONTEXT_USE;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009716 /* dev zeroed in init_etherdev */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009717 dev = alloc_etherdev_mq(sizeof(*bp), cid_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009718 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009719 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009720 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009721 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009722
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009723 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +00009724 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009725
Eilon Greensteindf4770de2009-08-12 08:23:28 +00009726 pci_set_drvdata(pdev, dev);
9727
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009728 bp->l2_cid_count = cid_count;
9729
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009730 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009731 if (rc < 0) {
9732 free_netdev(dev);
9733 return rc;
9734 }
9735
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009736 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00009737 if (rc)
9738 goto init_one_exit;
9739
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009740 /* calc qm_cid_count */
9741 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp, cid_count);
9742
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009743#ifdef BCM_CNIC
9744 /* disable FCOE L2 queue for E1x*/
9745 if (CHIP_IS_E1x(bp))
9746 bp->flags |= NO_FCOE_FLAG;
9747
9748#endif
9749
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009750 /* Configure interupt mode: try to enable MSI-X/MSI if
9751 * needed, set bp->num_queues appropriately.
9752 */
9753 bnx2x_set_int_mode(bp);
9754
9755 /* Add all NAPI objects */
9756 bnx2x_add_all_napi(bp);
9757
Vladislav Zolotarovb3400072010-11-24 11:09:50 -08009758 rc = register_netdev(dev);
9759 if (rc) {
9760 dev_err(&pdev->dev, "Cannot register net device\n");
9761 goto init_one_exit;
9762 }
9763
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009764#ifdef BCM_CNIC
9765 if (!NO_FCOE(bp)) {
9766 /* Add storage MAC address */
9767 rtnl_lock();
9768 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
9769 rtnl_unlock();
9770 }
9771#endif
9772
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009773 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009774
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009775 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
9776 " IRQ %d, ", board_info[ent->driver_data].name,
9777 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009778 pcie_width,
9779 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
9780 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
9781 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009782 dev->base_addr, bp->pdev->irq);
9783 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +00009784
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009785 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009786
9787init_one_exit:
9788 if (bp->regview)
9789 iounmap(bp->regview);
9790
9791 if (bp->doorbells)
9792 iounmap(bp->doorbells);
9793
9794 free_netdev(dev);
9795
9796 if (atomic_read(&pdev->enable_cnt) == 1)
9797 pci_release_regions(pdev);
9798
9799 pci_disable_device(pdev);
9800 pci_set_drvdata(pdev, NULL);
9801
9802 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009803}
9804
9805static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
9806{
9807 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -08009808 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009809
Eliezer Tamir228241e2008-02-28 11:56:57 -08009810 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009811 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08009812 return;
9813 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08009814 bp = netdev_priv(dev);
9815
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009816#ifdef BCM_CNIC
9817 /* Delete storage MAC address */
9818 if (!NO_FCOE(bp)) {
9819 rtnl_lock();
9820 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
9821 rtnl_unlock();
9822 }
9823#endif
9824
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009825 unregister_netdev(dev);
9826
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009827 /* Delete all NAPI objects */
9828 bnx2x_del_all_napi(bp);
9829
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +00009830 /* Power on: we can't let PCI layer write to us while we are in D3 */
9831 bnx2x_set_power_state(bp, PCI_D0);
9832
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009833 /* Disable MSI/MSI-X */
9834 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009835
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +00009836 /* Power off */
9837 bnx2x_set_power_state(bp, PCI_D3hot);
9838
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009839 /* Make sure RESET task is not scheduled before continuing */
9840 cancel_delayed_work_sync(&bp->reset_task);
9841
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009842 if (bp->regview)
9843 iounmap(bp->regview);
9844
9845 if (bp->doorbells)
9846 iounmap(bp->doorbells);
9847
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009848 bnx2x_free_mem_bp(bp);
9849
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009850 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009851
9852 if (atomic_read(&pdev->enable_cnt) == 1)
9853 pci_release_regions(pdev);
9854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009855 pci_disable_device(pdev);
9856 pci_set_drvdata(pdev, NULL);
9857}
9858
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009859static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
9860{
9861 int i;
9862
9863 bp->state = BNX2X_STATE_ERROR;
9864
9865 bp->rx_mode = BNX2X_RX_MODE_NONE;
9866
9867 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07009868 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009869
9870 del_timer_sync(&bp->timer);
9871 bp->stats_state = STATS_STATE_DISABLED;
9872 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
9873
9874 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009875 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009876
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009877 /* Free SKBs, SGEs, TPA pool and driver internals */
9878 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009879
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009880 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009881 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009882
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009883 bnx2x_free_mem(bp);
9884
9885 bp->state = BNX2X_STATE_CLOSED;
9886
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009887 return 0;
9888}
9889
9890static void bnx2x_eeh_recover(struct bnx2x *bp)
9891{
9892 u32 val;
9893
9894 mutex_init(&bp->port.phy_mutex);
9895
9896 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9897 bp->link_params.shmem_base = bp->common.shmem_base;
9898 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
9899
9900 if (!bp->common.shmem_base ||
9901 (bp->common.shmem_base < 0xA0000) ||
9902 (bp->common.shmem_base >= 0xC0000)) {
9903 BNX2X_DEV_INFO("MCP not active\n");
9904 bp->flags |= NO_MCP_FLAG;
9905 return;
9906 }
9907
9908 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9909 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9910 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9911 BNX2X_ERR("BAD MCP validity signature\n");
9912
9913 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009914 bp->fw_seq =
9915 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9916 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009917 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9918 }
9919}
9920
Wendy Xiong493adb12008-06-23 20:36:22 -07009921/**
9922 * bnx2x_io_error_detected - called when PCI error is detected
9923 * @pdev: Pointer to PCI device
9924 * @state: The current pci connection state
9925 *
9926 * This function is called after a PCI bus error affecting
9927 * this device has been detected.
9928 */
9929static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
9930 pci_channel_state_t state)
9931{
9932 struct net_device *dev = pci_get_drvdata(pdev);
9933 struct bnx2x *bp = netdev_priv(dev);
9934
9935 rtnl_lock();
9936
9937 netif_device_detach(dev);
9938
Dean Nelson07ce50e2009-07-31 09:13:25 +00009939 if (state == pci_channel_io_perm_failure) {
9940 rtnl_unlock();
9941 return PCI_ERS_RESULT_DISCONNECT;
9942 }
9943
Wendy Xiong493adb12008-06-23 20:36:22 -07009944 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009945 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -07009946
9947 pci_disable_device(pdev);
9948
9949 rtnl_unlock();
9950
9951 /* Request a slot reset */
9952 return PCI_ERS_RESULT_NEED_RESET;
9953}
9954
9955/**
9956 * bnx2x_io_slot_reset - called after the PCI bus has been reset
9957 * @pdev: Pointer to PCI device
9958 *
9959 * Restart the card from scratch, as if from a cold-boot.
9960 */
9961static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
9962{
9963 struct net_device *dev = pci_get_drvdata(pdev);
9964 struct bnx2x *bp = netdev_priv(dev);
9965
9966 rtnl_lock();
9967
9968 if (pci_enable_device(pdev)) {
9969 dev_err(&pdev->dev,
9970 "Cannot re-enable PCI device after reset\n");
9971 rtnl_unlock();
9972 return PCI_ERS_RESULT_DISCONNECT;
9973 }
9974
9975 pci_set_master(pdev);
9976 pci_restore_state(pdev);
9977
9978 if (netif_running(dev))
9979 bnx2x_set_power_state(bp, PCI_D0);
9980
9981 rtnl_unlock();
9982
9983 return PCI_ERS_RESULT_RECOVERED;
9984}
9985
9986/**
9987 * bnx2x_io_resume - called when traffic can start flowing again
9988 * @pdev: Pointer to PCI device
9989 *
9990 * This callback is called when the error recovery driver tells us that
9991 * its OK to resume normal operation.
9992 */
9993static void bnx2x_io_resume(struct pci_dev *pdev)
9994{
9995 struct net_device *dev = pci_get_drvdata(pdev);
9996 struct bnx2x *bp = netdev_priv(dev);
9997
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009998 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009999 printk(KERN_ERR "Handling parity error recovery. "
10000 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010001 return;
10002 }
10003
Wendy Xiong493adb12008-06-23 20:36:22 -070010004 rtnl_lock();
10005
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010006 bnx2x_eeh_recover(bp);
10007
Wendy Xiong493adb12008-06-23 20:36:22 -070010008 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010009 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010010
10011 netif_device_attach(dev);
10012
10013 rtnl_unlock();
10014}
10015
10016static struct pci_error_handlers bnx2x_err_handler = {
10017 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010018 .slot_reset = bnx2x_io_slot_reset,
10019 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070010020};
10021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010022static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010023 .name = DRV_MODULE_NAME,
10024 .id_table = bnx2x_pci_tbl,
10025 .probe = bnx2x_init_one,
10026 .remove = __devexit_p(bnx2x_remove_one),
10027 .suspend = bnx2x_suspend,
10028 .resume = bnx2x_resume,
10029 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010030};
10031
10032static int __init bnx2x_init(void)
10033{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010034 int ret;
10035
Joe Perches7995c642010-02-17 15:01:52 +000010036 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000010037
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010038 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10039 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000010040 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010041 return -ENOMEM;
10042 }
10043
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010044 ret = pci_register_driver(&bnx2x_pci_driver);
10045 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000010046 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010047 destroy_workqueue(bnx2x_wq);
10048 }
10049 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010050}
10051
10052static void __exit bnx2x_cleanup(void)
10053{
10054 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010055
10056 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010057}
10058
10059module_init(bnx2x_init);
10060module_exit(bnx2x_cleanup);
10061
Michael Chan993ac7b2009-10-10 13:46:56 +000010062#ifdef BCM_CNIC
10063
10064/* count denotes the number of new completions we have seen */
10065static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
10066{
10067 struct eth_spe *spe;
10068
10069#ifdef BNX2X_STOP_ON_ERROR
10070 if (unlikely(bp->panic))
10071 return;
10072#endif
10073
10074 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010075 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000010076 bp->cnic_spq_pending -= count;
10077
Michael Chan993ac7b2009-10-10 13:46:56 +000010078
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010079 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
10080 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
10081 & SPE_HDR_CONN_TYPE) >>
10082 SPE_HDR_CONN_TYPE_SHIFT;
10083
10084 /* Set validation for iSCSI L2 client before sending SETUP
10085 * ramrod
10086 */
10087 if (type == ETH_CONNECTION_TYPE) {
10088 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->
10089 hdr.conn_and_cmd_data) >>
10090 SPE_HDR_CMD_ID_SHIFT) & 0xff;
10091
10092 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
10093 bnx2x_set_ctx_validation(&bp->context.
10094 vcxt[BNX2X_ISCSI_ETH_CID].eth,
10095 HW_CID(bp, BNX2X_ISCSI_ETH_CID));
10096 }
10097
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010098 /* There may be not more than 8 L2 and not more than 8 L5 SPEs
10099 * We also check that the number of outstanding
10100 * COMMON ramrods is not more than the EQ and SPQ can
10101 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010102 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010103 if (type == ETH_CONNECTION_TYPE) {
10104 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010105 break;
10106 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010107 atomic_dec(&bp->cq_spq_left);
10108 } else if (type == NONE_CONNECTION_TYPE) {
10109 if (!atomic_read(&bp->eq_spq_left))
10110 break;
10111 else
10112 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010113 } else if ((type == ISCSI_CONNECTION_TYPE) ||
10114 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010115 if (bp->cnic_spq_pending >=
10116 bp->cnic_eth_dev.max_kwqe_pending)
10117 break;
10118 else
10119 bp->cnic_spq_pending++;
10120 } else {
10121 BNX2X_ERR("Unknown SPE type: %d\n", type);
10122 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000010123 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010124 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010125
10126 spe = bnx2x_sp_get_next(bp);
10127 *spe = *bp->cnic_kwq_cons;
10128
Michael Chan993ac7b2009-10-10 13:46:56 +000010129 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
10130 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
10131
10132 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
10133 bp->cnic_kwq_cons = bp->cnic_kwq;
10134 else
10135 bp->cnic_kwq_cons++;
10136 }
10137 bnx2x_sp_prod_update(bp);
10138 spin_unlock_bh(&bp->spq_lock);
10139}
10140
10141static int bnx2x_cnic_sp_queue(struct net_device *dev,
10142 struct kwqe_16 *kwqes[], u32 count)
10143{
10144 struct bnx2x *bp = netdev_priv(dev);
10145 int i;
10146
10147#ifdef BNX2X_STOP_ON_ERROR
10148 if (unlikely(bp->panic))
10149 return -EIO;
10150#endif
10151
10152 spin_lock_bh(&bp->spq_lock);
10153
10154 for (i = 0; i < count; i++) {
10155 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
10156
10157 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
10158 break;
10159
10160 *bp->cnic_kwq_prod = *spe;
10161
10162 bp->cnic_kwq_pending++;
10163
10164 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
10165 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010166 spe->data.update_data_addr.hi,
10167 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000010168 bp->cnic_kwq_pending);
10169
10170 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
10171 bp->cnic_kwq_prod = bp->cnic_kwq;
10172 else
10173 bp->cnic_kwq_prod++;
10174 }
10175
10176 spin_unlock_bh(&bp->spq_lock);
10177
10178 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
10179 bnx2x_cnic_sp_post(bp, 0);
10180
10181 return i;
10182}
10183
10184static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10185{
10186 struct cnic_ops *c_ops;
10187 int rc = 0;
10188
10189 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000010190 c_ops = rcu_dereference_protected(bp->cnic_ops,
10191 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000010192 if (c_ops)
10193 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10194 mutex_unlock(&bp->cnic_mutex);
10195
10196 return rc;
10197}
10198
10199static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10200{
10201 struct cnic_ops *c_ops;
10202 int rc = 0;
10203
10204 rcu_read_lock();
10205 c_ops = rcu_dereference(bp->cnic_ops);
10206 if (c_ops)
10207 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10208 rcu_read_unlock();
10209
10210 return rc;
10211}
10212
10213/*
10214 * for commands that have no data
10215 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010216int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000010217{
10218 struct cnic_ctl_info ctl = {0};
10219
10220 ctl.cmd = cmd;
10221
10222 return bnx2x_cnic_ctl_send(bp, &ctl);
10223}
10224
10225static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
10226{
10227 struct cnic_ctl_info ctl;
10228
10229 /* first we tell CNIC and only then we count this as a completion */
10230 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
10231 ctl.data.comp.cid = cid;
10232
10233 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010234 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010235}
10236
10237static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
10238{
10239 struct bnx2x *bp = netdev_priv(dev);
10240 int rc = 0;
10241
10242 switch (ctl->cmd) {
10243 case DRV_CTL_CTXTBL_WR_CMD: {
10244 u32 index = ctl->data.io.offset;
10245 dma_addr_t addr = ctl->data.io.dma_addr;
10246
10247 bnx2x_ilt_wr(bp, index, addr);
10248 break;
10249 }
10250
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010251 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
10252 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000010253
10254 bnx2x_cnic_sp_post(bp, count);
10255 break;
10256 }
10257
10258 /* rtnl_lock is held. */
10259 case DRV_CTL_START_L2_CMD: {
10260 u32 cli = ctl->data.ring.client_id;
10261
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010262 /* Clear FCoE FIP and ALL ENODE MACs addresses first */
10263 bnx2x_del_fcoe_eth_macs(bp);
10264
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010265 /* Set iSCSI MAC address */
10266 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
10267
10268 mmiowb();
10269 barrier();
10270
10271 /* Start accepting on iSCSI L2 ring. Accept all multicasts
10272 * because it's the only way for UIO Client to accept
10273 * multicasts (in non-promiscuous mode only one Client per
10274 * function will receive multicast packets (leading in our
10275 * case).
10276 */
10277 bnx2x_rxq_set_mac_filters(bp, cli,
10278 BNX2X_ACCEPT_UNICAST |
10279 BNX2X_ACCEPT_BROADCAST |
10280 BNX2X_ACCEPT_ALL_MULTICAST);
10281 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
10282
Michael Chan993ac7b2009-10-10 13:46:56 +000010283 break;
10284 }
10285
10286 /* rtnl_lock is held. */
10287 case DRV_CTL_STOP_L2_CMD: {
10288 u32 cli = ctl->data.ring.client_id;
10289
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010290 /* Stop accepting on iSCSI L2 ring */
10291 bnx2x_rxq_set_mac_filters(bp, cli, BNX2X_ACCEPT_NONE);
10292 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
10293
10294 mmiowb();
10295 barrier();
10296
10297 /* Unset iSCSI L2 MAC */
10298 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010299 break;
10300 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010301 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
10302 int count = ctl->data.credit.credit_count;
10303
10304 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010305 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010306 smp_mb__after_atomic_inc();
10307 break;
10308 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010309
10310 default:
10311 BNX2X_ERR("unknown command %x\n", ctl->cmd);
10312 rc = -EINVAL;
10313 }
10314
10315 return rc;
10316}
10317
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010318void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000010319{
10320 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10321
10322 if (bp->flags & USING_MSIX_FLAG) {
10323 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
10324 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
10325 cp->irq_arr[0].vector = bp->msix_table[1].vector;
10326 } else {
10327 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
10328 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
10329 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010330 if (CHIP_IS_E2(bp))
10331 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
10332 else
10333 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
10334
Michael Chan993ac7b2009-10-10 13:46:56 +000010335 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010336 cp->irq_arr[0].status_blk_num2 = CNIC_IGU_SB_ID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010337 cp->irq_arr[1].status_blk = bp->def_status_blk;
10338 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010339 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010340
10341 cp->num_irq = 2;
10342}
10343
10344static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
10345 void *data)
10346{
10347 struct bnx2x *bp = netdev_priv(dev);
10348 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10349
10350 if (ops == NULL)
10351 return -EINVAL;
10352
10353 if (atomic_read(&bp->intr_sem) != 0)
10354 return -EBUSY;
10355
10356 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
10357 if (!bp->cnic_kwq)
10358 return -ENOMEM;
10359
10360 bp->cnic_kwq_cons = bp->cnic_kwq;
10361 bp->cnic_kwq_prod = bp->cnic_kwq;
10362 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
10363
10364 bp->cnic_spq_pending = 0;
10365 bp->cnic_kwq_pending = 0;
10366
10367 bp->cnic_data = data;
10368
10369 cp->num_irq = 0;
10370 cp->drv_state = CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010371 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000010372
Michael Chan993ac7b2009-10-10 13:46:56 +000010373 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010374
Michael Chan993ac7b2009-10-10 13:46:56 +000010375 rcu_assign_pointer(bp->cnic_ops, ops);
10376
10377 return 0;
10378}
10379
10380static int bnx2x_unregister_cnic(struct net_device *dev)
10381{
10382 struct bnx2x *bp = netdev_priv(dev);
10383 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10384
10385 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000010386 cp->drv_state = 0;
10387 rcu_assign_pointer(bp->cnic_ops, NULL);
10388 mutex_unlock(&bp->cnic_mutex);
10389 synchronize_rcu();
10390 kfree(bp->cnic_kwq);
10391 bp->cnic_kwq = NULL;
10392
10393 return 0;
10394}
10395
10396struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
10397{
10398 struct bnx2x *bp = netdev_priv(dev);
10399 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10400
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010401 /* If both iSCSI and FCoE are disabled - return NULL in
10402 * order to indicate CNIC that it should not try to work
10403 * with this device.
10404 */
10405 if (NO_ISCSI(bp) && NO_FCOE(bp))
10406 return NULL;
10407
Michael Chan993ac7b2009-10-10 13:46:56 +000010408 cp->drv_owner = THIS_MODULE;
10409 cp->chip_id = CHIP_ID(bp);
10410 cp->pdev = bp->pdev;
10411 cp->io_base = bp->regview;
10412 cp->io_base2 = bp->doorbells;
10413 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010414 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010415 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
10416 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010417 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010418 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000010419 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
10420 cp->drv_ctl = bnx2x_drv_ctl;
10421 cp->drv_register_cnic = bnx2x_register_cnic;
10422 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010423 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
10424 cp->iscsi_l2_client_id = BNX2X_ISCSI_ETH_CL_ID +
10425 BP_E1HVN(bp) * NONE_ETH_CONTEXT_USE;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010426 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010427
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010428 if (NO_ISCSI_OOO(bp))
10429 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
10430
10431 if (NO_ISCSI(bp))
10432 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
10433
10434 if (NO_FCOE(bp))
10435 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
10436
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010437 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
10438 "starting cid %d\n",
10439 cp->ctx_blk_size,
10440 cp->ctx_tbl_offset,
10441 cp->ctx_tbl_len,
10442 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000010443 return cp;
10444}
10445EXPORT_SYMBOL(bnx2x_cnic_probe);
10446
10447#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010448