blob: 16abc8322f7986fd4c473a9a4d05f44facebc7e3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
Russell King195864c2012-01-19 10:05:41 +000018#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020021#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010022#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010023#include <asm/thread_info.h>
Catalin Marinase73fc882011-08-23 14:07:23 +010024#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Rob Herring91a9fec2012-08-31 00:03:46 -050026#if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
27#include CONFIG_DEBUG_LL_INCLUDE
Jeremy Kerrc2933932010-07-07 11:19:48 +080028#endif
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010031 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000032 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
33 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010034 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000035 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 */
Russell King72a20e22011-01-04 19:04:00 +000037#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000038#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
39#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
Catalin Marinas1b6ba462011-11-22 17:30:29 +000042#ifdef CONFIG_ARM_LPAE
43 /* LPAE requires an additional page for the PGD */
44#define PG_DIR_SIZE 0x5000
45#define PMD_ORDER 3
46#else
Catalin Marinase73fc882011-08-23 14:07:23 +010047#define PG_DIR_SIZE 0x4000
48#define PMD_ORDER 2
Catalin Marinas1b6ba462011-11-22 17:30:29 +000049#endif
Catalin Marinase73fc882011-08-23 14:07:23 +010050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 .globl swapper_pg_dir
Catalin Marinase73fc882011-08-23 14:07:23 +010052 .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Russell King72a20e22011-01-04 19:04:00 +000054 .macro pgtbl, rd, phys
Catalin Marinase73fc882011-08-23 14:07:23 +010055 add \rd, \phys, #TEXT_OFFSET - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/*
59 * Kernel startup entry point.
60 * ---------------------------
61 *
62 * This is normally called from the decompressor code. The requirements
63 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060064 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 *
66 * This code is mostly position independent, so if you link the kernel at
67 * 0xc0008000, you call this at __pa(0xc0008000).
68 *
69 * See linux/arch/arm/tools/mach-types for the complete list of machine
70 * numbers for r1.
71 *
72 * We're trying to keep crap to a minimum; DO NOT add any machine specific
73 * crap here - that's what the boot loader (or in extreme, well justified
74 * circumstances, zImage) is for.
75 */
Dave Martin540b5732011-07-13 15:53:30 +010076 .arm
77
Tim Abbott2abc1c52009-10-02 16:32:46 -040078 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070079ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010080
81 THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
82 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
83 THUMB( .thumb ) @ switch to Thumb now.
84 THUMB(1: )
85
Dave Martin80c59da2012-02-09 08:47:17 -080086#ifdef CONFIG_ARM_VIRT_EXT
87 bl __hyp_stub_install
88#endif
89 @ ensure svc mode and all interrupts masked
90 safe_svcmode_maskall r9
91
Russell King0f44ba12006-02-24 21:04:56 +000092 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 bl __lookup_processor_type @ r5=procinfo r9=cpuid
94 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e5242010-11-29 19:43:28 +010095 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000096 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000097
Catalin Marinas294064f2012-01-09 12:24:47 +010098#ifdef CONFIG_ARM_LPAE
99 mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0
100 and r3, r3, #0xf @ extract VMSA support
101 cmp r3, #5 @ long-descriptor translation table format?
102 THUMB( it lo ) @ force fixup-able long branch encoding
103 blo __error_p @ only classic page table format
104#endif
105
Russell King72a20e22011-01-04 19:04:00 +0000106#ifndef CONFIG_XIP_KERNEL
107 adr r3, 2f
108 ldmia r3, {r4, r8}
109 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
110 add r8, r8, r4 @ PHYS_OFFSET
111#else
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400112 ldr r8, =PHYS_OFFSET @ always constant in this case
Russell King72a20e22011-01-04 19:04:00 +0000113#endif
114
Russell King0eb0511d2010-11-22 12:06:28 +0000115 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600116 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000117 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000118 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100119 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100120#ifdef CONFIG_SMP_ON_UP
121 bl __fixup_smp
122#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000123#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
124 bl __fixup_pv_table
125#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 bl __create_page_tables
127
128 /*
129 * The following calls CPU specific code in a position independent
130 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000131 * xxx_proc_info structure selected by __lookup_processor_type
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 * above. On return, the CPU will be ready for the MMU to be
133 * turned on, and r0 will hold the CPU control register value.
134 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100135 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 @ mmu has been enabled
Russell King00945012010-10-04 17:56:13 +0100137 adr lr, BSYM(1f) @ return (PIC) address
Catalin Marinasd4279582011-05-26 11:22:44 +0100138 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Catalin Marinasb86040a2009-07-24 12:32:54 +0100139 ARM( add pc, r10, #PROCINFO_INITFUNC )
140 THUMB( add r12, r10, #PROCINFO_INITFUNC )
141 THUMB( mov pc, r12 )
Russell King00945012010-10-04 17:56:13 +01001421: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100143ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100144 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000145#ifndef CONFIG_XIP_KERNEL
1462: .long .
147 .long PAGE_OFFSET
148#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150/*
151 * Setup the initial page tables. We only setup the barest
152 * amount which are required to get the kernel running, which
153 * generally means mapping in the kernel code.
154 *
Russell King72a20e22011-01-04 19:04:00 +0000155 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 *
157 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100158 * r0, r3, r5-r7 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 * r4 = physical page table address
160 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000162 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164 /*
Catalin Marinase73fc882011-08-23 14:07:23 +0100165 * Clear the swapper page table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 */
167 mov r0, r4
168 mov r3, #0
Catalin Marinase73fc882011-08-23 14:07:23 +0100169 add r6, r0, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701: str r3, [r0], #4
171 str r3, [r0], #4
172 str r3, [r0], #4
173 str r3, [r0], #4
174 teq r0, r6
175 bne 1b
176
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000177#ifdef CONFIG_ARM_LPAE
178 /*
179 * Build the PGD table (first level) to point to the PMD table. A PGD
180 * entry is 64-bit wide.
181 */
182 mov r0, r4
183 add r3, r4, #0x1000 @ first PMD table address
184 orr r3, r3, #3 @ PGD block type
185 mov r6, #4 @ PTRS_PER_PGD
186 mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER
1871: str r3, [r0], #4 @ set bottom PGD entry bits
188 str r7, [r0], #4 @ set top PGD entry bits
189 add r3, r3, #0x1000 @ next PMD table
190 subs r6, r6, #1
191 bne 1b
192
193 add r4, r4, #0x1000 @ point to the PMD tables
194#endif
195
Russell King8799ee92006-06-29 18:24:21 +0100196 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
198 /*
Russell King786f1b72010-10-04 17:51:54 +0100199 * Create identity mapping to cater for __enable_mmu.
200 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 */
Will Deacon72662e02011-11-23 12:03:27 +0000202 adr r0, __turn_mmu_on_loc
Russell King786f1b72010-10-04 17:51:54 +0100203 ldmia r0, {r3, r5, r6}
204 sub r0, r0, r3 @ virt->phys offset
Will Deacon72662e02011-11-23 12:03:27 +0000205 add r5, r5, r0 @ phys __turn_mmu_on
206 add r6, r6, r0 @ phys __turn_mmu_on_end
Catalin Marinase73fc882011-08-23 14:07:23 +0100207 mov r5, r5, lsr #SECTION_SHIFT
208 mov r6, r6, lsr #SECTION_SHIFT
Russell King786f1b72010-10-04 17:51:54 +0100209
Catalin Marinase73fc882011-08-23 14:07:23 +01002101: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
211 str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
212 cmp r5, r6
213 addlo r5, r5, #1 @ next section
214 blo 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100217 * Map our RAM from the start to the end of the kernel .bss section.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 */
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100219 add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER)
220 ldr r6, =(_end - 1)
221 orr r3, r8, r7
222 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
2231: str r3, [r0], #1 << PMD_ORDER
224 add r3, r3, #1 << SECTION_SHIFT
225 cmp r0, r6
226 bls 1b
227
228#ifdef CONFIG_XIP_KERNEL
229 /*
230 * Map the kernel image separately as it is not located in RAM.
231 */
232#define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
Russell King786f1b72010-10-04 17:51:54 +0100233 mov r3, pc
Catalin Marinase73fc882011-08-23 14:07:23 +0100234 mov r3, r3, lsr #SECTION_SHIFT
235 orr r3, r7, r3, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100236 add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
237 str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
238 ldr r6, =(_edata_loc - 1)
Catalin Marinase73fc882011-08-23 14:07:23 +0100239 add r0, r0, #1 << PMD_ORDER
240 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitree98ff7f2007-02-22 16:18:09 +01002411: cmp r0, r6
Catalin Marinase73fc882011-08-23 14:07:23 +0100242 add r3, r3, #1 << SECTION_SHIFT
243 strls r3, [r0], #1 << PMD_ORDER
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100244 bls 1b
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100245#endif
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100248 * Then map boot params address in r2 if specified.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100250 mov r0, r2, lsr #SECTION_SHIFT
251 movs r0, r0, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100252 subne r3, r0, r8
253 addne r3, r3, #PAGE_OFFSET
254 addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
255 orrne r6, r7, r0
256 strne r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Russell Kingc77b0422005-07-01 11:56:55 +0100258#ifdef CONFIG_DEBUG_LL
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100259#if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 /*
261 * Map in IO space for serial debugging.
262 * This allows debug messages to be output
263 * via a serial console before paging_init.
264 */
Nicolas Pitre639da5e2011-08-31 22:55:46 -0400265 addruart r7, r3, r0
Jeremy Kerrc2933932010-07-07 11:19:48 +0800266
Catalin Marinase73fc882011-08-23 14:07:23 +0100267 mov r3, r3, lsr #SECTION_SHIFT
268 mov r3, r3, lsl #PMD_ORDER
Jeremy Kerrc2933932010-07-07 11:19:48 +0800269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 add r0, r4, r3
Catalin Marinase73fc882011-08-23 14:07:23 +0100271 mov r3, r7, lsr #SECTION_SHIFT
Jeremy Kerrc2933932010-07-07 11:19:48 +0800272 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Catalin Marinase73fc882011-08-23 14:07:23 +0100273 orr r3, r7, r3, lsl #SECTION_SHIFT
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000274#ifdef CONFIG_ARM_LPAE
275 mov r7, #1 << (54 - 32) @ XN
276#else
277 orr r3, r3, #PMD_SECT_XN
278#endif
Nicolas Pitref67860a72012-03-18 20:29:42 +0100279 str r3, [r0], #4
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000280#ifdef CONFIG_ARM_LPAE
281 str r7, [r0], #4
282#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800283
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100284#else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
285 /* we don't need any serial debugging mappings */
Jeremy Kerrc2933932010-07-07 11:19:48 +0800286 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100287#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
290 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000291 * If we're using the NetWinder or CATS, we also need to map
292 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100294 add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100295 orr r3, r7, #0x7c000000
296 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298#ifdef CONFIG_ARCH_RPC
299 /*
300 * Map in screen at 0x02000000 & SCREEN2_BASE
301 * Similar reasons here - for debug. This is
302 * only for Acorn RiscPC architectures.
303 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100304 add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100305 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 str r3, [r0]
Catalin Marinase73fc882011-08-23 14:07:23 +0100307 add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 str r3, [r0]
309#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100310#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000311#ifdef CONFIG_ARM_LPAE
312 sub r4, r4, #0x1000 @ point to the PGD table
313#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100315ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100317 .align
Will Deacon72662e02011-11-23 12:03:27 +0000318__turn_mmu_on_loc:
Russell King786f1b72010-10-04 17:51:54 +0100319 .long .
Will Deacon72662e02011-11-23 12:03:27 +0000320 .long __turn_mmu_on
321 .long __turn_mmu_on_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Russell King00945012010-10-04 17:56:13 +0100323#if defined(CONFIG_SMP)
324 __CPUINIT
325ENTRY(secondary_startup)
326 /*
327 * Common entry point for secondary CPUs.
328 *
329 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
330 * the processor type - there is no need to check the machine type
331 * as it has already been validated by the primary processor.
332 */
Dave Martin80c59da2012-02-09 08:47:17 -0800333#ifdef CONFIG_ARM_VIRT_EXT
Marc Zyngier6e484be2013-01-04 17:44:14 +0000334 bl __hyp_stub_install_secondary
Dave Martin80c59da2012-02-09 08:47:17 -0800335#endif
336 safe_svcmode_maskall r9
337
Russell King00945012010-10-04 17:56:13 +0100338 mrc p15, 0, r9, c0, c0 @ get processor id
339 bl __lookup_processor_type
340 movs r10, r5 @ invalid processor?
341 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e5242010-11-29 19:43:28 +0100342 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100343 beq __error_p
344
345 /*
346 * Use the page tables supplied from __cpu_up.
347 */
348 adr r4, __secondary_data
349 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100350 sub lr, r4, r5 @ mmu has been enabled
351 ldr r4, [r7, lr] @ get secondary_data.pgdir
352 add r7, r7, #4
353 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
Russell King00945012010-10-04 17:56:13 +0100354 adr lr, BSYM(__enable_mmu) @ return address
355 mov r13, r12 @ __secondary_switched address
356 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
357 @ (return control reg)
358 THUMB( add r12, r10, #PROCINFO_INITFUNC )
359 THUMB( mov pc, r12 )
360ENDPROC(secondary_startup)
361
362 /*
363 * r6 = &secondary_data
364 */
365ENTRY(__secondary_switched)
366 ldr sp, [r7, #4] @ get secondary_data.stack
367 mov fp, #0
368 b secondary_start_kernel
369ENDPROC(__secondary_switched)
370
Dave Martin4f79a5d2010-11-29 19:43:24 +0100371 .align
372
Russell King00945012010-10-04 17:56:13 +0100373 .type __secondary_data, %object
374__secondary_data:
375 .long .
376 .long secondary_data
377 .long __secondary_switched
378#endif /* defined(CONFIG_SMP) */
379
380
381
382/*
383 * Setup common bits before finally enabling the MMU. Essentially
384 * this is just loading the page table pointer and domain access
385 * registers.
Russell King865a4fa2010-10-04 18:02:59 +0100386 *
387 * r0 = cp#15 control register
388 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600389 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100390 * r4 = page table pointer
391 * r9 = processor ID
392 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100393 */
394__enable_mmu:
Catalin Marinas8428e842011-11-07 18:05:53 +0100395#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Russell King00945012010-10-04 17:56:13 +0100396 orr r0, r0, #CR_A
397#else
398 bic r0, r0, #CR_A
399#endif
400#ifdef CONFIG_CPU_DCACHE_DISABLE
401 bic r0, r0, #CR_C
402#endif
403#ifdef CONFIG_CPU_BPREDICT_DISABLE
404 bic r0, r0, #CR_Z
405#endif
406#ifdef CONFIG_CPU_ICACHE_DISABLE
407 bic r0, r0, #CR_I
408#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000409#ifdef CONFIG_ARM_LPAE
410 mov r5, #0
411 mcrr p15, 0, r4, r5, c2 @ load TTBR0
412#else
Russell King00945012010-10-04 17:56:13 +0100413 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
414 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
415 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
416 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
417 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
418 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000419#endif
Russell King00945012010-10-04 17:56:13 +0100420 b __turn_mmu_on
421ENDPROC(__enable_mmu)
422
423/*
424 * Enable the MMU. This completely changes the structure of the visible
425 * memory space. You will not be able to trace execution through this.
426 * If you have an enquiry about this, *please* check the linux-arm-kernel
427 * mailing list archives BEFORE sending another post to the list.
428 *
429 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100430 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600431 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100432 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100433 * r13 = *virtual* address to jump to upon completion
434 *
435 * other registers depend on the function called upon completion
436 */
437 .align 5
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000438 .pushsection .idmap.text, "ax"
439ENTRY(__turn_mmu_on)
Russell King00945012010-10-04 17:56:13 +0100440 mov r0, r0
Will Deacond675d0b2011-11-22 17:30:28 +0000441 instr_sync
Russell King00945012010-10-04 17:56:13 +0100442 mcr p15, 0, r0, c1, c0, 0 @ write control reg
443 mrc p15, 0, r3, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000444 instr_sync
Russell King00945012010-10-04 17:56:13 +0100445 mov r3, r3
446 mov r3, r13
447 mov pc, r3
Will Deacon72662e02011-11-23 12:03:27 +0000448__turn_mmu_on_end:
Russell King00945012010-10-04 17:56:13 +0100449ENDPROC(__turn_mmu_on)
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000450 .popsection
Russell King00945012010-10-04 17:56:13 +0100451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Russell Kingf00ec482010-09-04 10:47:48 +0100453#ifdef CONFIG_SMP_ON_UP
Russell King4a9cb362011-02-10 15:25:18 +0000454 __INIT
Russell Kingf00ec482010-09-04 10:47:48 +0100455__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000456 and r3, r9, #0x000f0000 @ architecture version
457 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100458 bne __fixup_smp_on_up @ no, assume UP
459
Russell Kinge98ff0f2011-01-30 16:40:20 +0000460 bic r3, r9, #0x00ff0000
461 bic r3, r3, #0x0000000f @ mask 0xff00fff0
462 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000463 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000464 orr r4, r4, #0x00000020 @ val 0x4100b020
465 teq r3, r4 @ ARM 11MPCore?
Russell Kingf00ec482010-09-04 10:47:48 +0100466 moveq pc, lr @ yes, assume SMP
467
468 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000469 and r0, r0, #0xc0000000 @ multiprocessing extensions and
470 teq r0, #0x80000000 @ not part of a uniprocessor system?
471 moveq pc, lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100472
473__fixup_smp_on_up:
474 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000475 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100476 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000477 add r4, r4, r3
478 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000479 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100480ENDPROC(__fixup_smp)
481
Dave Martin4f79a5d2010-11-29 19:43:24 +0100482 .align
Russell Kingf00ec482010-09-04 10:47:48 +01004831: .word .
484 .word __smpalt_begin
485 .word __smpalt_end
486
487 .pushsection .data
488 .globl smp_on_up
489smp_on_up:
490 ALT_SMP(.long 1)
491 ALT_UP(.long 0)
492 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100493#endif
494
Russell King4a9cb362011-02-10 15:25:18 +0000495 .text
496__do_fixup_smp_on_up:
497 cmp r4, r5
498 movhs pc, lr
499 ldmia r4!, {r0, r6}
500 ARM( str r6, [r0, r3] )
501 THUMB( add r0, r0, r3 )
502#ifdef __ARMEB__
503 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
504#endif
505 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
506 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
507 THUMB( strh r6, [r0] )
508 b __do_fixup_smp_on_up
509ENDPROC(__do_fixup_smp_on_up)
510
511ENTRY(fixup_smp)
512 stmfd sp!, {r4 - r6, lr}
513 mov r4, r0
514 add r5, r0, r1
515 mov r3, #0
516 bl __do_fixup_smp_on_up
517 ldmfd sp!, {r4 - r6, pc}
518ENDPROC(fixup_smp)
519
Russell Kingdc21af92011-01-04 19:09:43 +0000520#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
521
522/* __fixup_pv_table - patch the stub instructions with the delta between
523 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
524 * can be expressed by an immediate shifter operand. The stub instruction
525 * has a form of '(add|sub) rd, rn, #imm'.
526 */
527 __HEAD
528__fixup_pv_table:
529 adr r0, 1f
530 ldmia r0, {r3-r5, r7}
531 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
532 add r4, r4, r3 @ adjust table start address
533 add r5, r5, r3 @ adjust table end address
Nicolas Pitreb511d752011-02-21 06:53:35 +0100534 add r7, r7, r3 @ adjust __pv_phys_offset address
535 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000536 mov r6, r3, lsr #24 @ constant for add/sub instructions
537 teq r3, r6, lsl #24 @ must be 16MiB aligned
Nicolas Pitreb511d752011-02-21 06:53:35 +0100538THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000539 bne __error
540 str r6, [r7, #4] @ save to __pv_offset
541 b __fixup_a_pv_table
542ENDPROC(__fixup_pv_table)
543
544 .align
5451: .long .
546 .long __pv_table_begin
547 .long __pv_table_end
5482: .long __pv_phys_offset
549
550 .text
551__fixup_a_pv_table:
Nicolas Pitreb511d752011-02-21 06:53:35 +0100552#ifdef CONFIG_THUMB2_KERNEL
Nicolas Pitredaece592011-08-12 00:14:29 +0100553 lsls r6, #24
554 beq 2f
Nicolas Pitreb511d752011-02-21 06:53:35 +0100555 clz r7, r6
556 lsr r6, #24
557 lsl r6, r7
558 bic r6, #0x0080
559 lsrs r7, #1
560 orrcs r6, #0x0080
561 orr r6, r6, r7, lsl #12
562 orr r6, #0x4000
Nicolas Pitredaece592011-08-12 00:14:29 +0100563 b 2f
5641: add r7, r3
565 ldrh ip, [r7, #2]
Nicolas Pitreb511d752011-02-21 06:53:35 +0100566 and ip, 0x8f00
Nicolas Pitredaece592011-08-12 00:14:29 +0100567 orr ip, r6 @ mask in offset bits 31-24
Nicolas Pitreb511d752011-02-21 06:53:35 +0100568 strh ip, [r7, #2]
Nicolas Pitredaece592011-08-12 00:14:29 +01005692: cmp r4, r5
Nicolas Pitreb511d752011-02-21 06:53:35 +0100570 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100571 bcc 1b
Nicolas Pitreb511d752011-02-21 06:53:35 +0100572 bx lr
573#else
Nicolas Pitredaece592011-08-12 00:14:29 +0100574 b 2f
5751: ldr ip, [r7, r3]
Russell Kingdc21af92011-01-04 19:09:43 +0000576 bic ip, ip, #0x000000ff
Nicolas Pitredaece592011-08-12 00:14:29 +0100577 orr ip, ip, r6 @ mask in offset bits 31-24
Russell Kingdc21af92011-01-04 19:09:43 +0000578 str ip, [r7, r3]
Nicolas Pitredaece592011-08-12 00:14:29 +01005792: cmp r4, r5
Russell Kingdc21af92011-01-04 19:09:43 +0000580 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100581 bcc 1b
Russell Kingdc21af92011-01-04 19:09:43 +0000582 mov pc, lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100583#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000584ENDPROC(__fixup_a_pv_table)
585
586ENTRY(fixup_pv_table)
587 stmfd sp!, {r4 - r7, lr}
588 ldr r2, 2f @ get address of __pv_phys_offset
589 mov r3, #0 @ no offset
590 mov r4, r0 @ r0 = table start
591 add r5, r0, r1 @ r1 = table size
592 ldr r6, [r2, #4] @ get __pv_offset
593 bl __fixup_a_pv_table
594 ldmfd sp!, {r4 - r7, pc}
595ENDPROC(fixup_pv_table)
596
597 .align
5982: .long __pv_phys_offset
599
600 .data
601 .globl __pv_phys_offset
602 .type __pv_phys_offset, %object
603__pv_phys_offset:
604 .long 0
605 .size __pv_phys_offset, . - __pv_phys_offset
606__pv_offset:
607 .long 0
608#endif
609
Hyok S. Choi75d90832006-03-27 14:58:25 +0100610#include "head-common.S"