blob: 526652a7385d6e62af7ca0410b3f49ee31e44add [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010031#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090032#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040033#include <asm/iommu_table.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034
35#include "amd_iommu_proto.h"
36#include "amd_iommu_types.h"
37
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020038/*
39 * definitions for the ACPI scanning code
40 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020041#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020042
43#define ACPI_IVHD_TYPE 0x10
44#define ACPI_IVMD_TYPE_ALL 0x20
45#define ACPI_IVMD_TYPE 0x21
46#define ACPI_IVMD_TYPE_RANGE 0x22
47
48#define IVHD_DEV_ALL 0x01
49#define IVHD_DEV_SELECT 0x02
50#define IVHD_DEV_SELECT_RANGE_START 0x03
51#define IVHD_DEV_RANGE_END 0x04
52#define IVHD_DEV_ALIAS 0x42
53#define IVHD_DEV_ALIAS_RANGE 0x43
54#define IVHD_DEV_EXT_SELECT 0x46
55#define IVHD_DEV_EXT_SELECT_RANGE 0x47
56
Joerg Roedel6da73422009-05-04 11:44:38 +020057#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
58#define IVHD_FLAG_PASSPW_EN_MASK 0x02
59#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
60#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020061
62#define IVMD_FLAG_EXCL_RANGE 0x08
63#define IVMD_FLAG_UNITY_MAP 0x01
64
65#define ACPI_DEVFLAG_INITPASS 0x01
66#define ACPI_DEVFLAG_EXTINT 0x02
67#define ACPI_DEVFLAG_NMI 0x04
68#define ACPI_DEVFLAG_SYSMGT1 0x10
69#define ACPI_DEVFLAG_SYSMGT2 0x20
70#define ACPI_DEVFLAG_LINT0 0x40
71#define ACPI_DEVFLAG_LINT1 0x80
72#define ACPI_DEVFLAG_ATSDIS 0x10000000
73
Joerg Roedelb65233a2008-07-11 17:14:21 +020074/*
75 * ACPI table definitions
76 *
77 * These data structures are laid over the table to parse the important values
78 * out of it.
79 */
80
81/*
82 * structure describing one IOMMU in the ACPI table. Typically followed by one
83 * or more ivhd_entrys.
84 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020085struct ivhd_header {
86 u8 type;
87 u8 flags;
88 u16 length;
89 u16 devid;
90 u16 cap_ptr;
91 u64 mmio_phys;
92 u16 pci_seg;
93 u16 info;
94 u32 reserved;
95} __attribute__((packed));
96
Joerg Roedelb65233a2008-07-11 17:14:21 +020097/*
98 * A device entry describing which devices a specific IOMMU translates and
99 * which requestor ids they use.
100 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200101struct ivhd_entry {
102 u8 type;
103 u16 devid;
104 u8 flags;
105 u32 ext;
106} __attribute__((packed));
107
Joerg Roedelb65233a2008-07-11 17:14:21 +0200108/*
109 * An AMD IOMMU memory definition structure. It defines things like exclusion
110 * ranges for devices and regions that should be unity mapped.
111 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200112struct ivmd_header {
113 u8 type;
114 u8 flags;
115 u16 length;
116 u16 devid;
117 u16 aux;
118 u64 resv;
119 u64 range_start;
120 u64 range_length;
121} __attribute__((packed));
122
Joerg Roedelfefda112009-05-20 12:21:42 +0200123bool amd_iommu_dump;
124
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200125static int __initdata amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200126static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200127
Joerg Roedelb65233a2008-07-11 17:14:21 +0200128u16 amd_iommu_last_bdf; /* largest PCI device id we have
129 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200130LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200131 we find in ACPI */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900132bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200133
Joerg Roedel2e228472008-07-11 17:14:31 +0200134LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200135 system */
136
Joerg Roedelbb527772009-11-20 14:31:51 +0100137/* Array to assign indices to IOMMUs*/
138struct amd_iommu *amd_iommus[MAX_IOMMUS];
139int amd_iommus_present;
140
Joerg Roedel318afd42009-11-23 18:32:38 +0100141/* IOMMUs have a non-present cache? */
142bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200143bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100144
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100145u32 amd_iommu_max_pasids __read_mostly = ~0;
146
Joerg Roedel400a28a2011-11-28 15:11:02 +0100147bool amd_iommu_v2_present __read_mostly;
148
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100149bool amd_iommu_force_isolation __read_mostly;
150
Joerg Roedelb65233a2008-07-11 17:14:21 +0200151/*
Joerg Roedel3551a702010-03-01 13:52:19 +0100152 * The ACPI table parsing functions set this variable on an error
Joerg Roedel0f764802009-12-21 15:51:23 +0100153 */
Joerg Roedel3551a702010-03-01 13:52:19 +0100154static int __initdata amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +0100155
156/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100157 * List of protection domains - used during resume
158 */
159LIST_HEAD(amd_iommu_pd_list);
160spinlock_t amd_iommu_pd_lock;
161
162/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200163 * Pointer to the device table which is shared by all AMD IOMMUs
164 * it is indexed by the PCI device id or the HT unit id and contains
165 * information about the domain the device belongs to as well as the
166 * page table root pointer.
167 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200168struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200169
170/*
171 * The alias table is a driver specific data structure which contains the
172 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
173 * More than one device can share the same requestor id.
174 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200175u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200176
177/*
178 * The rlookup table is used to find the IOMMU which is responsible
179 * for a specific device. It is also indexed by the PCI device id.
180 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200181struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200182
183/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200184 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
185 * to know which ones are already in use.
186 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200187unsigned long *amd_iommu_pd_alloc_bitmap;
188
Joerg Roedelb65233a2008-07-11 17:14:21 +0200189static u32 dev_table_size; /* size of the device table */
190static u32 alias_table_size; /* size of the alias table */
191static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200192
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200193/*
194 * This function flushes all internal caches of
195 * the IOMMU used by this driver.
196 */
197extern void iommu_flush_all_caches(struct amd_iommu *iommu);
198
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200199static inline void update_last_devid(u16 devid)
200{
201 if (devid > amd_iommu_last_bdf)
202 amd_iommu_last_bdf = devid;
203}
204
Joerg Roedelc5714842008-07-11 17:14:25 +0200205static inline unsigned long tbl_size(int entry_size)
206{
207 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100208 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200209
210 return 1UL << shift;
211}
212
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400213/* Access to l1 and l2 indexed register spaces */
214
215static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
216{
217 u32 val;
218
219 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
220 pci_read_config_dword(iommu->dev, 0xfc, &val);
221 return val;
222}
223
224static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
225{
226 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
227 pci_write_config_dword(iommu->dev, 0xfc, val);
228 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
229}
230
231static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
232{
233 u32 val;
234
235 pci_write_config_dword(iommu->dev, 0xf0, address);
236 pci_read_config_dword(iommu->dev, 0xf4, &val);
237 return val;
238}
239
240static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
241{
242 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
243 pci_write_config_dword(iommu->dev, 0xf4, val);
244}
245
Joerg Roedelb65233a2008-07-11 17:14:21 +0200246/****************************************************************************
247 *
248 * AMD IOMMU MMIO register space handling functions
249 *
250 * These functions are used to program the IOMMU device registers in
251 * MMIO space required for that driver.
252 *
253 ****************************************************************************/
254
255/*
256 * This function set the exclusion range in the IOMMU. DMA accesses to the
257 * exclusion range are passed through untranslated
258 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200259static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200260{
261 u64 start = iommu->exclusion_start & PAGE_MASK;
262 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
263 u64 entry;
264
265 if (!iommu->exclusion_start)
266 return;
267
268 entry = start | MMIO_EXCL_ENABLE_MASK;
269 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
270 &entry, sizeof(entry));
271
272 entry = limit;
273 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
274 &entry, sizeof(entry));
275}
276
Joerg Roedelb65233a2008-07-11 17:14:21 +0200277/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200278static void __init iommu_set_device_table(struct amd_iommu *iommu)
279{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200280 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200281
282 BUG_ON(iommu->mmio_base == NULL);
283
284 entry = virt_to_phys(amd_iommu_dev_table);
285 entry |= (dev_table_size >> 12) - 1;
286 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
287 &entry, sizeof(entry));
288}
289
Joerg Roedelb65233a2008-07-11 17:14:21 +0200290/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200291static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200292{
293 u32 ctrl;
294
295 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
296 ctrl |= (1 << bit);
297 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
298}
299
Joerg Roedelca0207112009-10-28 18:02:26 +0100300static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200301{
302 u32 ctrl;
303
Joerg Roedel199d0d52008-09-17 16:45:59 +0200304 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200305 ctrl &= ~(1 << bit);
306 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
307}
308
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100309static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
310{
311 u32 ctrl;
312
313 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
314 ctrl &= ~CTRL_INV_TO_MASK;
315 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
316 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
317}
318
Joerg Roedelb65233a2008-07-11 17:14:21 +0200319/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200320static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200321{
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200322 static const char * const feat_str[] = {
323 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
324 "IA", "GA", "HE", "PC", NULL
325 };
326 int i;
327
328 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100329 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200330
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200331 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
332 printk(KERN_CONT " extended features: ");
333 for (i = 0; feat_str[i]; ++i)
334 if (iommu_feature(iommu, (1ULL << i)))
335 printk(KERN_CONT " %s", feat_str[i]);
336 }
337 printk(KERN_CONT "\n");
338
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200339 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200340}
341
Joerg Roedel92ac4322009-05-19 19:06:27 +0200342static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200343{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200344 /* Disable command buffer */
345 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
346
347 /* Disable event logging and event interrupts */
348 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
349 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
350
351 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200352 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200353}
354
Joerg Roedelb65233a2008-07-11 17:14:21 +0200355/*
356 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
357 * the system has one.
358 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200359static u8 * __init iommu_map_mmio_space(u64 address)
360{
Joerg Roedele82752d2010-05-28 14:26:48 +0200361 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
362 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
363 address);
364 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200365 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200366 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200367
Joerg Roedel6e9300452012-03-09 13:37:48 +0100368 return ioremap_nocache(address, MMIO_REGION_LENGTH);
Joerg Roedel6c567472008-06-26 21:27:43 +0200369}
370
371static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
372{
373 if (iommu->mmio_base)
374 iounmap(iommu->mmio_base);
375 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
376}
377
Joerg Roedelb65233a2008-07-11 17:14:21 +0200378/****************************************************************************
379 *
380 * The functions below belong to the first pass of AMD IOMMU ACPI table
381 * parsing. In this pass we try to find out the highest device id this
382 * code has to handle. Upon this information the size of the shared data
383 * structures is determined later.
384 *
385 ****************************************************************************/
386
387/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200388 * This function calculates the length of a given IVHD entry
389 */
390static inline int ivhd_entry_length(u8 *ivhd)
391{
392 return 0x04 << (*ivhd >> 6);
393}
394
395/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200396 * This function reads the last device id the IOMMU has to handle from the PCI
397 * capability header for this IOMMU
398 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200399static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
400{
401 u32 cap;
402
403 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200404 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200405
406 return 0;
407}
408
Joerg Roedelb65233a2008-07-11 17:14:21 +0200409/*
410 * After reading the highest device id from the IOMMU PCI capability header
411 * this function looks if there is a higher device id defined in the ACPI table
412 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200413static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
414{
415 u8 *p = (void *)h, *end = (void *)h;
416 struct ivhd_entry *dev;
417
418 p += sizeof(*h);
419 end += h->length;
420
421 find_last_devid_on_pci(PCI_BUS(h->devid),
422 PCI_SLOT(h->devid),
423 PCI_FUNC(h->devid),
424 h->cap_ptr);
425
426 while (p < end) {
427 dev = (struct ivhd_entry *)p;
428 switch (dev->type) {
429 case IVHD_DEV_SELECT:
430 case IVHD_DEV_RANGE_END:
431 case IVHD_DEV_ALIAS:
432 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200433 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200434 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200435 break;
436 default:
437 break;
438 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200439 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200440 }
441
442 WARN_ON(p != end);
443
444 return 0;
445}
446
Joerg Roedelb65233a2008-07-11 17:14:21 +0200447/*
448 * Iterate over all IVHD entries in the ACPI table and find the highest device
449 * id which we need to handle. This is the first of three functions which parse
450 * the ACPI table. So we check the checksum here.
451 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200452static int __init find_last_devid_acpi(struct acpi_table_header *table)
453{
454 int i;
455 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
456 struct ivhd_header *h;
457
458 /*
459 * Validate checksum here so we don't need to do it when
460 * we actually parse the table
461 */
462 for (i = 0; i < table->length; ++i)
463 checksum += p[i];
Joerg Roedel3551a702010-03-01 13:52:19 +0100464 if (checksum != 0) {
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200465 /* ACPI table corrupt */
Joerg Roedel3551a702010-03-01 13:52:19 +0100466 amd_iommu_init_err = -ENODEV;
467 return 0;
468 }
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200469
470 p += IVRS_HEADER_LENGTH;
471
472 end += table->length;
473 while (p < end) {
474 h = (struct ivhd_header *)p;
475 switch (h->type) {
476 case ACPI_IVHD_TYPE:
477 find_last_devid_from_ivhd(h);
478 break;
479 default:
480 break;
481 }
482 p += h->length;
483 }
484 WARN_ON(p != end);
485
486 return 0;
487}
488
Joerg Roedelb65233a2008-07-11 17:14:21 +0200489/****************************************************************************
490 *
491 * The following functions belong the the code path which parses the ACPI table
492 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
493 * data structures, initialize the device/alias/rlookup table and also
494 * basically initialize the hardware.
495 *
496 ****************************************************************************/
497
498/*
499 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
500 * write commands to that buffer later and the IOMMU will execute them
501 * asynchronously
502 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200503static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
504{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200505 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200506 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200507
508 if (cmd_buf == NULL)
509 return NULL;
510
Chris Wright549c90d2010-04-02 18:27:53 -0700511 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200512
Joerg Roedel58492e12009-05-04 18:41:16 +0200513 return cmd_buf;
514}
515
516/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200517 * This function resets the command buffer if the IOMMU stopped fetching
518 * commands from it.
519 */
520void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
521{
522 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
523
524 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
525 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
526
527 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
528}
529
530/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200531 * This function writes the command buffer address to the hardware and
532 * enables it.
533 */
534static void iommu_enable_command_buffer(struct amd_iommu *iommu)
535{
536 u64 entry;
537
538 BUG_ON(iommu->cmd_buf == NULL);
539
540 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200541 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200542
Joerg Roedelb36ca912008-06-26 21:27:45 +0200543 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200544 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200545
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200546 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90d2010-04-02 18:27:53 -0700547 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200548}
549
550static void __init free_command_buffer(struct amd_iommu *iommu)
551{
Joerg Roedel23c17132008-09-17 17:18:17 +0200552 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90d2010-04-02 18:27:53 -0700553 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200554}
555
Joerg Roedel335503e2008-09-05 14:29:07 +0200556/* allocates the memory where the IOMMU will log its events to */
557static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
558{
Joerg Roedel335503e2008-09-05 14:29:07 +0200559 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
560 get_order(EVT_BUFFER_SIZE));
561
562 if (iommu->evt_buf == NULL)
563 return NULL;
564
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200565 iommu->evt_buf_size = EVT_BUFFER_SIZE;
566
Joerg Roedel58492e12009-05-04 18:41:16 +0200567 return iommu->evt_buf;
568}
569
570static void iommu_enable_event_buffer(struct amd_iommu *iommu)
571{
572 u64 entry;
573
574 BUG_ON(iommu->evt_buf == NULL);
575
Joerg Roedel335503e2008-09-05 14:29:07 +0200576 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200577
Joerg Roedel335503e2008-09-05 14:29:07 +0200578 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
579 &entry, sizeof(entry));
580
Joerg Roedel090672072009-06-15 16:06:48 +0200581 /* set head and tail to zero manually */
582 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
583 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
584
Joerg Roedel58492e12009-05-04 18:41:16 +0200585 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200586}
587
588static void __init free_event_buffer(struct amd_iommu *iommu)
589{
590 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
591}
592
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100593/* allocates the memory where the IOMMU will log its events to */
594static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
595{
596 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
597 get_order(PPR_LOG_SIZE));
598
599 if (iommu->ppr_log == NULL)
600 return NULL;
601
602 return iommu->ppr_log;
603}
604
605static void iommu_enable_ppr_log(struct amd_iommu *iommu)
606{
607 u64 entry;
608
609 if (iommu->ppr_log == NULL)
610 return;
611
612 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
613
614 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
615 &entry, sizeof(entry));
616
617 /* set head and tail to zero manually */
618 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
619 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
620
621 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
622 iommu_feature_enable(iommu, CONTROL_PPR_EN);
623}
624
625static void __init free_ppr_log(struct amd_iommu *iommu)
626{
627 if (iommu->ppr_log == NULL)
628 return;
629
630 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
631}
632
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100633static void iommu_enable_gt(struct amd_iommu *iommu)
634{
635 if (!iommu_feature(iommu, FEATURE_GT))
636 return;
637
638 iommu_feature_enable(iommu, CONTROL_GT_EN);
639}
640
Joerg Roedelb65233a2008-07-11 17:14:21 +0200641/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200642static void set_dev_entry_bit(u16 devid, u8 bit)
643{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100644 int i = (bit >> 6) & 0x03;
645 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200646
Joerg Roedelee6c2862011-11-09 12:06:03 +0100647 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200648}
649
Joerg Roedelc5cca142009-10-09 18:31:20 +0200650static int get_dev_entry_bit(u16 devid, u8 bit)
651{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100652 int i = (bit >> 6) & 0x03;
653 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200654
Joerg Roedelee6c2862011-11-09 12:06:03 +0100655 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200656}
657
658
659void amd_iommu_apply_erratum_63(u16 devid)
660{
661 int sysmgt;
662
663 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
664 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
665
666 if (sysmgt == 0x01)
667 set_dev_entry_bit(devid, DEV_ENTRY_IW);
668}
669
Joerg Roedel5ff47892008-07-14 20:11:18 +0200670/* Writes the specific IOMMU for a device into the rlookup table */
671static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
672{
673 amd_iommu_rlookup_table[devid] = iommu;
674}
675
Joerg Roedelb65233a2008-07-11 17:14:21 +0200676/*
677 * This function takes the device specific flags read from the ACPI
678 * table and sets up the device table entry with that information
679 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200680static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
681 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200682{
683 if (flags & ACPI_DEVFLAG_INITPASS)
684 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
685 if (flags & ACPI_DEVFLAG_EXTINT)
686 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
687 if (flags & ACPI_DEVFLAG_NMI)
688 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
689 if (flags & ACPI_DEVFLAG_SYSMGT1)
690 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
691 if (flags & ACPI_DEVFLAG_SYSMGT2)
692 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
693 if (flags & ACPI_DEVFLAG_LINT0)
694 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
695 if (flags & ACPI_DEVFLAG_LINT1)
696 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200697
Joerg Roedelc5cca142009-10-09 18:31:20 +0200698 amd_iommu_apply_erratum_63(devid);
699
Joerg Roedel5ff47892008-07-14 20:11:18 +0200700 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200701}
702
Joerg Roedelb65233a2008-07-11 17:14:21 +0200703/*
704 * Reads the device exclusion range from ACPI and initialize IOMMU with
705 * it
706 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200707static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
708{
709 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
710
711 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
712 return;
713
714 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200715 /*
716 * We only can configure exclusion ranges per IOMMU, not
717 * per device. But we can enable the exclusion range per
718 * device. This is done here
719 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200720 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
721 iommu->exclusion_start = m->range_start;
722 iommu->exclusion_length = m->range_length;
723 }
724}
725
Joerg Roedelb65233a2008-07-11 17:14:21 +0200726/*
727 * This function reads some important data from the IOMMU PCI space and
728 * initializes the driver data structure with it. It reads the hardware
729 * capabilities and the first/last device entries
730 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200731static void __init init_iommu_from_pci(struct amd_iommu *iommu)
732{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200733 int cap_ptr = iommu->cap_ptr;
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200734 u32 range, misc, low, high;
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400735 int i, j;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200736
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200737 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
738 &iommu->cap);
739 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
740 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200741 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
742 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200743
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200744 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
745 MMIO_GET_FD(range));
746 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
747 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200748 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel4c894f42010-09-23 15:15:19 +0200749
Joerg Roedel60f723b2011-04-05 12:50:24 +0200750 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
751 amd_iommu_iotlb_sup = false;
752
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200753 /* read extended feature bits */
754 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
755 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
756
757 iommu->features = ((u64)high << 32) | low;
758
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100759 if (iommu_feature(iommu, FEATURE_GT)) {
Joerg Roedel52815b72011-11-17 17:24:28 +0100760 int glxval;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100761 u32 pasids;
762 u64 shift;
763
764 shift = iommu->features & FEATURE_PASID_MASK;
765 shift >>= FEATURE_PASID_SHIFT;
766 pasids = (1 << shift);
767
768 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
Joerg Roedel52815b72011-11-17 17:24:28 +0100769
770 glxval = iommu->features & FEATURE_GLXVAL_MASK;
771 glxval >>= FEATURE_GLXVAL_SHIFT;
772
773 if (amd_iommu_max_glx_val == -1)
774 amd_iommu_max_glx_val = glxval;
775 else
776 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100777 }
778
Joerg Roedel400a28a2011-11-28 15:11:02 +0100779 if (iommu_feature(iommu, FEATURE_GT) &&
780 iommu_feature(iommu, FEATURE_PPR)) {
781 iommu->is_iommu_v2 = true;
782 amd_iommu_v2_present = true;
783 }
784
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400785 if (!is_rd890_iommu(iommu->dev))
786 return;
787
788 /*
789 * Some rd890 systems may not be fully reconfigured by the BIOS, so
790 * it's necessary for us to store this information so it can be
791 * reprogrammed on resume
792 */
793
794 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
795 &iommu->stored_addr_lo);
796 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
797 &iommu->stored_addr_hi);
798
799 /* Low bit locks writes to configuration space */
800 iommu->stored_addr_lo &= ~1;
801
802 for (i = 0; i < 6; i++)
803 for (j = 0; j < 0x12; j++)
804 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
805
806 for (i = 0; i < 0x83; i++)
807 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200808}
809
Joerg Roedelb65233a2008-07-11 17:14:21 +0200810/*
811 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
812 * initializes the hardware and our data structures with it.
813 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200814static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
815 struct ivhd_header *h)
816{
817 u8 *p = (u8 *)h;
818 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200819 u16 devid = 0, devid_start = 0, devid_to = 0;
820 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200821 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200822 struct ivhd_entry *e;
823
824 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200825 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200826 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200827 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200828
829 /*
830 * Done. Now parse the device entries
831 */
832 p += sizeof(struct ivhd_header);
833 end += h->length;
834
Joerg Roedel42a698f2009-05-20 15:41:28 +0200835
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200836 while (p < end) {
837 e = (struct ivhd_entry *)p;
838 switch (e->type) {
839 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200840
841 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
842 " last device %02x:%02x.%x flags: %02x\n",
843 PCI_BUS(iommu->first_device),
844 PCI_SLOT(iommu->first_device),
845 PCI_FUNC(iommu->first_device),
846 PCI_BUS(iommu->last_device),
847 PCI_SLOT(iommu->last_device),
848 PCI_FUNC(iommu->last_device),
849 e->flags);
850
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200851 for (dev_i = iommu->first_device;
852 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200853 set_dev_entry_from_acpi(iommu, dev_i,
854 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200855 break;
856 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200857
858 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
859 "flags: %02x\n",
860 PCI_BUS(e->devid),
861 PCI_SLOT(e->devid),
862 PCI_FUNC(e->devid),
863 e->flags);
864
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200865 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200866 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200867 break;
868 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200869
870 DUMP_printk(" DEV_SELECT_RANGE_START\t "
871 "devid: %02x:%02x.%x flags: %02x\n",
872 PCI_BUS(e->devid),
873 PCI_SLOT(e->devid),
874 PCI_FUNC(e->devid),
875 e->flags);
876
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200877 devid_start = e->devid;
878 flags = e->flags;
879 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200880 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200881 break;
882 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200883
884 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
885 "flags: %02x devid_to: %02x:%02x.%x\n",
886 PCI_BUS(e->devid),
887 PCI_SLOT(e->devid),
888 PCI_FUNC(e->devid),
889 e->flags,
890 PCI_BUS(e->ext >> 8),
891 PCI_SLOT(e->ext >> 8),
892 PCI_FUNC(e->ext >> 8));
893
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200894 devid = e->devid;
895 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200896 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100897 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200898 amd_iommu_alias_table[devid] = devid_to;
899 break;
900 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200901
902 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
903 "devid: %02x:%02x.%x flags: %02x "
904 "devid_to: %02x:%02x.%x\n",
905 PCI_BUS(e->devid),
906 PCI_SLOT(e->devid),
907 PCI_FUNC(e->devid),
908 e->flags,
909 PCI_BUS(e->ext >> 8),
910 PCI_SLOT(e->ext >> 8),
911 PCI_FUNC(e->ext >> 8));
912
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200913 devid_start = e->devid;
914 flags = e->flags;
915 devid_to = e->ext >> 8;
916 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200917 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200918 break;
919 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200920
921 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
922 "flags: %02x ext: %08x\n",
923 PCI_BUS(e->devid),
924 PCI_SLOT(e->devid),
925 PCI_FUNC(e->devid),
926 e->flags, e->ext);
927
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200928 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200929 set_dev_entry_from_acpi(iommu, devid, e->flags,
930 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200931 break;
932 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200933
934 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
935 "%02x:%02x.%x flags: %02x ext: %08x\n",
936 PCI_BUS(e->devid),
937 PCI_SLOT(e->devid),
938 PCI_FUNC(e->devid),
939 e->flags, e->ext);
940
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200941 devid_start = e->devid;
942 flags = e->flags;
943 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200944 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200945 break;
946 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200947
948 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
949 PCI_BUS(e->devid),
950 PCI_SLOT(e->devid),
951 PCI_FUNC(e->devid));
952
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200953 devid = e->devid;
954 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200955 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200956 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200957 set_dev_entry_from_acpi(iommu,
958 devid_to, flags, ext_flags);
959 }
960 set_dev_entry_from_acpi(iommu, dev_i,
961 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200962 }
963 break;
964 default:
965 break;
966 }
967
Joerg Roedelb514e552008-09-17 17:14:27 +0200968 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200969 }
970}
971
Joerg Roedelb65233a2008-07-11 17:14:21 +0200972/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200973static int __init init_iommu_devices(struct amd_iommu *iommu)
974{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200975 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200976
977 for (i = iommu->first_device; i <= iommu->last_device; ++i)
978 set_iommu_for_device(iommu, i);
979
980 return 0;
981}
982
Joerg Roedele47d4022008-06-26 21:27:48 +0200983static void __init free_iommu_one(struct amd_iommu *iommu)
984{
985 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200986 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100987 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200988 iommu_unmap_mmio_space(iommu);
989}
990
991static void __init free_iommu_all(void)
992{
993 struct amd_iommu *iommu, *next;
994
Joerg Roedel3bd22172009-05-04 15:06:20 +0200995 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200996 list_del(&iommu->list);
997 free_iommu_one(iommu);
998 kfree(iommu);
999 }
1000}
1001
Joerg Roedelb65233a2008-07-11 17:14:21 +02001002/*
1003 * This function clues the initialization function for one IOMMU
1004 * together and also allocates the command buffer and programs the
1005 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1006 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001007static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1008{
1009 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +01001010
1011 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +02001012 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001013 iommu->index = amd_iommus_present++;
1014
1015 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1016 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1017 return -ENOSYS;
1018 }
1019
1020 /* Index is fine - add IOMMU to the array */
1021 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001022
1023 /*
1024 * Copy data from ACPI table entry to the iommu struct
1025 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +02001026 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
1027 if (!iommu->dev)
1028 return 1;
1029
Joerg Roedele47d4022008-06-26 21:27:48 +02001030 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001031 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001032 iommu->mmio_phys = h->mmio_phys;
1033 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1034 if (!iommu->mmio_base)
1035 return -ENOMEM;
1036
Joerg Roedele47d4022008-06-26 21:27:48 +02001037 iommu->cmd_buf = alloc_command_buffer(iommu);
1038 if (!iommu->cmd_buf)
1039 return -ENOMEM;
1040
Joerg Roedel335503e2008-09-05 14:29:07 +02001041 iommu->evt_buf = alloc_event_buffer(iommu);
1042 if (!iommu->evt_buf)
1043 return -ENOMEM;
1044
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001045 iommu->int_enabled = false;
1046
Joerg Roedele47d4022008-06-26 21:27:48 +02001047 init_iommu_from_pci(iommu);
1048 init_iommu_from_acpi(iommu, h);
1049 init_iommu_devices(iommu);
1050
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001051 if (iommu_feature(iommu, FEATURE_PPR)) {
1052 iommu->ppr_log = alloc_ppr_log(iommu);
1053 if (!iommu->ppr_log)
1054 return -ENOMEM;
1055 }
1056
Joerg Roedel318afd42009-11-23 18:32:38 +01001057 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1058 amd_iommu_np_cache = true;
1059
Ingo Molnar8a667122008-10-12 15:24:53 +02001060 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +02001061}
1062
Joerg Roedelb65233a2008-07-11 17:14:21 +02001063/*
1064 * Iterates over all IOMMU entries in the ACPI table, allocates the
1065 * IOMMU structure and initializes it with init_iommu_one()
1066 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001067static int __init init_iommu_all(struct acpi_table_header *table)
1068{
1069 u8 *p = (u8 *)table, *end = (u8 *)table;
1070 struct ivhd_header *h;
1071 struct amd_iommu *iommu;
1072 int ret;
1073
Joerg Roedele47d4022008-06-26 21:27:48 +02001074 end += table->length;
1075 p += IVRS_HEADER_LENGTH;
1076
1077 while (p < end) {
1078 h = (struct ivhd_header *)p;
1079 switch (*p) {
1080 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001081
Joerg Roedelae908c22009-09-01 16:52:16 +02001082 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001083 "seg: %d flags: %01x info %04x\n",
1084 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1085 PCI_FUNC(h->devid), h->cap_ptr,
1086 h->pci_seg, h->flags, h->info);
1087 DUMP_printk(" mmio-addr: %016llx\n",
1088 h->mmio_phys);
1089
Joerg Roedele47d4022008-06-26 21:27:48 +02001090 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel3551a702010-03-01 13:52:19 +01001091 if (iommu == NULL) {
1092 amd_iommu_init_err = -ENOMEM;
1093 return 0;
1094 }
1095
Joerg Roedele47d4022008-06-26 21:27:48 +02001096 ret = init_iommu_one(iommu, h);
Joerg Roedel3551a702010-03-01 13:52:19 +01001097 if (ret) {
1098 amd_iommu_init_err = ret;
1099 return 0;
1100 }
Joerg Roedele47d4022008-06-26 21:27:48 +02001101 break;
1102 default:
1103 break;
1104 }
1105 p += h->length;
1106
1107 }
1108 WARN_ON(p != end);
1109
1110 return 0;
1111}
1112
Joerg Roedelb65233a2008-07-11 17:14:21 +02001113/****************************************************************************
1114 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001115 * The following functions initialize the MSI interrupts for all IOMMUs
1116 * in the system. Its a bit challenging because there could be multiple
1117 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1118 * pci_dev.
1119 *
1120 ****************************************************************************/
1121
Joerg Roedel9f800de2009-11-23 12:45:25 +01001122static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001123{
1124 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001125
1126 if (pci_enable_msi(iommu->dev))
1127 return 1;
1128
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001129 r = request_threaded_irq(iommu->dev->irq,
1130 amd_iommu_int_handler,
1131 amd_iommu_int_thread,
1132 0, "AMD-Vi",
1133 iommu->dev);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001134
1135 if (r) {
1136 pci_disable_msi(iommu->dev);
1137 return 1;
1138 }
1139
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001140 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +02001141 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1142
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001143 if (iommu->ppr_log != NULL)
1144 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1145
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001146 return 0;
1147}
1148
Joerg Roedel05f92db2009-05-12 09:52:46 +02001149static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001150{
1151 if (iommu->int_enabled)
1152 return 0;
1153
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001154 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001155 return iommu_setup_msi(iommu);
1156
1157 return 1;
1158}
1159
1160/****************************************************************************
1161 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001162 * The next functions belong to the third pass of parsing the ACPI
1163 * table. In this last pass the memory mapping requirements are
1164 * gathered (like exclusion and unity mapping reanges).
1165 *
1166 ****************************************************************************/
1167
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001168static void __init free_unity_maps(void)
1169{
1170 struct unity_map_entry *entry, *next;
1171
1172 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1173 list_del(&entry->list);
1174 kfree(entry);
1175 }
1176}
1177
Joerg Roedelb65233a2008-07-11 17:14:21 +02001178/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001179static int __init init_exclusion_range(struct ivmd_header *m)
1180{
1181 int i;
1182
1183 switch (m->type) {
1184 case ACPI_IVMD_TYPE:
1185 set_device_exclusion_range(m->devid, m);
1186 break;
1187 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001188 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001189 set_device_exclusion_range(i, m);
1190 break;
1191 case ACPI_IVMD_TYPE_RANGE:
1192 for (i = m->devid; i <= m->aux; ++i)
1193 set_device_exclusion_range(i, m);
1194 break;
1195 default:
1196 break;
1197 }
1198
1199 return 0;
1200}
1201
Joerg Roedelb65233a2008-07-11 17:14:21 +02001202/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001203static int __init init_unity_map_range(struct ivmd_header *m)
1204{
1205 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001206 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001207
1208 e = kzalloc(sizeof(*e), GFP_KERNEL);
1209 if (e == NULL)
1210 return -ENOMEM;
1211
1212 switch (m->type) {
1213 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001214 kfree(e);
1215 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001216 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001217 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001218 e->devid_start = e->devid_end = m->devid;
1219 break;
1220 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001221 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001222 e->devid_start = 0;
1223 e->devid_end = amd_iommu_last_bdf;
1224 break;
1225 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001226 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001227 e->devid_start = m->devid;
1228 e->devid_end = m->aux;
1229 break;
1230 }
1231 e->address_start = PAGE_ALIGN(m->range_start);
1232 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1233 e->prot = m->flags >> 1;
1234
Joerg Roedel02acc432009-05-20 16:24:21 +02001235 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1236 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1237 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1238 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1239 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1240 e->address_start, e->address_end, m->flags);
1241
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001242 list_add_tail(&e->list, &amd_iommu_unity_map);
1243
1244 return 0;
1245}
1246
Joerg Roedelb65233a2008-07-11 17:14:21 +02001247/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001248static int __init init_memory_definitions(struct acpi_table_header *table)
1249{
1250 u8 *p = (u8 *)table, *end = (u8 *)table;
1251 struct ivmd_header *m;
1252
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001253 end += table->length;
1254 p += IVRS_HEADER_LENGTH;
1255
1256 while (p < end) {
1257 m = (struct ivmd_header *)p;
1258 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1259 init_exclusion_range(m);
1260 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1261 init_unity_map_range(m);
1262
1263 p += m->length;
1264 }
1265
1266 return 0;
1267}
1268
Joerg Roedelb65233a2008-07-11 17:14:21 +02001269/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001270 * Init the device table to not allow DMA access for devices and
1271 * suppress all page faults
1272 */
1273static void init_device_table(void)
1274{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001275 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001276
1277 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1278 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1279 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001280 }
1281}
1282
Joerg Roedele9bf5192010-09-20 14:33:07 +02001283static void iommu_init_flags(struct amd_iommu *iommu)
1284{
1285 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1286 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1287 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1288
1289 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1290 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1291 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1292
1293 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1294 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1295 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1296
1297 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1298 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1299 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1300
1301 /*
1302 * make IOMMU memory accesses cache coherent
1303 */
1304 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
Joerg Roedel1456e9d2011-12-22 14:51:53 +01001305
1306 /* Set IOTLB invalidation timeout to 1s */
1307 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001308}
1309
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001310static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001311{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001312 int i, j;
1313 u32 ioc_feature_control;
1314 struct pci_dev *pdev = NULL;
1315
1316 /* RD890 BIOSes may not have completely reconfigured the iommu */
1317 if (!is_rd890_iommu(iommu->dev))
1318 return;
1319
1320 /*
1321 * First, we need to ensure that the iommu is enabled. This is
1322 * controlled by a register in the northbridge
1323 */
1324 pdev = pci_get_bus_and_slot(iommu->dev->bus->number, PCI_DEVFN(0, 0));
1325
1326 if (!pdev)
1327 return;
1328
1329 /* Select Northbridge indirect register 0x75 and enable writing */
1330 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1331 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1332
1333 /* Enable the iommu */
1334 if (!(ioc_feature_control & 0x1))
1335 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1336
1337 pci_dev_put(pdev);
1338
1339 /* Restore the iommu BAR */
1340 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1341 iommu->stored_addr_lo);
1342 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1343 iommu->stored_addr_hi);
1344
1345 /* Restore the l1 indirect regs for each of the 6 l1s */
1346 for (i = 0; i < 6; i++)
1347 for (j = 0; j < 0x12; j++)
1348 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1349
1350 /* Restore the l2 indirect regs */
1351 for (i = 0; i < 0x83; i++)
1352 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1353
1354 /* Lock PCI setup registers */
1355 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1356 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001357}
1358
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001359/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001360 * This function finally enables all IOMMUs found in the system after
1361 * they have been initialized
1362 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001363static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001364{
1365 struct amd_iommu *iommu;
1366
Joerg Roedel3bd22172009-05-04 15:06:20 +02001367 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001368 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001369 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001370 iommu_set_device_table(iommu);
1371 iommu_enable_command_buffer(iommu);
1372 iommu_enable_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001373 iommu_enable_ppr_log(iommu);
Joerg Roedelcbc33a92011-11-25 11:41:31 +01001374 iommu_enable_gt(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001375 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001376 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001377 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001378 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001379 }
1380}
1381
Joerg Roedel92ac4322009-05-19 19:06:27 +02001382static void disable_iommus(void)
1383{
1384 struct amd_iommu *iommu;
1385
1386 for_each_iommu(iommu)
1387 iommu_disable(iommu);
1388}
1389
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001390/*
1391 * Suspend/Resume support
1392 * disable suspend until real resume implemented
1393 */
1394
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001395static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001396{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001397 struct amd_iommu *iommu;
1398
1399 for_each_iommu(iommu)
1400 iommu_apply_resume_quirks(iommu);
1401
Joerg Roedel736501e2009-05-12 09:56:12 +02001402 /* re-load the hardware */
1403 enable_iommus();
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001404}
1405
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001406static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001407{
Joerg Roedel736501e2009-05-12 09:56:12 +02001408 /* disable IOMMUs to go out of the way for BIOS */
1409 disable_iommus();
1410
1411 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001412}
1413
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001414static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001415 .suspend = amd_iommu_suspend,
1416 .resume = amd_iommu_resume,
1417};
1418
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001419static void __init free_on_init_error(void)
1420{
1421 amd_iommu_uninit_devices();
1422
1423 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1424 get_order(MAX_DOMAIN_ID/8));
1425
1426 free_pages((unsigned long)amd_iommu_rlookup_table,
1427 get_order(rlookup_table_size));
1428
1429 free_pages((unsigned long)amd_iommu_alias_table,
1430 get_order(alias_table_size));
1431
1432 free_pages((unsigned long)amd_iommu_dev_table,
1433 get_order(dev_table_size));
1434
1435 free_iommu_all();
1436
1437 free_unity_maps();
1438
1439#ifdef CONFIG_GART_IOMMU
1440 /*
1441 * We failed to initialize the AMD IOMMU - try fallback to GART
1442 * if possible.
1443 */
1444 gart_iommu_init();
1445
1446#endif
1447}
1448
Joerg Roedelb65233a2008-07-11 17:14:21 +02001449/*
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001450 * This is the hardware init function for AMD IOMMU in the system.
1451 * This function is called either from amd_iommu_init or from the interrupt
1452 * remapping setup code.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001453 *
1454 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1455 * three times:
1456 *
1457 * 1 pass) Find the highest PCI device id the driver has to handle.
1458 * Upon this information the size of the data structures is
1459 * determined that needs to be allocated.
1460 *
1461 * 2 pass) Initialize the data structures just allocated with the
1462 * information in the ACPI table about available AMD IOMMUs
1463 * in the system. It also maps the PCI devices in the
1464 * system to specific IOMMUs
1465 *
1466 * 3 pass) After the basic data structures are allocated and
1467 * initialized we update them with information about memory
1468 * remapping requirements parsed out of the ACPI table in
1469 * this last pass.
1470 *
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001471 * After everything is set up the IOMMUs are enabled and the necessary
1472 * hotplug and suspend notifiers are registered.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001473 */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001474int __init amd_iommu_init_hardware(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001475{
1476 int i, ret = 0;
1477
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001478 if (!amd_iommu_detected)
1479 return -ENODEV;
1480
1481 if (amd_iommu_dev_table != NULL) {
1482 /* Hardware already initialized */
1483 return 0;
1484 }
1485
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001486 /*
1487 * First parse ACPI tables to find the largest Bus/Dev/Func
1488 * we need to handle. Upon this information the shared data
1489 * structures for the IOMMUs in the system will be allocated
1490 */
1491 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1492 return -ENODEV;
1493
Joerg Roedel3551a702010-03-01 13:52:19 +01001494 ret = amd_iommu_init_err;
1495 if (ret)
1496 goto out;
1497
Joerg Roedelc5714842008-07-11 17:14:25 +02001498 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1499 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1500 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001501
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001502 /* Device table - directly used by all IOMMUs */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001503 ret = -ENOMEM;
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001504 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001505 get_order(dev_table_size));
1506 if (amd_iommu_dev_table == NULL)
1507 goto out;
1508
1509 /*
1510 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1511 * IOMMU see for that device
1512 */
1513 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1514 get_order(alias_table_size));
1515 if (amd_iommu_alias_table == NULL)
1516 goto free;
1517
1518 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001519 amd_iommu_rlookup_table = (void *)__get_free_pages(
1520 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001521 get_order(rlookup_table_size));
1522 if (amd_iommu_rlookup_table == NULL)
1523 goto free;
1524
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001525 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1526 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001527 get_order(MAX_DOMAIN_ID/8));
1528 if (amd_iommu_pd_alloc_bitmap == NULL)
1529 goto free;
1530
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001531 /* init the device table */
1532 init_device_table();
1533
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001534 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001535 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001536 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001537 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001538 amd_iommu_alias_table[i] = i;
1539
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001540 /*
1541 * never allocate domain 0 because its used as the non-allocated and
1542 * error value placeholder
1543 */
1544 amd_iommu_pd_alloc_bitmap[0] = 1;
1545
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001546 spin_lock_init(&amd_iommu_pd_lock);
1547
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001548 /*
1549 * now the data structures are allocated and basically initialized
1550 * start the real acpi table scan
1551 */
1552 ret = -ENODEV;
1553 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1554 goto free;
1555
Joerg Roedel3551a702010-03-01 13:52:19 +01001556 if (amd_iommu_init_err) {
1557 ret = amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +01001558 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001559 }
Joerg Roedel0f764802009-12-21 15:51:23 +01001560
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001561 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1562 goto free;
1563
Joerg Roedel3551a702010-03-01 13:52:19 +01001564 if (amd_iommu_init_err) {
1565 ret = amd_iommu_init_err;
1566 goto free;
1567 }
1568
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001569 ret = amd_iommu_init_devices();
1570 if (ret)
1571 goto free;
1572
Chris Wright75f66532010-04-02 18:27:52 -07001573 enable_iommus();
1574
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001575 amd_iommu_init_notifier();
1576
1577 register_syscore_ops(&amd_iommu_syscore_ops);
1578
1579out:
1580 return ret;
1581
1582free:
1583 free_on_init_error();
1584
1585 return ret;
1586}
1587
1588/*
1589 * This is the core init function for AMD IOMMU hardware in the system.
1590 * This function is called from the generic x86 DMA layer initialization
1591 * code.
1592 *
1593 * The function calls amd_iommu_init_hardware() to setup and enable the
1594 * IOMMU hardware if this has not happened yet. After that the driver
1595 * registers for the DMA-API and for the IOMMU-API as necessary.
1596 */
1597static int __init amd_iommu_init(void)
1598{
1599 int ret = 0;
1600
1601 ret = amd_iommu_init_hardware();
1602 if (ret)
1603 goto out;
1604
Joerg Roedel4751a952009-09-01 15:53:54 +02001605 if (iommu_pass_through)
1606 ret = amd_iommu_init_passthrough();
1607 else
1608 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001609
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001610 if (ret)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001611 goto free;
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001612
Joerg Roedelf5325092010-01-22 17:44:35 +01001613 amd_iommu_init_api();
1614
Joerg Roedel4751a952009-09-01 15:53:54 +02001615 if (iommu_pass_through)
1616 goto out;
1617
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001618 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001619 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001620 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001621 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001622
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001623 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001624
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001625out:
1626 return ret;
1627
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001628free:
Chris Wright75f66532010-04-02 18:27:52 -07001629 disable_iommus();
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001630
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001631 free_on_init_error();
Joerg Roedeld7f07762010-05-31 15:05:20 +02001632
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001633 goto out;
1634}
1635
Joerg Roedelb65233a2008-07-11 17:14:21 +02001636/****************************************************************************
1637 *
1638 * Early detect code. This code runs at IOMMU detection time in the DMA
1639 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1640 * IOMMUs
1641 *
1642 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001643static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1644{
1645 return 0;
1646}
1647
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001648int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02001649{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001650 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001651 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001652
Joerg Roedela5235722010-05-11 17:12:33 +02001653 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001654 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02001655
Joerg Roedelae7877d2008-06-26 21:27:51 +02001656 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1657 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001658 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001659 x86_init.iommu.iommu_init = amd_iommu_init;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001660
Chris Wright5d990b62009-12-04 12:15:21 -08001661 /* Make sure ACS will be enabled */
1662 pci_request_acs();
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001663 return 1;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001664 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001665 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001666}
1667
Joerg Roedelb65233a2008-07-11 17:14:21 +02001668/****************************************************************************
1669 *
1670 * Parsing functions for the AMD IOMMU specific kernel command line
1671 * options.
1672 *
1673 ****************************************************************************/
1674
Joerg Roedelfefda112009-05-20 12:21:42 +02001675static int __init parse_amd_iommu_dump(char *str)
1676{
1677 amd_iommu_dump = true;
1678
1679 return 1;
1680}
1681
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001682static int __init parse_amd_iommu_options(char *str)
1683{
1684 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001685 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001686 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02001687 if (strncmp(str, "off", 3) == 0)
1688 amd_iommu_disabled = true;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01001689 if (strncmp(str, "force_isolation", 15) == 0)
1690 amd_iommu_force_isolation = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001691 }
1692
1693 return 1;
1694}
1695
Joerg Roedelfefda112009-05-20 12:21:42 +02001696__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001697__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04001698
1699IOMMU_INIT_FINISH(amd_iommu_detect,
1700 gart_iommu_hole_init,
1701 0,
1702 0);
Joerg Roedel400a28a2011-11-28 15:11:02 +01001703
1704bool amd_iommu_v2_supported(void)
1705{
1706 return amd_iommu_v2_present;
1707}
1708EXPORT_SYMBOL(amd_iommu_v2_supported);