blob: 485cfa9af2ef93fef6bafe0d2cf1484459607282 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a682009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Tejun Heo98e724c2009-10-08 18:59:53 +090089u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600257 * pci_find_next_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @start: address at which to start looking (0 to start at beginning of list)
260 * @cap: capability code
261 *
262 * Returns the address of the next matching extended capability structure
263 * within the device's PCI configuration space or 0 if the device does
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
266 */
267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
268{
269 u32 header;
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
272
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
277 return 0;
278
279 if (start)
280 pos = start;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
297 if (pos < PCI_CFG_SPACE_SIZE)
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600324 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700411 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return best;
430}
431
432/**
John W. Linville064b53d2005-07-27 10:19:44 -0400433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200439static void
John W. Linville064b53d2005-07-27 10:19:44 -0400440pci_restore_bars(struct pci_dev *dev)
441{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800442 int i;
John W. Linville064b53d2005-07-27 10:19:44 -0400443
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800445 pci_update_resource(dev, i);
John W. Linville064b53d2005-07-27 10:19:44 -0400446}
447
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
453 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700475
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200476static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
477{
478 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
479}
480
481static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
482{
483 return pci_platform_pm ?
484 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
485}
486
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100487static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
488{
489 return pci_platform_pm ?
490 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
491}
492
John W. Linville064b53d2005-07-27 10:19:44 -0400493/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200494 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
495 * given PCI device
496 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200497 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200499 * RETURN VALUE:
500 * -EINVAL if the requested state is invalid.
501 * -EIO if device does not support PCI PM or its PM capabilities register has a
502 * wrong version, or device doesn't support the requested state.
503 * 0 if device already is in the requested state.
504 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100506static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200508 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200509 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100511 /* Check if we're already there */
512 if (dev->current_state == state)
513 return 0;
514
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200515 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700516 return -EIO;
517
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200518 if (state < PCI_D0 || state > PCI_D3hot)
519 return -EINVAL;
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /* Validate current state:
522 * Can enter D0 from any state, but if we can only go deeper
523 * to sleep if we're already in a low power state
524 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100525 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200526 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600527 dev_err(&dev->dev, "invalid power transition "
528 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200533 if ((state == PCI_D1 && !dev->d1_support)
534 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700535 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200537 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53d2005-07-27 10:19:44 -0400538
John W. Linville32a36582005-09-14 09:52:42 -0400539 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * This doesn't affect PME_Status, disables PME_En, and
541 * sets PowerState to 0.
542 */
John W. Linville32a36582005-09-14 09:52:42 -0400543 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400544 case PCI_D0:
545 case PCI_D1:
546 case PCI_D2:
547 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
548 pmcsr |= state;
549 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200550 case PCI_D3hot:
551 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400552 case PCI_UNKNOWN: /* Boot-up */
553 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100554 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400556 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400557 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400558 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400559 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
561
562 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200563 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* Mandatory power management transition delays */
566 /* see PCI PM 1.1 5.6.1 table 18 */
567 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100568 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100570 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200572 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
573 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
574 if (dev->current_state != state && printk_ratelimit())
575 dev_info(&dev->dev, "Refused to change power state, "
576 "currently in D%d\n", dev->current_state);
John W. Linville064b53d2005-07-27 10:19:44 -0400577
Huang Ying448bd852012-06-23 10:23:51 +0800578 /*
579 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53d2005-07-27 10:19:44 -0400580 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
581 * from D3hot to D0 _may_ perform an internal reset, thereby
582 * going to "D0 Uninitialized" rather than "D0 Initialized".
583 * For example, at least some versions of the 3c905B and the
584 * 3c556B exhibit this behaviour.
585 *
586 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
587 * devices in a D3hot state at boot. Consequently, we need to
588 * restore at least the BARs so that the device will be
589 * accessible to its driver.
590 */
591 if (need_restore)
592 pci_restore_bars(dev);
593
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100594 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800595 pcie_aspm_pm_state_change(dev->bus->self);
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 return 0;
598}
599
600/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200601 * pci_update_current_state - Read PCI power state of given device from its
602 * PCI PM registers and cache it
603 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100604 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200605 */
Rafael J. Wysocki73410422009-01-07 13:07:15 +0100606void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200607{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200608 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200609 u16 pmcsr;
610
Huang Ying448bd852012-06-23 10:23:51 +0800611 /*
612 * Configuration space is not accessible for device in
613 * D3cold, so just keep or set D3cold for safety
614 */
615 if (dev->current_state == PCI_D3cold)
616 return;
617 if (state == PCI_D3cold) {
618 dev->current_state = PCI_D3cold;
619 return;
620 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200621 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200622 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100623 } else {
624 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200625 }
626}
627
628/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600629 * pci_power_up - Put the given device into D0 forcibly
630 * @dev: PCI device to power up
631 */
632void pci_power_up(struct pci_dev *dev)
633{
634 if (platform_pci_power_manageable(dev))
635 platform_pci_set_power_state(dev, PCI_D0);
636
637 pci_raw_set_power_state(dev, PCI_D0);
638 pci_update_current_state(dev, PCI_D0);
639}
640
641/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100642 * pci_platform_power_transition - Use platform to change device power state
643 * @dev: PCI device to handle.
644 * @state: State to put the device into.
645 */
646static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
647{
648 int error;
649
650 if (platform_pci_power_manageable(dev)) {
651 error = platform_pci_set_power_state(dev, state);
652 if (!error)
653 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530654 /* Fall back to PCI_D0 if native PM is not supported */
655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100657 } else {
658 error = -ENODEV;
659 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200660 if (!dev->pm_cap)
661 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100662 }
663
664 return error;
665}
666
667/**
668 * __pci_start_power_transition - Start power transition of a PCI device
669 * @dev: PCI device to handle.
670 * @state: State to put the device into.
671 */
672static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
673{
Huang Ying448bd852012-06-23 10:23:51 +0800674 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100675 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800676 /*
677 * Mandatory power management transition delays, see
678 * PCI Express Base Specification Revision 2.0 Section
679 * 6.6.1: Conventional Reset. Do not delay for
680 * devices powered on/off by corresponding bridge,
681 * because have already delayed for the bridge.
682 */
683 if (dev->runtime_d3cold) {
684 msleep(dev->d3cold_delay);
685 /*
686 * When powering on a bridge from D3cold, the
687 * whole hierarchy may be powered on into
688 * D0uninitialized state, resume them to give
689 * them a chance to suspend again
690 */
691 pci_wakeup_bus(dev->subordinate);
692 }
693 }
694}
695
696/**
697 * __pci_dev_set_current_state - Set current state of a PCI device
698 * @dev: Device to handle
699 * @data: pointer to state to be set
700 */
701static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
702{
703 pci_power_t state = *(pci_power_t *)data;
704
705 dev->current_state = state;
706 return 0;
707}
708
709/**
710 * __pci_bus_set_current_state - Walk given bus and set current state of devices
711 * @bus: Top bus of the subtree to walk.
712 * @state: state to be set
713 */
714static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
715{
716 if (bus)
717 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100718}
719
720/**
721 * __pci_complete_power_transition - Complete power transition of a PCI device
722 * @dev: PCI device to handle.
723 * @state: State to put the device into.
724 *
725 * This function should not be called directly by device drivers.
726 */
727int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
728{
Huang Ying448bd852012-06-23 10:23:51 +0800729 int ret;
730
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600731 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800732 return -EINVAL;
733 ret = pci_platform_power_transition(dev, state);
734 /* Power off the bridge may power off the whole hierarchy */
735 if (!ret && state == PCI_D3cold)
736 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
737 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100738}
739EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
740
741/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 * pci_set_power_state - Set the power state of a PCI device
743 * @dev: PCI device to handle.
744 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
745 *
Nick Andrew877d0312009-01-26 11:06:57 +0100746 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 * the device's PCI PM registers.
748 *
749 * RETURN VALUE:
750 * -EINVAL if the requested state is invalid.
751 * -EIO if device does not support PCI PM or its PM capabilities register has a
752 * wrong version, or device doesn't support the requested state.
753 * 0 if device already is in the requested state.
754 * 0 if device's power state has been successfully changed.
755 */
756int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
757{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200758 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200759
760 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800761 if (state > PCI_D3cold)
762 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763 else if (state < PCI_D0)
764 state = PCI_D0;
765 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
766 /*
767 * If the device or the parent bridge do not support PCI PM,
768 * ignore the request if we're doing anything other than putting
769 * it into D0 (which would only happen on boot).
770 */
771 return 0;
772
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600773 /* Check if we're already there */
774 if (dev->current_state == state)
775 return 0;
776
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100777 __pci_start_power_transition(dev, state);
778
Alan Cox979b1792008-07-24 17:18:38 +0100779 /* This device is quirked not to be put into D3, so
780 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800781 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100782 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200783
Huang Ying448bd852012-06-23 10:23:51 +0800784 /*
785 * To put device in D3cold, we put device into D3hot in native
786 * way, then put device into D3cold with platform ops
787 */
788 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
789 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200790
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100791 if (!__pci_complete_power_transition(dev, state))
792 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000793 /*
794 * When aspm_policy is "powersave" this call ensures
795 * that ASPM is configured.
796 */
797 if (!error && dev->bus->self)
798 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200799
800 return error;
801}
802
803/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * pci_choose_state - Choose the power state of a PCI device
805 * @dev: PCI device to be suspended
806 * @state: target sleep state for the whole system. This is the value
807 * that is passed to suspend() function.
808 *
809 * Returns PCI power state suitable for given device and given system
810 * message.
811 */
812
813pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
814{
Shaohua Liab826ca2007-07-20 10:03:22 +0800815 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
818 return PCI_D0;
819
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200820 ret = platform_pci_choose_state(dev);
821 if (ret != PCI_POWER_ERROR)
822 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700823
824 switch (state.event) {
825 case PM_EVENT_ON:
826 return PCI_D0;
827 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700828 case PM_EVENT_PRETHAW:
829 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700830 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100831 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700832 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600834 dev_info(&dev->dev, "unrecognized suspend event %d\n",
835 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 BUG();
837 }
838 return PCI_D0;
839}
840
841EXPORT_SYMBOL(pci_choose_state);
842
Yu Zhao89858512009-02-16 02:55:47 +0800843#define PCI_EXP_SAVE_REGS 7
844
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800845
Yinghai Lu34a48762012-02-11 00:18:41 -0800846static struct pci_cap_saved_state *pci_find_saved_cap(
847 struct pci_dev *pci_dev, char cap)
848{
849 struct pci_cap_saved_state *tmp;
850 struct hlist_node *pos;
851
852 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
853 if (tmp->cap.cap_nr == cap)
854 return tmp;
855 }
856 return NULL;
857}
858
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300859static int pci_save_pcie_state(struct pci_dev *dev)
860{
Jiang Liu59875ae2012-07-24 17:20:06 +0800861 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300862 struct pci_cap_saved_state *save_state;
863 u16 *cap;
864
Jiang Liu59875ae2012-07-24 17:20:06 +0800865 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300866 return 0;
867
Eric W. Biederman9f355752007-03-08 13:06:13 -0700868 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300869 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800870 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300871 return -ENOMEM;
872 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800873
Alex Williamson24a47422011-05-10 10:02:11 -0600874 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800875 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
876 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
877 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
878 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
879 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
880 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
881 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300882
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300883 return 0;
884}
885
886static void pci_restore_pcie_state(struct pci_dev *dev)
887{
Jiang Liu59875ae2012-07-24 17:20:06 +0800888 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300889 struct pci_cap_saved_state *save_state;
890 u16 *cap;
891
892 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800893 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800895
Alex Williamson24a47422011-05-10 10:02:11 -0600896 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800897 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
898 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
899 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
900 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
901 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
902 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
903 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300904}
905
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800906
907static int pci_save_pcix_state(struct pci_dev *dev)
908{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100909 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800911
912 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
913 if (pos <= 0)
914 return 0;
915
Shaohua Lif34303d2007-12-18 09:56:47 +0800916 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800917 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800918 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800919 return -ENOMEM;
920 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800921
Alex Williamson24a47422011-05-10 10:02:11 -0600922 pci_read_config_word(dev, pos + PCI_X_CMD,
923 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100924
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800925 return 0;
926}
927
928static void pci_restore_pcix_state(struct pci_dev *dev)
929{
930 int i = 0, pos;
931 struct pci_cap_saved_state *save_state;
932 u16 *cap;
933
934 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
935 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
936 if (!save_state || pos <= 0)
937 return;
Alex Williamson24a47422011-05-10 10:02:11 -0600938 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800939
940 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800941}
942
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/**
945 * pci_save_state - save the PCI configuration space of a device before suspending
946 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 */
948int
949pci_save_state(struct pci_dev *dev)
950{
951 int i;
952 /* XXX: 100% dword access ok here? */
953 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200954 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100955 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300956 if ((i = pci_save_pcie_state(dev)) != 0)
957 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800958 if ((i = pci_save_pcix_state(dev)) != 0)
959 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 0;
961}
962
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200963static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
964 u32 saved_val, int retry)
965{
966 u32 val;
967
968 pci_read_config_dword(pdev, offset, &val);
969 if (val == saved_val)
970 return;
971
972 for (;;) {
973 dev_dbg(&pdev->dev, "restoring config space at offset "
974 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
975 pci_write_config_dword(pdev, offset, saved_val);
976 if (retry-- <= 0)
977 return;
978
979 pci_read_config_dword(pdev, offset, &val);
980 if (val == saved_val)
981 return;
982
983 mdelay(1);
984 }
985}
986
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200987static void pci_restore_config_space_range(struct pci_dev *pdev,
988 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200989{
990 int index;
991
992 for (index = end; index >= start; index--)
993 pci_restore_config_dword(pdev, 4 * index,
994 pdev->saved_config_space[index],
995 retry);
996}
997
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200998static void pci_restore_config_space(struct pci_dev *pdev)
999{
1000 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1001 pci_restore_config_space_range(pdev, 10, 15, 0);
1002 /* Restore BARs before the command register. */
1003 pci_restore_config_space_range(pdev, 4, 9, 10);
1004 pci_restore_config_space_range(pdev, 0, 3, 0);
1005 } else {
1006 pci_restore_config_space_range(pdev, 0, 15, 0);
1007 }
1008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010/**
1011 * pci_restore_state - Restore the saved state of a PCI device
1012 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001014void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
Alek Duc82f63e2009-08-08 08:46:19 +08001016 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001017 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001018
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 /* PCI Express register must be restored first */
1020 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001021 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001022
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001023 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001024
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001025 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001026 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001027 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001028
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001029 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001032struct pci_saved_state {
1033 u32 config_space[16];
1034 struct pci_cap_saved_data cap[0];
1035};
1036
1037/**
1038 * pci_store_saved_state - Allocate and return an opaque struct containing
1039 * the device saved state.
1040 * @dev: PCI device that we're dealing with
1041 *
1042 * Rerturn NULL if no state or error.
1043 */
1044struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1045{
1046 struct pci_saved_state *state;
1047 struct pci_cap_saved_state *tmp;
1048 struct pci_cap_saved_data *cap;
1049 struct hlist_node *pos;
1050 size_t size;
1051
1052 if (!dev->state_saved)
1053 return NULL;
1054
1055 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1056
1057 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1058 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1059
1060 state = kzalloc(size, GFP_KERNEL);
1061 if (!state)
1062 return NULL;
1063
1064 memcpy(state->config_space, dev->saved_config_space,
1065 sizeof(state->config_space));
1066
1067 cap = state->cap;
1068 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1069 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1070 memcpy(cap, &tmp->cap, len);
1071 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1072 }
1073 /* Empty cap_save terminates list */
1074
1075 return state;
1076}
1077EXPORT_SYMBOL_GPL(pci_store_saved_state);
1078
1079/**
1080 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1081 * @dev: PCI device that we're dealing with
1082 * @state: Saved state returned from pci_store_saved_state()
1083 */
1084int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1085{
1086 struct pci_cap_saved_data *cap;
1087
1088 dev->state_saved = false;
1089
1090 if (!state)
1091 return 0;
1092
1093 memcpy(dev->saved_config_space, state->config_space,
1094 sizeof(state->config_space));
1095
1096 cap = state->cap;
1097 while (cap->size) {
1098 struct pci_cap_saved_state *tmp;
1099
1100 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1101 if (!tmp || tmp->cap.size != cap->size)
1102 return -EINVAL;
1103
1104 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1105 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1106 sizeof(struct pci_cap_saved_data) + cap->size);
1107 }
1108
1109 dev->state_saved = true;
1110 return 0;
1111}
1112EXPORT_SYMBOL_GPL(pci_load_saved_state);
1113
1114/**
1115 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1116 * and free the memory allocated for it.
1117 * @dev: PCI device that we're dealing with
1118 * @state: Pointer to saved state returned from pci_store_saved_state()
1119 */
1120int pci_load_and_free_saved_state(struct pci_dev *dev,
1121 struct pci_saved_state **state)
1122{
1123 int ret = pci_load_saved_state(dev, *state);
1124 kfree(*state);
1125 *state = NULL;
1126 return ret;
1127}
1128EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1129
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001130static int do_pci_enable_device(struct pci_dev *dev, int bars)
1131{
1132 int err;
1133
1134 err = pci_set_power_state(dev, PCI_D0);
1135 if (err < 0 && err != -EIO)
1136 return err;
1137 err = pcibios_enable_device(dev, bars);
1138 if (err < 0)
1139 return err;
1140 pci_fixup_device(pci_fixup_enable, dev);
1141
1142 return 0;
1143}
1144
1145/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001146 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001147 * @dev: PCI device to be resumed
1148 *
1149 * Note this function is a backend of pci_default_resume and is not supposed
1150 * to be called by normal code, write proper resume handler and use it instead.
1151 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001152int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001153{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001154 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001155 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1156 return 0;
1157}
1158
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001159static int __pci_enable_device_flags(struct pci_dev *dev,
1160 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
1162 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001163 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Jesse Barnes97c145f2010-11-05 15:16:36 -04001165 /*
1166 * Power state could be unknown at this point, either due to a fresh
1167 * boot or a device removal call. So get the current power state
1168 * so that things like MSI message writing will behave as expected
1169 * (e.g. if the device really is in D0 at enable time).
1170 */
1171 if (dev->pm_cap) {
1172 u16 pmcsr;
1173 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1174 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1175 }
1176
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001177 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1178 return 0; /* already enabled */
1179
Yinghai Lu497f16f2011-12-17 18:33:37 -08001180 /* only skip sriov related */
1181 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1182 if (dev->resource[i].flags & flags)
1183 bars |= (1 << i);
1184 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001185 if (dev->resource[i].flags & flags)
1186 bars |= (1 << i);
1187
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001188 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001189 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001190 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001191 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
1194/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001195 * pci_enable_device_io - Initialize a device for use with IO space
1196 * @dev: PCI device to be initialized
1197 *
1198 * Initialize device before it's used by a driver. Ask low-level code
1199 * to enable I/O resources. Wake up the device if it was suspended.
1200 * Beware, this function can fail.
1201 */
1202int pci_enable_device_io(struct pci_dev *dev)
1203{
1204 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1205}
1206
1207/**
1208 * pci_enable_device_mem - Initialize a device for use with Memory space
1209 * @dev: PCI device to be initialized
1210 *
1211 * Initialize device before it's used by a driver. Ask low-level code
1212 * to enable Memory resources. Wake up the device if it was suspended.
1213 * Beware, this function can fail.
1214 */
1215int pci_enable_device_mem(struct pci_dev *dev)
1216{
1217 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1218}
1219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220/**
1221 * pci_enable_device - Initialize device before it's used by a driver.
1222 * @dev: PCI device to be initialized
1223 *
1224 * Initialize device before it's used by a driver. Ask low-level code
1225 * to enable I/O and memory. Wake up the device if it was suspended.
1226 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001227 *
1228 * Note we don't actually enable the device many times if we call
1229 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001231int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001233 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234}
1235
Tejun Heo9ac78492007-01-20 16:00:26 +09001236/*
1237 * Managed PCI resources. This manages device on/off, intx/msi/msix
1238 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1239 * there's no need to track it separately. pci_devres is initialized
1240 * when a device is enabled using managed PCI device enable interface.
1241 */
1242struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001243 unsigned int enabled:1;
1244 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001245 unsigned int orig_intx:1;
1246 unsigned int restore_intx:1;
1247 u32 region_mask;
1248};
1249
1250static void pcim_release(struct device *gendev, void *res)
1251{
1252 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1253 struct pci_devres *this = res;
1254 int i;
1255
1256 if (dev->msi_enabled)
1257 pci_disable_msi(dev);
1258 if (dev->msix_enabled)
1259 pci_disable_msix(dev);
1260
1261 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1262 if (this->region_mask & (1 << i))
1263 pci_release_region(dev, i);
1264
1265 if (this->restore_intx)
1266 pci_intx(dev, this->orig_intx);
1267
Tejun Heo7f375f32007-02-25 04:36:01 -08001268 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001269 pci_disable_device(dev);
1270}
1271
1272static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1273{
1274 struct pci_devres *dr, *new_dr;
1275
1276 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1277 if (dr)
1278 return dr;
1279
1280 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1281 if (!new_dr)
1282 return NULL;
1283 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1284}
1285
1286static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1287{
1288 if (pci_is_managed(pdev))
1289 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1290 return NULL;
1291}
1292
1293/**
1294 * pcim_enable_device - Managed pci_enable_device()
1295 * @pdev: PCI device to be initialized
1296 *
1297 * Managed pci_enable_device().
1298 */
1299int pcim_enable_device(struct pci_dev *pdev)
1300{
1301 struct pci_devres *dr;
1302 int rc;
1303
1304 dr = get_pci_dr(pdev);
1305 if (unlikely(!dr))
1306 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001307 if (dr->enabled)
1308 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001309
1310 rc = pci_enable_device(pdev);
1311 if (!rc) {
1312 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001313 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001314 }
1315 return rc;
1316}
1317
1318/**
1319 * pcim_pin_device - Pin managed PCI device
1320 * @pdev: PCI device to pin
1321 *
1322 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1323 * driver detach. @pdev must have been enabled with
1324 * pcim_enable_device().
1325 */
1326void pcim_pin_device(struct pci_dev *pdev)
1327{
1328 struct pci_devres *dr;
1329
1330 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001331 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001332 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001333 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001334}
1335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336/**
1337 * pcibios_disable_device - disable arch specific PCI resources for device dev
1338 * @dev: the PCI device to disable
1339 *
1340 * Disables architecture specific PCI resources for the device. This
1341 * is the default implementation. Architecture implementations can
1342 * override this.
1343 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001344void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001346static void do_pci_disable_device(struct pci_dev *dev)
1347{
1348 u16 pci_command;
1349
1350 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1351 if (pci_command & PCI_COMMAND_MASTER) {
1352 pci_command &= ~PCI_COMMAND_MASTER;
1353 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1354 }
1355
1356 pcibios_disable_device(dev);
1357}
1358
1359/**
1360 * pci_disable_enabled_device - Disable device without updating enable_cnt
1361 * @dev: PCI device to disable
1362 *
1363 * NOTE: This function is a backend of PCI power management routines and is
1364 * not supposed to be called drivers.
1365 */
1366void pci_disable_enabled_device(struct pci_dev *dev)
1367{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001368 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001369 do_pci_disable_device(dev);
1370}
1371
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372/**
1373 * pci_disable_device - Disable PCI device after use
1374 * @dev: PCI device to be disabled
1375 *
1376 * Signal to the system that the PCI device is not in use by the system
1377 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001378 *
1379 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001380 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 */
1382void
1383pci_disable_device(struct pci_dev *dev)
1384{
Tejun Heo9ac78492007-01-20 16:00:26 +09001385 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001386
Tejun Heo9ac78492007-01-20 16:00:26 +09001387 dr = find_pci_dr(dev);
1388 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001389 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001390
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001391 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1392 return;
1393
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001394 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001396 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397}
1398
1399/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001400 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001401 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001402 * @state: Reset state to enter into
1403 *
1404 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001405 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001406 * implementation. Architecture implementations can override this.
1407 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001408int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1409 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001410{
1411 return -EINVAL;
1412}
1413
1414/**
1415 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001416 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001417 * @state: Reset state to enter into
1418 *
1419 *
1420 * Sets the PCI reset state for the device.
1421 */
1422int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1423{
1424 return pcibios_set_pcie_reset_state(dev, state);
1425}
1426
1427/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001428 * pci_check_pme_status - Check if given device has generated PME.
1429 * @dev: Device to check.
1430 *
1431 * Check the PME status of the device and if set, clear it and clear PME enable
1432 * (if set). Return 'true' if PME status and PME enable were both set or
1433 * 'false' otherwise.
1434 */
1435bool pci_check_pme_status(struct pci_dev *dev)
1436{
1437 int pmcsr_pos;
1438 u16 pmcsr;
1439 bool ret = false;
1440
1441 if (!dev->pm_cap)
1442 return false;
1443
1444 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1445 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1446 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1447 return false;
1448
1449 /* Clear PME status. */
1450 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1451 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1452 /* Disable PME to avoid interrupt flood. */
1453 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1454 ret = true;
1455 }
1456
1457 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1458
1459 return ret;
1460}
1461
1462/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001463 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1464 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001465 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001466 *
1467 * Check if @dev has generated PME and queue a resume request for it in that
1468 * case.
1469 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001470static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001471{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001472 if (pme_poll_reset && dev->pme_poll)
1473 dev->pme_poll = false;
1474
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001475 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001476 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001477 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001478 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001479 return 0;
1480}
1481
1482/**
1483 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1484 * @bus: Top bus of the subtree to walk.
1485 */
1486void pci_pme_wakeup_bus(struct pci_bus *bus)
1487{
1488 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001489 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001490}
1491
1492/**
Huang Ying448bd852012-06-23 10:23:51 +08001493 * pci_wakeup - Wake up a PCI device
Randy Dunlapceaf5b52012-08-18 17:37:53 -07001494 * @pci_dev: Device to handle.
Huang Ying448bd852012-06-23 10:23:51 +08001495 * @ign: ignored parameter
1496 */
1497static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1498{
1499 pci_wakeup_event(pci_dev);
1500 pm_request_resume(&pci_dev->dev);
1501 return 0;
1502}
1503
1504/**
1505 * pci_wakeup_bus - Walk given bus and wake up devices on it
1506 * @bus: Top bus of the subtree to walk.
1507 */
1508void pci_wakeup_bus(struct pci_bus *bus)
1509{
1510 if (bus)
1511 pci_walk_bus(bus, pci_wakeup, NULL);
1512}
1513
1514/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001515 * pci_pme_capable - check the capability of PCI device to generate PME#
1516 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001517 * @state: PCI state from which device will issue PME#.
1518 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001519bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001520{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001521 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001522 return false;
1523
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001524 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001525}
1526
Matthew Garrettdf17e622010-10-04 14:22:29 -04001527static void pci_pme_list_scan(struct work_struct *work)
1528{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001529 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001530
1531 mutex_lock(&pci_pme_list_mutex);
1532 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001533 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1534 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001535 struct pci_dev *bridge;
1536
1537 bridge = pme_dev->dev->bus->self;
1538 /*
1539 * If bridge is in low power state, the
1540 * configuration space of subordinate devices
1541 * may be not accessible
1542 */
1543 if (bridge && bridge->current_state != PCI_D0)
1544 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001545 pci_pme_wakeup(pme_dev->dev, NULL);
1546 } else {
1547 list_del(&pme_dev->list);
1548 kfree(pme_dev);
1549 }
1550 }
1551 if (!list_empty(&pci_pme_list))
1552 schedule_delayed_work(&pci_pme_work,
1553 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001554 }
1555 mutex_unlock(&pci_pme_list_mutex);
1556}
1557
1558/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001559 * pci_pme_active - enable or disable PCI device's PME# function
1560 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001561 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1562 *
1563 * The caller must verify that the device is capable of generating PME# before
1564 * calling this function with @enable equal to 'true'.
1565 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001566void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001567{
1568 u16 pmcsr;
1569
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001570 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001571 return;
1572
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001573 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001574 /* Clear PME_Status by writing 1 to it and enable PME# */
1575 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1576 if (!enable)
1577 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1578
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001579 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001580
Huang Ying6e965e02012-10-26 13:07:51 +08001581 /*
1582 * PCI (as opposed to PCIe) PME requires that the device have
1583 * its PME# line hooked up correctly. Not all hardware vendors
1584 * do this, so the PME never gets delivered and the device
1585 * remains asleep. The easiest way around this is to
1586 * periodically walk the list of suspended devices and check
1587 * whether any have their PME flag set. The assumption is that
1588 * we'll wake up often enough anyway that this won't be a huge
1589 * hit, and the power savings from the devices will still be a
1590 * win.
1591 *
1592 * Although PCIe uses in-band PME message instead of PME# line
1593 * to report PME, PME does not work for some PCIe devices in
1594 * reality. For example, there are devices that set their PME
1595 * status bits, but don't really bother to send a PME message;
1596 * there are PCI Express Root Ports that don't bother to
1597 * trigger interrupts when they receive PME messages from the
1598 * devices below. So PME poll is used for PCIe devices too.
1599 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001600
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001601 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001602 struct pci_pme_device *pme_dev;
1603 if (enable) {
1604 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1605 GFP_KERNEL);
1606 if (!pme_dev)
1607 goto out;
1608 pme_dev->dev = dev;
1609 mutex_lock(&pci_pme_list_mutex);
1610 list_add(&pme_dev->list, &pci_pme_list);
1611 if (list_is_singular(&pci_pme_list))
1612 schedule_delayed_work(&pci_pme_work,
1613 msecs_to_jiffies(PME_TIMEOUT));
1614 mutex_unlock(&pci_pme_list_mutex);
1615 } else {
1616 mutex_lock(&pci_pme_list_mutex);
1617 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1618 if (pme_dev->dev == dev) {
1619 list_del(&pme_dev->list);
1620 kfree(pme_dev);
1621 break;
1622 }
1623 }
1624 mutex_unlock(&pci_pme_list_mutex);
1625 }
1626 }
1627
1628out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001629 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001630}
1631
1632/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001633 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001634 * @dev: PCI device affected
1635 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001636 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001637 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 *
David Brownell075c1772007-04-26 00:12:06 -07001639 * This enables the device as a wakeup event source, or disables it.
1640 * When such events involves platform-specific hooks, those hooks are
1641 * called automatically by this routine.
1642 *
1643 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001644 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001645 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001646 * RETURN VALUE:
1647 * 0 is returned on success
1648 * -EINVAL is returned if device is not supposed to wake up the system
1649 * Error code depending on the platform is returned if both the platform and
1650 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001652int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1653 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001655 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001657 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001658 return -EINVAL;
1659
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001660 /* Don't do the same thing twice in a row for one device. */
1661 if (!!enable == !!dev->wakeup_prepared)
1662 return 0;
1663
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001664 /*
1665 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1666 * Anderson we should be doing PME# wake enable followed by ACPI wake
1667 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001668 */
1669
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001670 if (enable) {
1671 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001672
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001673 if (pci_pme_capable(dev, state))
1674 pci_pme_active(dev, true);
1675 else
1676 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001677 error = runtime ? platform_pci_run_wake(dev, true) :
1678 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001679 if (ret)
1680 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001681 if (!ret)
1682 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001683 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001684 if (runtime)
1685 platform_pci_run_wake(dev, false);
1686 else
1687 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001688 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001689 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001690 }
1691
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001692 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001693}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001694EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001695
1696/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001697 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1698 * @dev: PCI device to prepare
1699 * @enable: True to enable wake-up event generation; false to disable
1700 *
1701 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1702 * and this function allows them to set that up cleanly - pci_enable_wake()
1703 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1704 * ordering constraints.
1705 *
1706 * This function only returns error code if the device is not capable of
1707 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1708 * enable wake-up power for it.
1709 */
1710int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1711{
1712 return pci_pme_capable(dev, PCI_D3cold) ?
1713 pci_enable_wake(dev, PCI_D3cold, enable) :
1714 pci_enable_wake(dev, PCI_D3hot, enable);
1715}
1716
1717/**
Jesse Barnes37139072008-07-28 11:49:26 -07001718 * pci_target_state - find an appropriate low power state for a given PCI dev
1719 * @dev: PCI device
1720 *
1721 * Use underlying platform code to find a supported low power state for @dev.
1722 * If the platform can't manage @dev, return the deepest state from which it
1723 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001724 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001725pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001726{
1727 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001728
1729 if (platform_pci_power_manageable(dev)) {
1730 /*
1731 * Call the platform to choose the target state of the device
1732 * and enable wake-up from this state if supported.
1733 */
1734 pci_power_t state = platform_pci_choose_state(dev);
1735
1736 switch (state) {
1737 case PCI_POWER_ERROR:
1738 case PCI_UNKNOWN:
1739 break;
1740 case PCI_D1:
1741 case PCI_D2:
1742 if (pci_no_d1d2(dev))
1743 break;
1744 default:
1745 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001746 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001747 } else if (!dev->pm_cap) {
1748 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001749 } else if (device_may_wakeup(&dev->dev)) {
1750 /*
1751 * Find the deepest state from which the device can generate
1752 * wake-up events, make it the target state and enable device
1753 * to generate PME#.
1754 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001755 if (dev->pme_support) {
1756 while (target_state
1757 && !(dev->pme_support & (1 << target_state)))
1758 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001759 }
1760 }
1761
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001762 return target_state;
1763}
1764
1765/**
1766 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1767 * @dev: Device to handle.
1768 *
1769 * Choose the power state appropriate for the device depending on whether
1770 * it can wake up the system and/or is power manageable by the platform
1771 * (PCI_D3hot is the default) and put the device into that state.
1772 */
1773int pci_prepare_to_sleep(struct pci_dev *dev)
1774{
1775 pci_power_t target_state = pci_target_state(dev);
1776 int error;
1777
1778 if (target_state == PCI_POWER_ERROR)
1779 return -EIO;
1780
Huang Ying448bd852012-06-23 10:23:51 +08001781 /* D3cold during system suspend/hibernate is not supported */
1782 if (target_state > PCI_D3hot)
1783 target_state = PCI_D3hot;
1784
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001785 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001786
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001787 error = pci_set_power_state(dev, target_state);
1788
1789 if (error)
1790 pci_enable_wake(dev, target_state, false);
1791
1792 return error;
1793}
1794
1795/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001796 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001797 * @dev: Device to handle.
1798 *
Thomas Weber88393162010-03-16 11:47:56 +01001799 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001800 */
1801int pci_back_from_sleep(struct pci_dev *dev)
1802{
1803 pci_enable_wake(dev, PCI_D0, false);
1804 return pci_set_power_state(dev, PCI_D0);
1805}
1806
1807/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001808 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1809 * @dev: PCI device being suspended.
1810 *
1811 * Prepare @dev to generate wake-up events at run time and put it into a low
1812 * power state.
1813 */
1814int pci_finish_runtime_suspend(struct pci_dev *dev)
1815{
1816 pci_power_t target_state = pci_target_state(dev);
1817 int error;
1818
1819 if (target_state == PCI_POWER_ERROR)
1820 return -EIO;
1821
Huang Ying448bd852012-06-23 10:23:51 +08001822 dev->runtime_d3cold = target_state == PCI_D3cold;
1823
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001824 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1825
1826 error = pci_set_power_state(dev, target_state);
1827
Huang Ying448bd852012-06-23 10:23:51 +08001828 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001829 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001830 dev->runtime_d3cold = false;
1831 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001832
1833 return error;
1834}
1835
1836/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001837 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1838 * @dev: Device to check.
1839 *
1840 * Return true if the device itself is cabable of generating wake-up events
1841 * (through the platform or using the native PCIe PME) or if the device supports
1842 * PME and one of its upstream bridges can generate wake-up events.
1843 */
1844bool pci_dev_run_wake(struct pci_dev *dev)
1845{
1846 struct pci_bus *bus = dev->bus;
1847
1848 if (device_run_wake(&dev->dev))
1849 return true;
1850
1851 if (!dev->pme_support)
1852 return false;
1853
1854 while (bus->parent) {
1855 struct pci_dev *bridge = bus->self;
1856
1857 if (device_run_wake(&bridge->dev))
1858 return true;
1859
1860 bus = bus->parent;
1861 }
1862
1863 /* We have reached the root bus. */
1864 if (bus->bridge)
1865 return device_run_wake(bus->bridge);
1866
1867 return false;
1868}
1869EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1870
1871/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001872 * pci_pm_init - Initialize PM functions of given PCI device
1873 * @dev: PCI device to handle.
1874 */
1875void pci_pm_init(struct pci_dev *dev)
1876{
1877 int pm;
1878 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001879
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001880 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001881 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001882 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001883
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001884 dev->pm_cap = 0;
1885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 /* find PCI PM capability in list */
1887 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001888 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001889 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001891 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001893 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1894 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1895 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001896 return;
David Brownell075c1772007-04-26 00:12:06 -07001897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001899 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001900 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001901 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08001902 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001903
1904 dev->d1_support = false;
1905 dev->d2_support = false;
1906 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001907 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001908 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001909 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001910 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001911
1912 if (dev->d1_support || dev->d2_support)
1913 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001914 dev->d1_support ? " D1" : "",
1915 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001916 }
1917
1918 pmc &= PCI_PM_CAP_PME_MASK;
1919 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001920 dev_printk(KERN_DEBUG, &dev->dev,
1921 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001922 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1923 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1924 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1925 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1926 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001927 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001928 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001929 /*
1930 * Make device's PM flags reflect the wake-up capability, but
1931 * let the user space enable it to wake up the system as needed.
1932 */
1933 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001934 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001935 pci_pme_active(dev, false);
1936 } else {
1937 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001938 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939}
1940
Yu Zhao58c3a722008-10-14 14:02:53 +08001941/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001942 * platform_pci_wakeup_init - init platform wakeup if present
1943 * @dev: PCI device
1944 *
1945 * Some devices don't have PCI PM caps but can still generate wakeup
1946 * events through platform methods (like ACPI events). If @dev supports
1947 * platform wakeup events, set the device flag to indicate as much. This
1948 * may be redundant if the device also supports PCI PM caps, but double
1949 * initialization should be safe in that case.
1950 */
1951void platform_pci_wakeup_init(struct pci_dev *dev)
1952{
1953 if (!platform_pci_can_wakeup(dev))
1954 return;
1955
1956 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001957 platform_pci_sleep_wake(dev, false);
1958}
1959
Yinghai Lu34a48762012-02-11 00:18:41 -08001960static void pci_add_saved_cap(struct pci_dev *pci_dev,
1961 struct pci_cap_saved_state *new_cap)
1962{
1963 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1964}
1965
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001966/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001967 * pci_add_save_buffer - allocate buffer for saving given capability registers
1968 * @dev: the PCI device
1969 * @cap: the capability to allocate the buffer for
1970 * @size: requested size of the buffer
1971 */
1972static int pci_add_cap_save_buffer(
1973 struct pci_dev *dev, char cap, unsigned int size)
1974{
1975 int pos;
1976 struct pci_cap_saved_state *save_state;
1977
1978 pos = pci_find_capability(dev, cap);
1979 if (pos <= 0)
1980 return 0;
1981
1982 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1983 if (!save_state)
1984 return -ENOMEM;
1985
Alex Williamson24a47422011-05-10 10:02:11 -06001986 save_state->cap.cap_nr = cap;
1987 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001988 pci_add_saved_cap(dev, save_state);
1989
1990 return 0;
1991}
1992
1993/**
1994 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1995 * @dev: the PCI device
1996 */
1997void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1998{
1999 int error;
2000
Yu Zhao89858512009-02-16 02:55:47 +08002001 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2002 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002003 if (error)
2004 dev_err(&dev->dev,
2005 "unable to preallocate PCI Express save buffer\n");
2006
2007 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2008 if (error)
2009 dev_err(&dev->dev,
2010 "unable to preallocate PCI-X save buffer\n");
2011}
2012
Yinghai Luf7968412012-02-11 00:18:30 -08002013void pci_free_cap_save_buffers(struct pci_dev *dev)
2014{
2015 struct pci_cap_saved_state *tmp;
2016 struct hlist_node *pos, *n;
2017
2018 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2019 kfree(tmp);
2020}
2021
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002022/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002023 * pci_enable_ari - enable ARI forwarding if hardware support it
2024 * @dev: the PCI device
2025 */
2026void pci_enable_ari(struct pci_dev *dev)
2027{
Yu Zhao58c3a722008-10-14 14:02:53 +08002028 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002029 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002030
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002031 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002032 return;
2033
Jiang Liu59875ae2012-07-24 17:20:06 +08002034 if (!pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI))
Yu Zhao58c3a722008-10-14 14:02:53 +08002035 return;
2036
Zhao, Yu81135872008-10-23 13:15:39 +08002037 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002038 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002039 return;
2040
Jiang Liu59875ae2012-07-24 17:20:06 +08002041 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002042 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2043 return;
2044
Jiang Liu59875ae2012-07-24 17:20:06 +08002045 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_ARI);
Zhao, Yu81135872008-10-23 13:15:39 +08002046 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002047}
2048
Jesse Barnesb48d4422010-10-19 13:07:57 -07002049/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002050 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002051 * @dev: the PCI device
2052 * @type: which types of IDO to enable
2053 *
2054 * Enable ID-based ordering on @dev. @type can contain the bits
2055 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2056 * which types of transactions are allowed to be re-ordered.
2057 */
2058void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2059{
Jiang Liu59875ae2012-07-24 17:20:06 +08002060 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002061
Jesse Barnesb48d4422010-10-19 13:07:57 -07002062 if (type & PCI_EXP_IDO_REQUEST)
2063 ctrl |= PCI_EXP_IDO_REQ_EN;
2064 if (type & PCI_EXP_IDO_COMPLETION)
2065 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002066 if (ctrl)
2067 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002068}
2069EXPORT_SYMBOL(pci_enable_ido);
2070
2071/**
2072 * pci_disable_ido - disable ID-based ordering on a device
2073 * @dev: the PCI device
2074 * @type: which types of IDO to disable
2075 */
2076void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2077{
Jiang Liu59875ae2012-07-24 17:20:06 +08002078 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002079
Jesse Barnesb48d4422010-10-19 13:07:57 -07002080 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002081 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002082 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002083 ctrl |= PCI_EXP_IDO_CMP_EN;
2084 if (ctrl)
2085 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002086}
2087EXPORT_SYMBOL(pci_disable_ido);
2088
Jesse Barnes48a92a82011-01-10 12:46:36 -08002089/**
2090 * pci_enable_obff - enable optimized buffer flush/fill
2091 * @dev: PCI device
2092 * @type: type of signaling to use
2093 *
2094 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2095 * signaling if possible, falling back to message signaling only if
2096 * WAKE# isn't supported. @type should indicate whether the PCIe link
2097 * be brought out of L0s or L1 to send the message. It should be either
2098 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2099 *
2100 * If your device can benefit from receiving all messages, even at the
2101 * power cost of bringing the link back up from a low power state, use
2102 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2103 * preferred type).
2104 *
2105 * RETURNS:
2106 * Zero on success, appropriate error number on failure.
2107 */
2108int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2109{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002110 u32 cap;
2111 u16 ctrl;
2112 int ret;
2113
Jiang Liu59875ae2012-07-24 17:20:06 +08002114 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002115 if (!(cap & PCI_EXP_OBFF_MASK))
2116 return -ENOTSUPP; /* no OBFF support at all */
2117
2118 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002119 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002120 ret = pci_enable_obff(dev->bus->self, type);
2121 if (ret)
2122 return ret;
2123 }
2124
Jiang Liu59875ae2012-07-24 17:20:06 +08002125 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002126 if (cap & PCI_EXP_OBFF_WAKE)
2127 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2128 else {
2129 switch (type) {
2130 case PCI_EXP_OBFF_SIGNAL_L0:
2131 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2132 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2133 break;
2134 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2135 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2136 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2137 break;
2138 default:
2139 WARN(1, "bad OBFF signal type\n");
2140 return -ENOTSUPP;
2141 }
2142 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002143 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002144
2145 return 0;
2146}
2147EXPORT_SYMBOL(pci_enable_obff);
2148
2149/**
2150 * pci_disable_obff - disable optimized buffer flush/fill
2151 * @dev: PCI device
2152 *
2153 * Disable OBFF on @dev.
2154 */
2155void pci_disable_obff(struct pci_dev *dev)
2156{
Jiang Liu59875ae2012-07-24 17:20:06 +08002157 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002158}
2159EXPORT_SYMBOL(pci_disable_obff);
2160
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002161/**
2162 * pci_ltr_supported - check whether a device supports LTR
2163 * @dev: PCI device
2164 *
2165 * RETURNS:
2166 * True if @dev supports latency tolerance reporting, false otherwise.
2167 */
Myron Stowec32823f2012-06-01 15:16:25 -06002168static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002169{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002170 u32 cap;
2171
Jiang Liu59875ae2012-07-24 17:20:06 +08002172 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002173
2174 return cap & PCI_EXP_DEVCAP2_LTR;
2175}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002176
2177/**
2178 * pci_enable_ltr - enable latency tolerance reporting
2179 * @dev: PCI device
2180 *
2181 * Enable LTR on @dev if possible, which means enabling it first on
2182 * upstream ports.
2183 *
2184 * RETURNS:
2185 * Zero on success, errno on failure.
2186 */
2187int pci_enable_ltr(struct pci_dev *dev)
2188{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002189 int ret;
2190
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002191 /* Only primary function can enable/disable LTR */
2192 if (PCI_FUNC(dev->devfn) != 0)
2193 return -EINVAL;
2194
Jiang Liu59875ae2012-07-24 17:20:06 +08002195 if (!pci_ltr_supported(dev))
2196 return -ENOTSUPP;
2197
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002198 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002199 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002200 ret = pci_enable_ltr(dev->bus->self);
2201 if (ret)
2202 return ret;
2203 }
2204
Jiang Liu59875ae2012-07-24 17:20:06 +08002205 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002206}
2207EXPORT_SYMBOL(pci_enable_ltr);
2208
2209/**
2210 * pci_disable_ltr - disable latency tolerance reporting
2211 * @dev: PCI device
2212 */
2213void pci_disable_ltr(struct pci_dev *dev)
2214{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002215 /* Only primary function can enable/disable LTR */
2216 if (PCI_FUNC(dev->devfn) != 0)
2217 return;
2218
Jiang Liu59875ae2012-07-24 17:20:06 +08002219 if (!pci_ltr_supported(dev))
2220 return;
2221
2222 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002223}
2224EXPORT_SYMBOL(pci_disable_ltr);
2225
2226static int __pci_ltr_scale(int *val)
2227{
2228 int scale = 0;
2229
2230 while (*val > 1023) {
2231 *val = (*val + 31) / 32;
2232 scale++;
2233 }
2234 return scale;
2235}
2236
2237/**
2238 * pci_set_ltr - set LTR latency values
2239 * @dev: PCI device
2240 * @snoop_lat_ns: snoop latency in nanoseconds
2241 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2242 *
2243 * Figure out the scale and set the LTR values accordingly.
2244 */
2245int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2246{
2247 int pos, ret, snoop_scale, nosnoop_scale;
2248 u16 val;
2249
2250 if (!pci_ltr_supported(dev))
2251 return -ENOTSUPP;
2252
2253 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2254 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2255
2256 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2257 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2258 return -EINVAL;
2259
2260 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2261 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2262 return -EINVAL;
2263
2264 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2265 if (!pos)
2266 return -ENOTSUPP;
2267
2268 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2269 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2270 if (ret != 4)
2271 return -EIO;
2272
2273 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2274 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2275 if (ret != 4)
2276 return -EIO;
2277
2278 return 0;
2279}
2280EXPORT_SYMBOL(pci_set_ltr);
2281
Chris Wright5d990b62009-12-04 12:15:21 -08002282static int pci_acs_enable;
2283
2284/**
2285 * pci_request_acs - ask for ACS to be enabled if supported
2286 */
2287void pci_request_acs(void)
2288{
2289 pci_acs_enable = 1;
2290}
2291
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002292/**
Allen Kayae21ee62009-10-07 10:27:17 -07002293 * pci_enable_acs - enable ACS if hardware support it
2294 * @dev: the PCI device
2295 */
2296void pci_enable_acs(struct pci_dev *dev)
2297{
2298 int pos;
2299 u16 cap;
2300 u16 ctrl;
2301
Chris Wright5d990b62009-12-04 12:15:21 -08002302 if (!pci_acs_enable)
2303 return;
2304
Allen Kayae21ee62009-10-07 10:27:17 -07002305 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2306 if (!pos)
2307 return;
2308
2309 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2310 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2311
2312 /* Source Validation */
2313 ctrl |= (cap & PCI_ACS_SV);
2314
2315 /* P2P Request Redirect */
2316 ctrl |= (cap & PCI_ACS_RR);
2317
2318 /* P2P Completion Redirect */
2319 ctrl |= (cap & PCI_ACS_CR);
2320
2321 /* Upstream Forwarding */
2322 ctrl |= (cap & PCI_ACS_UF);
2323
2324 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2325}
2326
2327/**
Alex Williamsonad805752012-06-11 05:27:07 +00002328 * pci_acs_enabled - test ACS against required flags for a given device
2329 * @pdev: device to test
2330 * @acs_flags: required PCI ACS flags
2331 *
2332 * Return true if the device supports the provided flags. Automatically
2333 * filters out flags that are not implemented on multifunction devices.
2334 */
2335bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2336{
2337 int pos, ret;
2338 u16 ctrl;
2339
2340 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2341 if (ret >= 0)
2342 return ret > 0;
2343
2344 if (!pci_is_pcie(pdev))
2345 return false;
2346
2347 /* Filter out flags not applicable to multifunction */
2348 if (pdev->multifunction)
2349 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2350 PCI_ACS_EC | PCI_ACS_DT);
2351
Yijing Wang62f87c02012-07-24 17:20:03 +08002352 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2353 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002354 pdev->multifunction) {
2355 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2356 if (!pos)
2357 return false;
2358
2359 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2360 if ((ctrl & acs_flags) != acs_flags)
2361 return false;
2362 }
2363
2364 return true;
2365}
2366
2367/**
2368 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2369 * @start: starting downstream device
2370 * @end: ending upstream device or NULL to search to the root bus
2371 * @acs_flags: required flags
2372 *
2373 * Walk up a device tree from start to end testing PCI ACS support. If
2374 * any step along the way does not support the required flags, return false.
2375 */
2376bool pci_acs_path_enabled(struct pci_dev *start,
2377 struct pci_dev *end, u16 acs_flags)
2378{
2379 struct pci_dev *pdev, *parent = start;
2380
2381 do {
2382 pdev = parent;
2383
2384 if (!pci_acs_enabled(pdev, acs_flags))
2385 return false;
2386
2387 if (pci_is_root_bus(pdev->bus))
2388 return (end == NULL);
2389
2390 parent = pdev->bus->self;
2391 } while (pdev != end);
2392
2393 return true;
2394}
2395
2396/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002397 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2398 * @dev: the PCI device
2399 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2400 *
2401 * Perform INTx swizzling for a device behind one level of bridge. This is
2402 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002403 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2404 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2405 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002406 */
John Crispin3df425f2012-04-12 17:33:07 +02002407u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002408{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002409 int slot;
2410
2411 if (pci_ari_enabled(dev->bus))
2412 slot = 0;
2413 else
2414 slot = PCI_SLOT(dev->devfn);
2415
2416 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002417}
2418
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419int
2420pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2421{
2422 u8 pin;
2423
Kristen Accardi514d2072005-11-02 16:24:39 -08002424 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 if (!pin)
2426 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002427
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002428 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002429 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430 dev = dev->bus->self;
2431 }
2432 *bridge = dev;
2433 return pin;
2434}
2435
2436/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002437 * pci_common_swizzle - swizzle INTx all the way to root bridge
2438 * @dev: the PCI device
2439 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2440 *
2441 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2442 * bridges all the way up to a PCI root bus.
2443 */
2444u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2445{
2446 u8 pin = *pinp;
2447
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002448 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002449 pin = pci_swizzle_interrupt_pin(dev, pin);
2450 dev = dev->bus->self;
2451 }
2452 *pinp = pin;
2453 return PCI_SLOT(dev->devfn);
2454}
2455
2456/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 * pci_release_region - Release a PCI bar
2458 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2459 * @bar: BAR to release
2460 *
2461 * Releases the PCI I/O and memory resources previously reserved by a
2462 * successful call to pci_request_region. Call this function only
2463 * after all use of the PCI regions has ceased.
2464 */
2465void pci_release_region(struct pci_dev *pdev, int bar)
2466{
Tejun Heo9ac78492007-01-20 16:00:26 +09002467 struct pci_devres *dr;
2468
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 if (pci_resource_len(pdev, bar) == 0)
2470 return;
2471 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2472 release_region(pci_resource_start(pdev, bar),
2473 pci_resource_len(pdev, bar));
2474 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2475 release_mem_region(pci_resource_start(pdev, bar),
2476 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002477
2478 dr = find_pci_dr(pdev);
2479 if (dr)
2480 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481}
2482
2483/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002484 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 * @pdev: PCI device whose resources are to be reserved
2486 * @bar: BAR to be reserved
2487 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002488 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 *
2490 * Mark the PCI region associated with PCI device @pdev BR @bar as
2491 * being reserved by owner @res_name. Do not access any
2492 * address inside the PCI regions unless this call returns
2493 * successfully.
2494 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002495 * If @exclusive is set, then the region is marked so that userspace
2496 * is explicitly not allowed to map the resource via /dev/mem or
2497 * sysfs MMIO access.
2498 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 * Returns 0 on success, or %EBUSY on error. A warning
2500 * message is also printed on failure.
2501 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002502static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2503 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504{
Tejun Heo9ac78492007-01-20 16:00:26 +09002505 struct pci_devres *dr;
2506
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 if (pci_resource_len(pdev, bar) == 0)
2508 return 0;
2509
2510 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2511 if (!request_region(pci_resource_start(pdev, bar),
2512 pci_resource_len(pdev, bar), res_name))
2513 goto err_out;
2514 }
2515 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002516 if (!__request_mem_region(pci_resource_start(pdev, bar),
2517 pci_resource_len(pdev, bar), res_name,
2518 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 goto err_out;
2520 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002521
2522 dr = find_pci_dr(pdev);
2523 if (dr)
2524 dr->region_mask |= 1 << bar;
2525
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 return 0;
2527
2528err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002529 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002530 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 return -EBUSY;
2532}
2533
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002534/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002535 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002536 * @pdev: PCI device whose resources are to be reserved
2537 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002538 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002539 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002540 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002541 * being reserved by owner @res_name. Do not access any
2542 * address inside the PCI regions unless this call returns
2543 * successfully.
2544 *
2545 * Returns 0 on success, or %EBUSY on error. A warning
2546 * message is also printed on failure.
2547 */
2548int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2549{
2550 return __pci_request_region(pdev, bar, res_name, 0);
2551}
2552
2553/**
2554 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2555 * @pdev: PCI device whose resources are to be reserved
2556 * @bar: BAR to be reserved
2557 * @res_name: Name to be associated with resource.
2558 *
2559 * Mark the PCI region associated with PCI device @pdev BR @bar as
2560 * being reserved by owner @res_name. Do not access any
2561 * address inside the PCI regions unless this call returns
2562 * successfully.
2563 *
2564 * Returns 0 on success, or %EBUSY on error. A warning
2565 * message is also printed on failure.
2566 *
2567 * The key difference that _exclusive makes it that userspace is
2568 * explicitly not allowed to map the resource via /dev/mem or
2569 * sysfs.
2570 */
2571int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2572{
2573 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2574}
2575/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002576 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2577 * @pdev: PCI device whose resources were previously reserved
2578 * @bars: Bitmask of BARs to be released
2579 *
2580 * Release selected PCI I/O and memory resources previously reserved.
2581 * Call this function only after all use of the PCI regions has ceased.
2582 */
2583void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2584{
2585 int i;
2586
2587 for (i = 0; i < 6; i++)
2588 if (bars & (1 << i))
2589 pci_release_region(pdev, i);
2590}
2591
Arjan van de Vene8de1482008-10-22 19:55:31 -07002592int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2593 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002594{
2595 int i;
2596
2597 for (i = 0; i < 6; i++)
2598 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002599 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002600 goto err_out;
2601 return 0;
2602
2603err_out:
2604 while(--i >= 0)
2605 if (bars & (1 << i))
2606 pci_release_region(pdev, i);
2607
2608 return -EBUSY;
2609}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610
Arjan van de Vene8de1482008-10-22 19:55:31 -07002611
2612/**
2613 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2614 * @pdev: PCI device whose resources are to be reserved
2615 * @bars: Bitmask of BARs to be requested
2616 * @res_name: Name to be associated with resource
2617 */
2618int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2619 const char *res_name)
2620{
2621 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2622}
2623
2624int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2625 int bars, const char *res_name)
2626{
2627 return __pci_request_selected_regions(pdev, bars, res_name,
2628 IORESOURCE_EXCLUSIVE);
2629}
2630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631/**
2632 * pci_release_regions - Release reserved PCI I/O and memory resources
2633 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2634 *
2635 * Releases all PCI I/O and memory resources previously reserved by a
2636 * successful call to pci_request_regions. Call this function only
2637 * after all use of the PCI regions has ceased.
2638 */
2639
2640void pci_release_regions(struct pci_dev *pdev)
2641{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002642 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643}
2644
2645/**
2646 * pci_request_regions - Reserved PCI I/O and memory resources
2647 * @pdev: PCI device whose resources are to be reserved
2648 * @res_name: Name to be associated with resource.
2649 *
2650 * Mark all PCI regions associated with PCI device @pdev as
2651 * being reserved by owner @res_name. Do not access any
2652 * address inside the PCI regions unless this call returns
2653 * successfully.
2654 *
2655 * Returns 0 on success, or %EBUSY on error. A warning
2656 * message is also printed on failure.
2657 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002658int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002660 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661}
2662
2663/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002664 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2665 * @pdev: PCI device whose resources are to be reserved
2666 * @res_name: Name to be associated with resource.
2667 *
2668 * Mark all PCI regions associated with PCI device @pdev as
2669 * being reserved by owner @res_name. Do not access any
2670 * address inside the PCI regions unless this call returns
2671 * successfully.
2672 *
2673 * pci_request_regions_exclusive() will mark the region so that
2674 * /dev/mem and the sysfs MMIO access will not be allowed.
2675 *
2676 * Returns 0 on success, or %EBUSY on error. A warning
2677 * message is also printed on failure.
2678 */
2679int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2680{
2681 return pci_request_selected_regions_exclusive(pdev,
2682 ((1 << 6) - 1), res_name);
2683}
2684
Ben Hutchings6a479072008-12-23 03:08:29 +00002685static void __pci_set_master(struct pci_dev *dev, bool enable)
2686{
2687 u16 old_cmd, cmd;
2688
2689 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2690 if (enable)
2691 cmd = old_cmd | PCI_COMMAND_MASTER;
2692 else
2693 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2694 if (cmd != old_cmd) {
2695 dev_dbg(&dev->dev, "%s bus mastering\n",
2696 enable ? "enabling" : "disabling");
2697 pci_write_config_word(dev, PCI_COMMAND, cmd);
2698 }
2699 dev->is_busmaster = enable;
2700}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002701
2702/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002703 * pcibios_setup - process "pci=" kernel boot arguments
2704 * @str: string used to pass in "pci=" kernel boot arguments
2705 *
2706 * Process kernel boot arguments. This is the default implementation.
2707 * Architecture specific implementations can override this as necessary.
2708 */
2709char * __weak __init pcibios_setup(char *str)
2710{
2711 return str;
2712}
2713
2714/**
Myron Stowe96c55902011-10-28 15:48:38 -06002715 * pcibios_set_master - enable PCI bus-mastering for device dev
2716 * @dev: the PCI device to enable
2717 *
2718 * Enables PCI bus-mastering for the device. This is the default
2719 * implementation. Architecture specific implementations can override
2720 * this if necessary.
2721 */
2722void __weak pcibios_set_master(struct pci_dev *dev)
2723{
2724 u8 lat;
2725
Myron Stowef6766782011-10-28 15:49:20 -06002726 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2727 if (pci_is_pcie(dev))
2728 return;
2729
Myron Stowe96c55902011-10-28 15:48:38 -06002730 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2731 if (lat < 16)
2732 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2733 else if (lat > pcibios_max_latency)
2734 lat = pcibios_max_latency;
2735 else
2736 return;
2737 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2738 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2739}
2740
2741/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 * pci_set_master - enables bus-mastering for device dev
2743 * @dev: the PCI device to enable
2744 *
2745 * Enables bus-mastering on the device and calls pcibios_set_master()
2746 * to do the needed arch specific settings.
2747 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002748void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749{
Ben Hutchings6a479072008-12-23 03:08:29 +00002750 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 pcibios_set_master(dev);
2752}
2753
Ben Hutchings6a479072008-12-23 03:08:29 +00002754/**
2755 * pci_clear_master - disables bus-mastering for device dev
2756 * @dev: the PCI device to disable
2757 */
2758void pci_clear_master(struct pci_dev *dev)
2759{
2760 __pci_set_master(dev, false);
2761}
2762
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002764 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2765 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002767 * Helper function for pci_set_mwi.
2768 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2770 *
2771 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2772 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002773int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774{
2775 u8 cacheline_size;
2776
2777 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002778 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779
2780 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2781 equal to or multiple of the right value. */
2782 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2783 if (cacheline_size >= pci_cache_line_size &&
2784 (cacheline_size % pci_cache_line_size) == 0)
2785 return 0;
2786
2787 /* Write the correct value. */
2788 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2789 /* Read it back. */
2790 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2791 if (cacheline_size == pci_cache_line_size)
2792 return 0;
2793
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002794 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2795 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796
2797 return -EINVAL;
2798}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002799EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2800
2801#ifdef PCI_DISABLE_MWI
2802int pci_set_mwi(struct pci_dev *dev)
2803{
2804 return 0;
2805}
2806
2807int pci_try_set_mwi(struct pci_dev *dev)
2808{
2809 return 0;
2810}
2811
2812void pci_clear_mwi(struct pci_dev *dev)
2813{
2814}
2815
2816#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817
2818/**
2819 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2820 * @dev: the PCI device for which MWI is enabled
2821 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002822 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 *
2824 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2825 */
2826int
2827pci_set_mwi(struct pci_dev *dev)
2828{
2829 int rc;
2830 u16 cmd;
2831
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002832 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 if (rc)
2834 return rc;
2835
2836 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2837 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002838 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002839 cmd |= PCI_COMMAND_INVALIDATE;
2840 pci_write_config_word(dev, PCI_COMMAND, cmd);
2841 }
2842
2843 return 0;
2844}
2845
2846/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002847 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2848 * @dev: the PCI device for which MWI is enabled
2849 *
2850 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2851 * Callers are not required to check the return value.
2852 *
2853 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2854 */
2855int pci_try_set_mwi(struct pci_dev *dev)
2856{
2857 int rc = pci_set_mwi(dev);
2858 return rc;
2859}
2860
2861/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2863 * @dev: the PCI device to disable
2864 *
2865 * Disables PCI Memory-Write-Invalidate transaction on the device
2866 */
2867void
2868pci_clear_mwi(struct pci_dev *dev)
2869{
2870 u16 cmd;
2871
2872 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2873 if (cmd & PCI_COMMAND_INVALIDATE) {
2874 cmd &= ~PCI_COMMAND_INVALIDATE;
2875 pci_write_config_word(dev, PCI_COMMAND, cmd);
2876 }
2877}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002878#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879
Brett M Russa04ce0f2005-08-15 15:23:41 -04002880/**
2881 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002882 * @pdev: the PCI device to operate on
2883 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002884 *
2885 * Enables/disables PCI INTx for device dev
2886 */
2887void
2888pci_intx(struct pci_dev *pdev, int enable)
2889{
2890 u16 pci_command, new;
2891
2892 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2893
2894 if (enable) {
2895 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2896 } else {
2897 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2898 }
2899
2900 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002901 struct pci_devres *dr;
2902
Brett M Russ2fd9d742005-09-09 10:02:22 -07002903 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002904
2905 dr = find_pci_dr(pdev);
2906 if (dr && !dr->restore_intx) {
2907 dr->restore_intx = 1;
2908 dr->orig_intx = !enable;
2909 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002910 }
2911}
2912
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002913/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002914 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002915 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002916 *
2917 * Check if the device dev support INTx masking via the config space
2918 * command word.
2919 */
2920bool pci_intx_mask_supported(struct pci_dev *dev)
2921{
2922 bool mask_supported = false;
2923 u16 orig, new;
2924
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002925 if (dev->broken_intx_masking)
2926 return false;
2927
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002928 pci_cfg_access_lock(dev);
2929
2930 pci_read_config_word(dev, PCI_COMMAND, &orig);
2931 pci_write_config_word(dev, PCI_COMMAND,
2932 orig ^ PCI_COMMAND_INTX_DISABLE);
2933 pci_read_config_word(dev, PCI_COMMAND, &new);
2934
2935 /*
2936 * There's no way to protect against hardware bugs or detect them
2937 * reliably, but as long as we know what the value should be, let's
2938 * go ahead and check it.
2939 */
2940 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2941 dev_err(&dev->dev, "Command register changed from "
2942 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2943 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2944 mask_supported = true;
2945 pci_write_config_word(dev, PCI_COMMAND, orig);
2946 }
2947
2948 pci_cfg_access_unlock(dev);
2949 return mask_supported;
2950}
2951EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2952
2953static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2954{
2955 struct pci_bus *bus = dev->bus;
2956 bool mask_updated = true;
2957 u32 cmd_status_dword;
2958 u16 origcmd, newcmd;
2959 unsigned long flags;
2960 bool irq_pending;
2961
2962 /*
2963 * We do a single dword read to retrieve both command and status.
2964 * Document assumptions that make this possible.
2965 */
2966 BUILD_BUG_ON(PCI_COMMAND % 4);
2967 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2968
2969 raw_spin_lock_irqsave(&pci_lock, flags);
2970
2971 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2972
2973 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2974
2975 /*
2976 * Check interrupt status register to see whether our device
2977 * triggered the interrupt (when masking) or the next IRQ is
2978 * already pending (when unmasking).
2979 */
2980 if (mask != irq_pending) {
2981 mask_updated = false;
2982 goto done;
2983 }
2984
2985 origcmd = cmd_status_dword;
2986 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2987 if (mask)
2988 newcmd |= PCI_COMMAND_INTX_DISABLE;
2989 if (newcmd != origcmd)
2990 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2991
2992done:
2993 raw_spin_unlock_irqrestore(&pci_lock, flags);
2994
2995 return mask_updated;
2996}
2997
2998/**
2999 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003000 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003001 *
3002 * Check if the device dev has its INTx line asserted, mask it and
3003 * return true in that case. False is returned if not interrupt was
3004 * pending.
3005 */
3006bool pci_check_and_mask_intx(struct pci_dev *dev)
3007{
3008 return pci_check_and_set_intx_mask(dev, true);
3009}
3010EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3011
3012/**
3013 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003014 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003015 *
3016 * Check if the device dev has its INTx line asserted, unmask it if not
3017 * and return true. False is returned and the mask remains active if
3018 * there was still an interrupt pending.
3019 */
3020bool pci_check_and_unmask_intx(struct pci_dev *dev)
3021{
3022 return pci_check_and_set_intx_mask(dev, false);
3023}
3024EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3025
3026/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003027 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003028 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003029 *
3030 * If you want to use msi see pci_enable_msi and friends.
3031 * This is a lower level primitive that allows us to disable
3032 * msi operation at the device level.
3033 */
3034void pci_msi_off(struct pci_dev *dev)
3035{
3036 int pos;
3037 u16 control;
3038
3039 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3040 if (pos) {
3041 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3042 control &= ~PCI_MSI_FLAGS_ENABLE;
3043 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3044 }
3045 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3046 if (pos) {
3047 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3048 control &= ~PCI_MSIX_FLAGS_ENABLE;
3049 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3050 }
3051}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003052EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003053
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003054int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3055{
3056 return dma_set_max_seg_size(&dev->dev, size);
3057}
3058EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003059
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003060int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3061{
3062 return dma_set_seg_boundary(&dev->dev, mask);
3063}
3064EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003065
Yu Zhao8c1c6992009-06-13 15:52:13 +08003066static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003067{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003068 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003069 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003070 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003071
Jiang Liu59875ae2012-07-24 17:20:06 +08003072 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003073 if (!(cap & PCI_EXP_DEVCAP_FLR))
3074 return -ENOTTY;
3075
Sheng Yangd91cdc72008-11-11 17:17:47 +08003076 if (probe)
3077 return 0;
3078
Sheng Yang8dd7f802008-10-21 17:38:25 +08003079 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003080 for (i = 0; i < 4; i++) {
3081 if (i)
3082 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003083
Jiang Liu59875ae2012-07-24 17:20:06 +08003084 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003085 if (!(status & PCI_EXP_DEVSTA_TRPND))
3086 goto clear;
3087 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003088
Yu Zhao8c1c6992009-06-13 15:52:13 +08003089 dev_err(&dev->dev, "transaction is not cleared; "
3090 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003091
Yu Zhao8c1c6992009-06-13 15:52:13 +08003092clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003093 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003094
Yu Zhao8c1c6992009-06-13 15:52:13 +08003095 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003096
Sheng Yang8dd7f802008-10-21 17:38:25 +08003097 return 0;
3098}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003099
Yu Zhao8c1c6992009-06-13 15:52:13 +08003100static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003101{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003102 int i;
3103 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003104 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003105 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003106
Yu Zhao8c1c6992009-06-13 15:52:13 +08003107 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3108 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003109 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003110
3111 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003112 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3113 return -ENOTTY;
3114
3115 if (probe)
3116 return 0;
3117
Sheng Yang1ca88792008-11-11 17:17:48 +08003118 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003119 for (i = 0; i < 4; i++) {
3120 if (i)
3121 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003122
Yu Zhao8c1c6992009-06-13 15:52:13 +08003123 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3124 if (!(status & PCI_AF_STATUS_TP))
3125 goto clear;
3126 }
3127
3128 dev_err(&dev->dev, "transaction is not cleared; "
3129 "proceeding with reset anyway\n");
3130
3131clear:
3132 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003133 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003134
Sheng Yang1ca88792008-11-11 17:17:48 +08003135 return 0;
3136}
3137
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003138/**
3139 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3140 * @dev: Device to reset.
3141 * @probe: If set, only check if the device can be reset this way.
3142 *
3143 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3144 * unset, it will be reinitialized internally when going from PCI_D3hot to
3145 * PCI_D0. If that's the case and the device is not in a low-power state
3146 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3147 *
3148 * NOTE: This causes the caller to sleep for twice the device power transition
3149 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3150 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3151 * Moreover, only devices in D0 can be reset by this function.
3152 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003153static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003154{
Yu Zhaof85876b2009-06-13 15:52:14 +08003155 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003156
Yu Zhaof85876b2009-06-13 15:52:14 +08003157 if (!dev->pm_cap)
3158 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003159
Yu Zhaof85876b2009-06-13 15:52:14 +08003160 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3161 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3162 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003163
Yu Zhaof85876b2009-06-13 15:52:14 +08003164 if (probe)
3165 return 0;
3166
3167 if (dev->current_state != PCI_D0)
3168 return -EINVAL;
3169
3170 csr &= ~PCI_PM_CTRL_STATE_MASK;
3171 csr |= PCI_D3hot;
3172 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003173 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003174
3175 csr &= ~PCI_PM_CTRL_STATE_MASK;
3176 csr |= PCI_D0;
3177 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003178 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003179
3180 return 0;
3181}
3182
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003183static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3184{
3185 u16 ctrl;
3186 struct pci_dev *pdev;
3187
Yu Zhao654b75e2009-06-26 14:04:46 +08003188 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003189 return -ENOTTY;
3190
3191 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3192 if (pdev != dev)
3193 return -ENOTTY;
3194
3195 if (probe)
3196 return 0;
3197
3198 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3199 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3200 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3201 msleep(100);
3202
3203 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3204 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3205 msleep(100);
3206
3207 return 0;
3208}
3209
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003210static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003211{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003212 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003213
Yu Zhao8c1c6992009-06-13 15:52:13 +08003214 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003215
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003216 rc = pci_dev_specific_reset(dev, probe);
3217 if (rc != -ENOTTY)
3218 goto done;
3219
Yu Zhao8c1c6992009-06-13 15:52:13 +08003220 rc = pcie_flr(dev, probe);
3221 if (rc != -ENOTTY)
3222 goto done;
3223
3224 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003225 if (rc != -ENOTTY)
3226 goto done;
3227
3228 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003229 if (rc != -ENOTTY)
3230 goto done;
3231
3232 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003233done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003234 return rc;
3235}
3236
3237static int pci_dev_reset(struct pci_dev *dev, int probe)
3238{
3239 int rc;
3240
3241 if (!probe) {
3242 pci_cfg_access_lock(dev);
3243 /* block PM suspend, driver probe, etc. */
3244 device_lock(&dev->dev);
3245 }
3246
3247 rc = __pci_dev_reset(dev, probe);
3248
Yu Zhao8c1c6992009-06-13 15:52:13 +08003249 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003250 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003251 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003252 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003253 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003254}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003255/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003256 * __pci_reset_function - reset a PCI device function
3257 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003258 *
3259 * Some devices allow an individual function to be reset without affecting
3260 * other functions in the same device. The PCI device must be responsive
3261 * to PCI config space in order to use this function.
3262 *
3263 * The device function is presumed to be unused when this function is called.
3264 * Resetting the device will make the contents of PCI configuration space
3265 * random, so any caller of this must be prepared to reinitialise the
3266 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3267 * etc.
3268 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003269 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003270 * device doesn't support resetting a single function.
3271 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003272int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003273{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003274 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003275}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003276EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003277
3278/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003279 * __pci_reset_function_locked - reset a PCI device function while holding
3280 * the @dev mutex lock.
3281 * @dev: PCI device to reset
3282 *
3283 * Some devices allow an individual function to be reset without affecting
3284 * other functions in the same device. The PCI device must be responsive
3285 * to PCI config space in order to use this function.
3286 *
3287 * The device function is presumed to be unused and the caller is holding
3288 * the device mutex lock when this function is called.
3289 * Resetting the device will make the contents of PCI configuration space
3290 * random, so any caller of this must be prepared to reinitialise the
3291 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3292 * etc.
3293 *
3294 * Returns 0 if the device function was successfully reset or negative if the
3295 * device doesn't support resetting a single function.
3296 */
3297int __pci_reset_function_locked(struct pci_dev *dev)
3298{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003299 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003300}
3301EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3302
3303/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003304 * pci_probe_reset_function - check whether the device can be safely reset
3305 * @dev: PCI device to reset
3306 *
3307 * Some devices allow an individual function to be reset without affecting
3308 * other functions in the same device. The PCI device must be responsive
3309 * to PCI config space in order to use this function.
3310 *
3311 * Returns 0 if the device function can be reset or negative if the
3312 * device doesn't support resetting a single function.
3313 */
3314int pci_probe_reset_function(struct pci_dev *dev)
3315{
3316 return pci_dev_reset(dev, 1);
3317}
3318
3319/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003320 * pci_reset_function - quiesce and reset a PCI device function
3321 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003322 *
3323 * Some devices allow an individual function to be reset without affecting
3324 * other functions in the same device. The PCI device must be responsive
3325 * to PCI config space in order to use this function.
3326 *
3327 * This function does not just reset the PCI portion of a device, but
3328 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003329 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003330 * over the reset.
3331 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003332 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003333 * device doesn't support resetting a single function.
3334 */
3335int pci_reset_function(struct pci_dev *dev)
3336{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003337 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003338
Yu Zhao8c1c6992009-06-13 15:52:13 +08003339 rc = pci_dev_reset(dev, 1);
3340 if (rc)
3341 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003342
Sheng Yang8dd7f802008-10-21 17:38:25 +08003343 pci_save_state(dev);
3344
Yu Zhao8c1c6992009-06-13 15:52:13 +08003345 /*
3346 * both INTx and MSI are disabled after the Interrupt Disable bit
3347 * is set and the Bus Master bit is cleared.
3348 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003349 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3350
Yu Zhao8c1c6992009-06-13 15:52:13 +08003351 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003352
3353 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003354
Yu Zhao8c1c6992009-06-13 15:52:13 +08003355 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003356}
3357EXPORT_SYMBOL_GPL(pci_reset_function);
3358
3359/**
Peter Orubad556ad42007-05-15 13:59:13 +02003360 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3361 * @dev: PCI device to query
3362 *
3363 * Returns mmrbc: maximum designed memory read count in bytes
3364 * or appropriate error value.
3365 */
3366int pcix_get_max_mmrbc(struct pci_dev *dev)
3367{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003368 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003369 u32 stat;
3370
3371 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3372 if (!cap)
3373 return -EINVAL;
3374
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003375 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003376 return -EINVAL;
3377
Dean Nelson25daeb52010-03-09 22:26:40 -05003378 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003379}
3380EXPORT_SYMBOL(pcix_get_max_mmrbc);
3381
3382/**
3383 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3384 * @dev: PCI device to query
3385 *
3386 * Returns mmrbc: maximum memory read count in bytes
3387 * or appropriate error value.
3388 */
3389int pcix_get_mmrbc(struct pci_dev *dev)
3390{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003391 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003392 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003393
3394 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3395 if (!cap)
3396 return -EINVAL;
3397
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003398 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3399 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003400
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003401 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003402}
3403EXPORT_SYMBOL(pcix_get_mmrbc);
3404
3405/**
3406 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3407 * @dev: PCI device to query
3408 * @mmrbc: maximum memory read count in bytes
3409 * valid values are 512, 1024, 2048, 4096
3410 *
3411 * If possible sets maximum memory read byte count, some bridges have erratas
3412 * that prevent this.
3413 */
3414int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3415{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003416 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003417 u32 stat, v, o;
3418 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003419
vignesh babu229f5af2007-08-13 18:23:14 +05303420 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003421 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003422
3423 v = ffs(mmrbc) - 10;
3424
3425 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3426 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003427 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003428
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003429 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3430 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003431
3432 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3433 return -E2BIG;
3434
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003435 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3436 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003437
3438 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3439 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003440 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003441 return -EIO;
3442
3443 cmd &= ~PCI_X_CMD_MAX_READ;
3444 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003445 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3446 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003447 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003448 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003449}
3450EXPORT_SYMBOL(pcix_set_mmrbc);
3451
3452/**
3453 * pcie_get_readrq - get PCI Express read request size
3454 * @dev: PCI device to query
3455 *
3456 * Returns maximum memory read request in bytes
3457 * or appropriate error value.
3458 */
3459int pcie_get_readrq(struct pci_dev *dev)
3460{
Peter Orubad556ad42007-05-15 13:59:13 +02003461 u16 ctl;
3462
Jiang Liu59875ae2012-07-24 17:20:06 +08003463 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003464
Jiang Liu59875ae2012-07-24 17:20:06 +08003465 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003466}
3467EXPORT_SYMBOL(pcie_get_readrq);
3468
3469/**
3470 * pcie_set_readrq - set PCI Express maximum memory read request
3471 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003472 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003473 * valid values are 128, 256, 512, 1024, 2048, 4096
3474 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003475 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003476 */
3477int pcie_set_readrq(struct pci_dev *dev, int rq)
3478{
Jiang Liu59875ae2012-07-24 17:20:06 +08003479 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003480
vignesh babu229f5af2007-08-13 18:23:14 +05303481 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003482 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003483
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003484 /*
3485 * If using the "performance" PCIe config, we clamp the
3486 * read rq size to the max packet size to prevent the
3487 * host bridge generating requests larger than we can
3488 * cope with
3489 */
3490 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3491 int mps = pcie_get_mps(dev);
3492
3493 if (mps < 0)
3494 return mps;
3495 if (mps < rq)
3496 rq = mps;
3497 }
3498
3499 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003500
Jiang Liu59875ae2012-07-24 17:20:06 +08003501 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3502 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003503}
3504EXPORT_SYMBOL(pcie_set_readrq);
3505
3506/**
Jon Masonb03e7492011-07-20 15:20:54 -05003507 * pcie_get_mps - get PCI Express maximum payload size
3508 * @dev: PCI device to query
3509 *
3510 * Returns maximum payload size in bytes
3511 * or appropriate error value.
3512 */
3513int pcie_get_mps(struct pci_dev *dev)
3514{
Jon Masonb03e7492011-07-20 15:20:54 -05003515 u16 ctl;
3516
Jiang Liu59875ae2012-07-24 17:20:06 +08003517 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003518
Jiang Liu59875ae2012-07-24 17:20:06 +08003519 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003520}
3521
3522/**
3523 * pcie_set_mps - set PCI Express maximum payload size
3524 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003525 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003526 * valid values are 128, 256, 512, 1024, 2048, 4096
3527 *
3528 * If possible sets maximum payload size
3529 */
3530int pcie_set_mps(struct pci_dev *dev, int mps)
3531{
Jiang Liu59875ae2012-07-24 17:20:06 +08003532 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003533
3534 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003535 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003536
3537 v = ffs(mps) - 8;
3538 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003539 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003540 v <<= 5;
3541
Jiang Liu59875ae2012-07-24 17:20:06 +08003542 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3543 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003544}
3545
3546/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003547 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003548 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003549 * @flags: resource type mask to be selected
3550 *
3551 * This helper routine makes bar mask from the type of resource.
3552 */
3553int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3554{
3555 int i, bars = 0;
3556 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3557 if (pci_resource_flags(dev, i) & flags)
3558 bars |= (1 << i);
3559 return bars;
3560}
3561
Yu Zhao613e7ed2008-11-22 02:41:27 +08003562/**
3563 * pci_resource_bar - get position of the BAR associated with a resource
3564 * @dev: the PCI device
3565 * @resno: the resource number
3566 * @type: the BAR type to be filled in
3567 *
3568 * Returns BAR position in config space, or 0 if the BAR is invalid.
3569 */
3570int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3571{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003572 int reg;
3573
Yu Zhao613e7ed2008-11-22 02:41:27 +08003574 if (resno < PCI_ROM_RESOURCE) {
3575 *type = pci_bar_unknown;
3576 return PCI_BASE_ADDRESS_0 + 4 * resno;
3577 } else if (resno == PCI_ROM_RESOURCE) {
3578 *type = pci_bar_mem32;
3579 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003580 } else if (resno < PCI_BRIDGE_RESOURCES) {
3581 /* device specific resource */
3582 reg = pci_iov_resource_bar(dev, resno, type);
3583 if (reg)
3584 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003585 }
3586
Bjorn Helgaas865df572009-11-04 10:32:57 -07003587 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003588 return 0;
3589}
3590
Mike Travis95a8b6e2010-02-02 14:38:13 -08003591/* Some architectures require additional programming to enable VGA */
3592static arch_set_vga_state_t arch_set_vga_state;
3593
3594void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3595{
3596 arch_set_vga_state = func; /* NULL disables */
3597}
3598
3599static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003600 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003601{
3602 if (arch_set_vga_state)
3603 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003604 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003605 return 0;
3606}
3607
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003608/**
3609 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003610 * @dev: the PCI device
3611 * @decode: true = enable decoding, false = disable decoding
3612 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003613 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003614 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003615 */
3616int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003617 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003618{
3619 struct pci_bus *bus;
3620 struct pci_dev *bridge;
3621 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003622 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003623
Dave Airlie3448a192010-06-01 15:32:24 +10003624 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003625
Mike Travis95a8b6e2010-02-02 14:38:13 -08003626 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003627 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003628 if (rc)
3629 return rc;
3630
Dave Airlie3448a192010-06-01 15:32:24 +10003631 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3632 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3633 if (decode == true)
3634 cmd |= command_bits;
3635 else
3636 cmd &= ~command_bits;
3637 pci_write_config_word(dev, PCI_COMMAND, cmd);
3638 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003639
Dave Airlie3448a192010-06-01 15:32:24 +10003640 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003641 return 0;
3642
3643 bus = dev->bus;
3644 while (bus) {
3645 bridge = bus->self;
3646 if (bridge) {
3647 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3648 &cmd);
3649 if (decode == true)
3650 cmd |= PCI_BRIDGE_CTL_VGA;
3651 else
3652 cmd &= ~PCI_BRIDGE_CTL_VGA;
3653 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3654 cmd);
3655 }
3656 bus = bus->parent;
3657 }
3658 return 0;
3659}
3660
Yuji Shimada32a9a682009-03-16 17:13:39 +09003661#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3662static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003663static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003664
3665/**
3666 * pci_specified_resource_alignment - get resource alignment specified by user.
3667 * @dev: the PCI device to get
3668 *
3669 * RETURNS: Resource alignment if it is specified.
3670 * Zero if it is not specified.
3671 */
3672resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3673{
3674 int seg, bus, slot, func, align_order, count;
3675 resource_size_t align = 0;
3676 char *p;
3677
3678 spin_lock(&resource_alignment_lock);
3679 p = resource_alignment_param;
3680 while (*p) {
3681 count = 0;
3682 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3683 p[count] == '@') {
3684 p += count + 1;
3685 } else {
3686 align_order = -1;
3687 }
3688 if (sscanf(p, "%x:%x:%x.%x%n",
3689 &seg, &bus, &slot, &func, &count) != 4) {
3690 seg = 0;
3691 if (sscanf(p, "%x:%x.%x%n",
3692 &bus, &slot, &func, &count) != 3) {
3693 /* Invalid format */
3694 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3695 p);
3696 break;
3697 }
3698 }
3699 p += count;
3700 if (seg == pci_domain_nr(dev->bus) &&
3701 bus == dev->bus->number &&
3702 slot == PCI_SLOT(dev->devfn) &&
3703 func == PCI_FUNC(dev->devfn)) {
3704 if (align_order == -1) {
3705 align = PAGE_SIZE;
3706 } else {
3707 align = 1 << align_order;
3708 }
3709 /* Found */
3710 break;
3711 }
3712 if (*p != ';' && *p != ',') {
3713 /* End of param or invalid format */
3714 break;
3715 }
3716 p++;
3717 }
3718 spin_unlock(&resource_alignment_lock);
3719 return align;
3720}
3721
3722/**
3723 * pci_is_reassigndev - check if specified PCI is target device to reassign
3724 * @dev: the PCI device to check
3725 *
3726 * RETURNS: non-zero for PCI device is a target device to reassign,
3727 * or zero is not.
3728 */
3729int pci_is_reassigndev(struct pci_dev *dev)
3730{
3731 return (pci_specified_resource_alignment(dev) != 0);
3732}
3733
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003734/*
3735 * This function disables memory decoding and releases memory resources
3736 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3737 * It also rounds up size to specified alignment.
3738 * Later on, the kernel will assign page-aligned memory resource back
3739 * to the device.
3740 */
3741void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3742{
3743 int i;
3744 struct resource *r;
3745 resource_size_t align, size;
3746 u16 command;
3747
3748 if (!pci_is_reassigndev(dev))
3749 return;
3750
3751 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3752 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3753 dev_warn(&dev->dev,
3754 "Can't reassign resources to host bridge.\n");
3755 return;
3756 }
3757
3758 dev_info(&dev->dev,
3759 "Disabling memory decoding and releasing memory resources.\n");
3760 pci_read_config_word(dev, PCI_COMMAND, &command);
3761 command &= ~PCI_COMMAND_MEMORY;
3762 pci_write_config_word(dev, PCI_COMMAND, command);
3763
3764 align = pci_specified_resource_alignment(dev);
3765 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3766 r = &dev->resource[i];
3767 if (!(r->flags & IORESOURCE_MEM))
3768 continue;
3769 size = resource_size(r);
3770 if (size < align) {
3771 size = align;
3772 dev_info(&dev->dev,
3773 "Rounding up size of resource #%d to %#llx.\n",
3774 i, (unsigned long long)size);
3775 }
3776 r->end = size - 1;
3777 r->start = 0;
3778 }
3779 /* Need to disable bridge's resource window,
3780 * to enable the kernel to reassign new resource
3781 * window later on.
3782 */
3783 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3784 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3785 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3786 r = &dev->resource[i];
3787 if (!(r->flags & IORESOURCE_MEM))
3788 continue;
3789 r->end = resource_size(r) - 1;
3790 r->start = 0;
3791 }
3792 pci_disable_bridge_window(dev);
3793 }
3794}
3795
Yuji Shimada32a9a682009-03-16 17:13:39 +09003796ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3797{
3798 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3799 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3800 spin_lock(&resource_alignment_lock);
3801 strncpy(resource_alignment_param, buf, count);
3802 resource_alignment_param[count] = '\0';
3803 spin_unlock(&resource_alignment_lock);
3804 return count;
3805}
3806
3807ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3808{
3809 size_t count;
3810 spin_lock(&resource_alignment_lock);
3811 count = snprintf(buf, size, "%s", resource_alignment_param);
3812 spin_unlock(&resource_alignment_lock);
3813 return count;
3814}
3815
3816static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3817{
3818 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3819}
3820
3821static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3822 const char *buf, size_t count)
3823{
3824 return pci_set_resource_alignment_param(buf, count);
3825}
3826
3827BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3828 pci_resource_alignment_store);
3829
3830static int __init pci_resource_alignment_sysfs_init(void)
3831{
3832 return bus_create_file(&pci_bus_type,
3833 &bus_attr_resource_alignment);
3834}
3835
3836late_initcall(pci_resource_alignment_sysfs_init);
3837
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003838static void __devinit pci_no_domains(void)
3839{
3840#ifdef CONFIG_PCI_DOMAINS
3841 pci_domains_supported = 0;
3842#endif
3843}
3844
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003845/**
3846 * pci_ext_cfg_enabled - can we access extended PCI config space?
3847 * @dev: The PCI device of the root bridge.
3848 *
3849 * Returns 1 if we can access PCI extended config space (offsets
3850 * greater than 0xff). This is the default implementation. Architecture
3851 * implementations can override this.
3852 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06003853int __weak pci_ext_cfg_avail(struct pci_dev *dev)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003854{
3855 return 1;
3856}
3857
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003858void __weak pci_fixup_cardbus(struct pci_bus *bus)
3859{
3860}
3861EXPORT_SYMBOL(pci_fixup_cardbus);
3862
Al Viroad04d312008-11-22 17:37:14 +00003863static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003864{
3865 while (str) {
3866 char *k = strchr(str, ',');
3867 if (k)
3868 *k++ = 0;
3869 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003870 if (!strcmp(str, "nomsi")) {
3871 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003872 } else if (!strcmp(str, "noaer")) {
3873 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003874 } else if (!strncmp(str, "realloc=", 8)) {
3875 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003876 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003877 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003878 } else if (!strcmp(str, "nodomains")) {
3879 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003880 } else if (!strncmp(str, "noari", 5)) {
3881 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003882 } else if (!strncmp(str, "cbiosize=", 9)) {
3883 pci_cardbus_io_size = memparse(str + 9, &str);
3884 } else if (!strncmp(str, "cbmemsize=", 10)) {
3885 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a682009-03-16 17:13:39 +09003886 } else if (!strncmp(str, "resource_alignment=", 19)) {
3887 pci_set_resource_alignment_param(str + 19,
3888 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003889 } else if (!strncmp(str, "ecrc=", 5)) {
3890 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003891 } else if (!strncmp(str, "hpiosize=", 9)) {
3892 pci_hotplug_io_size = memparse(str + 9, &str);
3893 } else if (!strncmp(str, "hpmemsize=", 10)) {
3894 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003895 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3896 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003897 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3898 pcie_bus_config = PCIE_BUS_SAFE;
3899 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3900 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003901 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3902 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003903 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3904 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003905 } else {
3906 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3907 str);
3908 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909 }
3910 str = k;
3911 }
Andi Kleen0637a702006-09-26 10:52:41 +02003912 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003913}
Andi Kleen0637a702006-09-26 10:52:41 +02003914early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003915
Tejun Heo0b62e132007-07-27 14:43:35 +09003916EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003917EXPORT_SYMBOL(pci_enable_device_io);
3918EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003920EXPORT_SYMBOL(pcim_enable_device);
3921EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003923EXPORT_SYMBOL(pci_find_capability);
3924EXPORT_SYMBOL(pci_bus_find_capability);
3925EXPORT_SYMBOL(pci_release_regions);
3926EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003927EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928EXPORT_SYMBOL(pci_release_region);
3929EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003930EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003931EXPORT_SYMBOL(pci_release_selected_regions);
3932EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003933EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003934EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003935EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003937EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003939EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940EXPORT_SYMBOL(pci_assign_resource);
3941EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003942EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003943
3944EXPORT_SYMBOL(pci_set_power_state);
3945EXPORT_SYMBOL(pci_save_state);
3946EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003947EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003948EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003949EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003950EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003951EXPORT_SYMBOL(pci_prepare_to_sleep);
3952EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003953EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);