blob: ae08246f320c426c3f6aeea147c7168cf0b1143d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010034#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ingo Molnarcdd6c482009-09-21 12:02:48 +020037#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020038#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010046#include <asm/desc.h>
47#include <asm/hpet.h>
48#include <asm/idle.h>
49#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053050#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010051#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070052#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080053#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Brian Gerstec70de82009-01-27 12:56:47 +090055unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059/* Processor that is doing the boot up */
60unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030061
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070062/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010063 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064 */
Brian Gerstec70de82009-01-27 12:56:47 +090065unsigned int max_physical_apicid;
66
Ingo Molnarfdbecd92009-01-31 03:57:12 +010067/*
68 * Bitmask of physically existing CPUs:
69 */
Brian Gerstec70de82009-01-27 12:56:47 +090070physid_mask_t phys_cpu_present_map;
71
72/*
73 * Map cpu index to physical APIC ID
74 */
75DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
76DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
77EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070079
Yinghai Lub3c51172008-08-24 02:01:46 -070080#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010081
82#ifdef CONFIG_SMP
83/*
84 * On x86_32, the mapping between cpu and logical apicid may vary
85 * depending on apic in use. The following early percpu variable is
86 * used for the mapping. This is where the behaviors of x86_64 and 32
87 * actually diverge. Let's keep it ugly for now.
88 */
89DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
90#endif
91
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
97static int force_enable_local_apic;
98/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530149static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700150static __init int setup_nox2apic(char *str)
151{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700152 if (x2apic_enabled()) {
153 pr_warning("Bios already enabled x2apic, "
154 "can't enforce nox2apic");
155 return 0;
156 }
157
Yinghai Lu49899ea2008-08-24 02:01:47 -0700158 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
159 return 0;
160}
161early_param("nox2apic", setup_nox2apic);
162#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Yinghai Lub3c51172008-08-24 02:01:46 -0700164unsigned long mp_lapic_addr;
165int disable_apic;
166/* Disable local APIC timer from the kernel commandline or via dmi quirk */
167static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700169int local_apic_timer_c2_ok;
170EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
171
Yinghai Luefa25592008-08-19 20:50:36 -0700172int first_system_vector = 0xfe;
173
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100174/*
175 * Debug level, exported for io_apic.c
176 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100177unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700179int pic_mode;
180
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400181/* Have we found an MP table */
182int smp_found_config;
183
Aaron Durbin39928722006-12-07 02:14:01 +0100184static struct resource lapic_resource = {
185 .name = "Local APIC",
186 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
187};
188
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200189static unsigned int calibration_result;
190
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200191static int lapic_next_event(unsigned long delta,
192 struct clock_event_device *evt);
193static void lapic_timer_setup(enum clock_event_mode mode,
194 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800195static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100196static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200197
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400198/*
199 * The local apic timer can be used for any function which is CPU local.
200 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200201static struct clock_event_device lapic_clockevent = {
202 .name = "lapic",
203 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
204 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
205 .shift = 32,
206 .set_mode = lapic_timer_setup,
207 .set_next_event = lapic_next_event,
208 .broadcast = lapic_timer_broadcast,
209 .rating = 100,
210 .irq = -1,
211};
212static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
213
Andi Kleend3432892008-01-30 13:33:17 +0100214static unsigned long apic_phys;
215
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100216/*
217 * Get the LAPIC version
218 */
219static inline int lapic_get_version(void)
220{
221 return GET_APIC_VERSION(apic_read(APIC_LVR));
222}
223
224/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400225 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100226 */
227static inline int lapic_is_integrated(void)
228{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400229#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100230 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400231#else
232 return APIC_INTEGRATED(lapic_get_version());
233#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100234}
235
236/*
237 * Check, whether this is a modern or a first generation APIC
238 */
239static int modern_apic(void)
240{
241 /* AMD systems use old APIC versions, so check the CPU */
242 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
243 boot_cpu_data.x86 >= 0xf)
244 return 1;
245 return lapic_get_version() >= 0x14;
246}
247
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400248/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400249 * right after this call apic become NOOP driven
250 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400251 */
252void apic_disable(void)
253{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400254 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400255 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400256}
257
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800258void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100259{
260 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
261 cpu_relax();
262}
263
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800264u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100265{
266 u32 send_status;
267 int timeout;
268
269 timeout = 0;
270 do {
271 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
272 if (!send_status)
273 break;
274 udelay(100);
275 } while (timeout++ < 1000);
276
277 return send_status;
278}
279
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800280void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700281{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200282 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700283 apic_write(APIC_ICR, low);
284}
285
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800286u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700287{
288 u32 icr1, icr2;
289
290 icr2 = apic_read(APIC_ICR2);
291 icr1 = apic_read(APIC_ICR);
292
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400293 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700294}
295
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100296/**
297 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
298 */
Jan Beuliche9427102008-01-30 13:31:24 +0100299void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100300{
301 unsigned int v;
302
303 /* unmask and set to NMI */
304 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200305
306 /* Level triggered for 82489DX (32bit mode) */
307 if (!lapic_is_integrated())
308 v |= APIC_LVT_LEVEL_TRIGGER;
309
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100310 apic_write(APIC_LVT0, v);
311}
312
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700313#ifdef CONFIG_X86_32
314/**
315 * get_physical_broadcast - Get number of physical broadcast IDs
316 */
317int get_physical_broadcast(void)
318{
319 return modern_apic() ? 0xff : 0xf;
320}
321#endif
322
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100323/**
324 * lapic_get_maxlvt - get the maximum number of local vector table entries
325 */
326int lapic_get_maxlvt(void)
327{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200328 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100329
330 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200331 /*
332 * - we always have APIC integrated on 64bit mode
333 * - 82489DXs do not report # of LVT entries
334 */
335 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100336}
337
338/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400339 * Local APIC timer
340 */
341
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400342/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400343#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200344
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100345/*
346 * This function sets up the local APIC timer, with a timeout of
347 * 'clocks' APIC bus clock. During calibration we actually call
348 * this function twice on the boot CPU, once with a bogus timeout
349 * value, second time for real. The other (noncalibrating) CPUs
350 * call this function only once, with the real, calibrated value.
351 *
352 * We do reads before writes even if unnecessary, to get around the
353 * P5 APIC double write bug.
354 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100355static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
356{
357 unsigned int lvtt_value, tmp_value;
358
359 lvtt_value = LOCAL_TIMER_VECTOR;
360 if (!oneshot)
361 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200362 if (!lapic_is_integrated())
363 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
364
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365 if (!irqen)
366 lvtt_value |= APIC_LVT_MASKED;
367
368 apic_write(APIC_LVTT, lvtt_value);
369
370 /*
371 * Divide PICLK by 16
372 */
373 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400374 apic_write(APIC_TDCR,
375 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
376 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100377
378 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200379 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100380}
381
382/*
Robert Richtera68c4392010-10-06 12:27:53 +0200383 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100384 *
Robert Richtera68c4392010-10-06 12:27:53 +0200385 * Software should use the LVT offsets the BIOS provides. The offsets
386 * are determined by the subsystems using it like those for MCE
387 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
388 * are supported. Beginning with family 10h at least 4 offsets are
389 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200390 *
Robert Richtera68c4392010-10-06 12:27:53 +0200391 * Since the offsets must be consistent for all cores, we keep track
392 * of the LVT offsets in software and reserve the offset for the same
393 * vector also to be used on other cores. An offset is freed by
394 * setting the entry to APIC_EILVT_MASKED.
395 *
396 * If the BIOS is right, there should be no conflicts. Otherwise a
397 * "[Firmware Bug]: ..." error message is generated. However, if
398 * software does not properly determines the offsets, it is not
399 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100400 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100401
Robert Richtera68c4392010-10-06 12:27:53 +0200402static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100403
Robert Richtera68c4392010-10-06 12:27:53 +0200404static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
405{
406 return (old & APIC_EILVT_MASKED)
407 || (new == APIC_EILVT_MASKED)
408 || ((new & ~APIC_EILVT_MASKED) == old);
409}
410
411static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
412{
413 unsigned int rsvd; /* 0: uninitialized */
414
415 if (offset >= APIC_EILVT_NR_MAX)
416 return ~0;
417
418 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
419 do {
420 if (rsvd &&
421 !eilvt_entry_is_changeable(rsvd, new))
422 /* may not change if vectors are different */
423 return rsvd;
424 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
425 } while (rsvd != new);
426
427 return new;
428}
429
430/*
431 * If mask=1, the LVT entry does not generate interrupts while mask=0
432 * enables the vector. See also the BKDGs.
433 */
434
Robert Richter27afdf22010-10-06 12:27:54 +0200435int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200436{
437 unsigned long reg = APIC_EILVTn(offset);
438 unsigned int new, old, reserved;
439
440 new = (mask << 16) | (msg_type << 8) | vector;
441 old = apic_read(reg);
442 reserved = reserve_eilvt_offset(offset, new);
443
444 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200445 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
446 "vector 0x%x, but the register is already in use for "
447 "vector 0x%x on another cpu\n",
448 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200449 return -EINVAL;
450 }
451
452 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200453 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
454 "vector 0x%x, but the register is already in use for "
455 "vector 0x%x on this cpu\n",
456 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200457 return -EBUSY;
458 }
459
460 apic_write(reg, new);
461
462 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100463}
Robert Richter27afdf22010-10-06 12:27:54 +0200464EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100465
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100466/*
467 * Program the next event, relative to now
468 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200469static int lapic_next_event(unsigned long delta,
470 struct clock_event_device *evt)
471{
472 apic_write(APIC_TMICT, delta);
473 return 0;
474}
475
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100476/*
477 * Setup the lapic timer in periodic or oneshot mode
478 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200479static void lapic_timer_setup(enum clock_event_mode mode,
480 struct clock_event_device *evt)
481{
482 unsigned long flags;
483 unsigned int v;
484
485 /* Lapic used as dummy for broadcast ? */
486 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
487 return;
488
489 local_irq_save(flags);
490
491 switch (mode) {
492 case CLOCK_EVT_MODE_PERIODIC:
493 case CLOCK_EVT_MODE_ONESHOT:
494 __setup_APIC_LVTT(calibration_result,
495 mode != CLOCK_EVT_MODE_PERIODIC, 1);
496 break;
497 case CLOCK_EVT_MODE_UNUSED:
498 case CLOCK_EVT_MODE_SHUTDOWN:
499 v = apic_read(APIC_LVTT);
500 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
501 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100502 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200503 break;
504 case CLOCK_EVT_MODE_RESUME:
505 /* Nothing to do here */
506 break;
507 }
508
509 local_irq_restore(flags);
510}
511
512/*
513 * Local APIC timer broadcast function
514 */
Mike Travis96289372008-12-31 18:08:46 -0800515static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200516{
517#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100518 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200519#endif
520}
521
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100522/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200523 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100524 * of the boot CPU and register the clock event in the framework.
525 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700526static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200527{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100528 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
529
Tejun Heo7b543a52010-12-18 16:30:05 +0100530 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700531 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
532 /* Make LAPIC timer preferrable over percpu HPET */
533 lapic_clockevent.rating = 150;
534 }
535
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100536 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030537 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100538
539 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200540}
541
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700542/*
543 * In this functions we calibrate APIC bus clocks to the external timer.
544 *
545 * We want to do the calibration only once since we want to have local timer
546 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
547 * frequency.
548 *
549 * This was previously done by reading the PIT/HPET and waiting for a wrap
550 * around to find out, that a tick has elapsed. I have a box, where the PIT
551 * readout is broken, so it never gets out of the wait loop again. This was
552 * also reported by others.
553 *
554 * Monitoring the jiffies value is inaccurate and the clockevents
555 * infrastructure allows us to do a simple substitution of the interrupt
556 * handler.
557 *
558 * The calibration routine also uses the pm_timer when possible, as the PIT
559 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
560 * back to normal later in the boot process).
561 */
562
563#define LAPIC_CAL_LOOPS (HZ/10)
564
565static __initdata int lapic_cal_loops = -1;
566static __initdata long lapic_cal_t1, lapic_cal_t2;
567static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
568static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
569static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
570
571/*
572 * Temporary interrupt handler.
573 */
574static void __init lapic_cal_handler(struct clock_event_device *dev)
575{
576 unsigned long long tsc = 0;
577 long tapic = apic_read(APIC_TMCCT);
578 unsigned long pm = acpi_pm_read_early();
579
580 if (cpu_has_tsc)
581 rdtscll(tsc);
582
583 switch (lapic_cal_loops++) {
584 case 0:
585 lapic_cal_t1 = tapic;
586 lapic_cal_tsc1 = tsc;
587 lapic_cal_pm1 = pm;
588 lapic_cal_j1 = jiffies;
589 break;
590
591 case LAPIC_CAL_LOOPS:
592 lapic_cal_t2 = tapic;
593 lapic_cal_tsc2 = tsc;
594 if (pm < lapic_cal_pm1)
595 pm += ACPI_PM_OVRRUN;
596 lapic_cal_pm2 = pm;
597 lapic_cal_j2 = jiffies;
598 break;
599 }
600}
601
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900602static int __init
603calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400604{
605 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
606 const long pm_thresh = pm_100ms / 100;
607 unsigned long mult;
608 u64 res;
609
610#ifndef CONFIG_X86_PM_TIMER
611 return -1;
612#endif
613
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900614 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400615
616 /* Check, if the PM timer is available */
617 if (!deltapm)
618 return -1;
619
620 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
621
622 if (deltapm > (pm_100ms - pm_thresh) &&
623 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900624 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900625 return 0;
626 }
627
628 res = (((u64)deltapm) * mult) >> 22;
629 do_div(res, 1000000);
630 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900631 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900632
633 /* Correct the lapic counter value */
634 res = (((u64)(*delta)) * pm_100ms);
635 do_div(res, deltapm);
636 pr_info("APIC delta adjusted to PM-Timer: "
637 "%lu (%ld)\n", (unsigned long)res, *delta);
638 *delta = (long)res;
639
640 /* Correct the tsc counter value */
641 if (cpu_has_tsc) {
642 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400643 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900644 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100645 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900646 (unsigned long)res, *deltatsc);
647 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400648 }
649
650 return 0;
651}
652
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700653static int __init calibrate_APIC_clock(void)
654{
655 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700656 void (*real_handler)(struct clock_event_device *dev);
657 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900658 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700659 int pm_referenced = 0;
660
661 local_irq_disable();
662
663 /* Replace the global interrupt handler */
664 real_handler = global_clock_event->event_handler;
665 global_clock_event->event_handler = lapic_cal_handler;
666
667 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400668 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700669 * can underflow in the 100ms detection time frame
670 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400671 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700672
673 /* Let the interrupts run */
674 local_irq_enable();
675
676 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
677 cpu_relax();
678
679 local_irq_disable();
680
681 /* Restore the real event handler */
682 global_clock_event->event_handler = real_handler;
683
684 /* Build delta t1-t2 as apic timer counts down */
685 delta = lapic_cal_t1 - lapic_cal_t2;
686 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
687
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900688 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
689
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400690 /* we trust the PM based calibration if possible */
691 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900692 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700693
694 /* Calculate the scaled math multiplication factor */
695 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
696 lapic_clockevent.shift);
697 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100698 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700699 lapic_clockevent.min_delta_ns =
700 clockevent_delta2ns(0xF, &lapic_clockevent);
701
702 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
703
704 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100705 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700706 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
707 calibration_result);
708
709 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700710 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
711 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900712 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
713 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700714 }
715
716 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
717 "%u.%04u MHz.\n",
718 calibration_result / (1000000 / HZ),
719 calibration_result % (1000000 / HZ));
720
721 /*
722 * Do a sanity check on the APIC calibration result
723 */
724 if (calibration_result < (1000000 / HZ)) {
725 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100726 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700727 return -1;
728 }
729
730 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
731
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400732 /*
733 * PM timer calibration failed or not turned on
734 * so lets try APIC timer based calibration
735 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700736 if (!pm_referenced) {
737 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
738
739 /*
740 * Setup the apic timer manually
741 */
742 levt->event_handler = lapic_cal_handler;
743 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
744 lapic_cal_loops = -1;
745
746 /* Let the interrupts run */
747 local_irq_enable();
748
749 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
750 cpu_relax();
751
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700752 /* Stop the lapic timer */
753 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
754
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700755 /* Jiffies delta */
756 deltaj = lapic_cal_j2 - lapic_cal_j1;
757 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
758
759 /* Check, if the jiffies result is consistent */
760 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
761 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
762 else
763 levt->features |= CLOCK_EVT_FEAT_DUMMY;
764 } else
765 local_irq_enable();
766
767 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530768 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700769 return -1;
770 }
771
772 return 0;
773}
774
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100775/*
776 * Setup the boot APIC
777 *
778 * Calibrate and verify the result.
779 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100780void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400783 * The local apic timer can be disabled via the kernel
784 * commandline or from the CPU detection code. Register the lapic
785 * timer as a dummy clock event source on SMP systems, so the
786 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100787 */
788 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100789 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100790 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100791 if (num_possible_cpus() > 1) {
792 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100793 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100794 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100795 return;
796 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200797
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400798 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
799 "calibrating APIC timer ...\n");
800
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400801 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100802 /* No broadcast on UP ! */
803 if (num_possible_cpus() > 1)
804 setup_APIC_timer();
805 return;
806 }
807
808 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 * If nmi_watchdog is set to IO_APIC, we need the
810 * PIT/HPET going. Otherwise register lapic as a dummy
811 * device.
812 */
Don Zickus072b1982010-11-12 11:22:24 -0500813 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100814
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400815 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100816 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817}
818
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100819void __cpuinit setup_secondary_APIC_clock(void)
820{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100821 setup_APIC_timer();
822}
823
824/*
825 * The guts of the apic timer interrupt
826 */
827static void local_apic_timer_interrupt(void)
828{
829 int cpu = smp_processor_id();
830 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
831
832 /*
833 * Normally we should not be here till LAPIC has been initialized but
834 * in some cases like kdump, its possible that there is a pending LAPIC
835 * timer interrupt from previous kernel's context and is delivered in
836 * new kernel the moment interrupts are enabled.
837 *
838 * Interrupts are enabled early and LAPIC is setup much later, hence
839 * its possible that when we get here evt->event_handler is NULL.
840 * Check for event_handler being NULL and discard the interrupt as
841 * spurious.
842 */
843 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100844 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100845 /* Switch it off */
846 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
847 return;
848 }
849
850 /*
851 * the NMI deadlock-detector uses this.
852 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800853 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100854
855 evt->event_handler(evt);
856}
857
858/*
859 * Local APIC timer interrupt. This is the most natural way for doing
860 * local interrupts, but local timer interrupts can be emulated by
861 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
862 *
863 * [ if a single-CPU system runs an SMP kernel then we call the local
864 * interrupt as well. Thus we cannot inline the local irq ... ]
865 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100866void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100867{
868 struct pt_regs *old_regs = set_irq_regs(regs);
869
870 /*
871 * NOTE! We'd better ACK the irq immediately,
872 * because timer handling can be slow.
873 */
874 ack_APIC_irq();
875 /*
876 * update_process_times() expects us to have done irq_enter().
877 * Besides, if we don't timer interrupts ignore the global
878 * interrupt lock, which is the WrongThing (tm) to do.
879 */
880 exit_idle();
881 irq_enter();
882 local_apic_timer_interrupt();
883 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400884
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100885 set_irq_regs(old_regs);
886}
887
888int setup_profiling_timer(unsigned int multiplier)
889{
890 return -EINVAL;
891}
892
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100893/*
894 * Local APIC start and shutdown
895 */
896
897/**
898 * clear_local_APIC - shutdown the local APIC
899 *
900 * This is called, when a CPU is disabled and before rebooting, so the state of
901 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
902 * leftovers during boot.
903 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904void clear_local_APIC(void)
905{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400906 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100907 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Andi Kleend3432892008-01-30 13:33:17 +0100909 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700910 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100911 return;
912
913 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200915 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 * if the vector is zero. Mask LVTERR first to prevent this.
917 */
918 if (maxlvt >= 3) {
919 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100920 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922 /*
923 * Careful: we have to set masks only first to deassert
924 * any level-triggered sources.
925 */
926 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100927 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100929 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100931 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 if (maxlvt >= 4) {
933 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100934 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
936
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400937 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200938#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400939 if (maxlvt >= 5) {
940 v = apic_read(APIC_LVTTHMR);
941 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
942 }
943#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100944#ifdef CONFIG_X86_MCE_INTEL
945 if (maxlvt >= 6) {
946 v = apic_read(APIC_LVTCMCI);
947 if (!(v & APIC_LVT_MASKED))
948 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
949 }
950#endif
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 /*
953 * Clean APIC state for other OSs:
954 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100955 apic_write(APIC_LVTT, APIC_LVT_MASKED);
956 apic_write(APIC_LVT0, APIC_LVT_MASKED);
957 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100959 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100961 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400962
963 /* Integrated APIC (!82489DX) ? */
964 if (lapic_is_integrated()) {
965 if (maxlvt > 3)
966 /* Clear ESR due to Pentium errata 3AP and 11AP */
967 apic_write(APIC_ESR, 0);
968 apic_read(APIC_ESR);
969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970}
971
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100972/**
973 * disable_local_APIC - clear and disable the local APIC
974 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975void disable_local_APIC(void)
976{
977 unsigned int value;
978
Jan Beulich4a13ad02009-01-14 12:28:51 +0000979 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700980 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000981 return;
982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 clear_local_APIC();
984
985 /*
986 * Disable APIC (implies clearing of registers
987 * for 82489DX!).
988 */
989 value = apic_read(APIC_SPIV);
990 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100991 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400992
993#ifdef CONFIG_X86_32
994 /*
995 * When LAPIC was disabled by the BIOS and enabled by the kernel,
996 * restore the disabled state.
997 */
998 if (enabled_via_apicbase) {
999 unsigned int l, h;
1000
1001 rdmsr(MSR_IA32_APICBASE, l, h);
1002 l &= ~MSR_IA32_APICBASE_ENABLE;
1003 wrmsr(MSR_IA32_APICBASE, l, h);
1004 }
1005#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006}
1007
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001008/*
1009 * If Linux enabled the LAPIC against the BIOS default disable it down before
1010 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1011 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1012 * for the case where Linux didn't enable the LAPIC.
1013 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001014void lapic_shutdown(void)
1015{
1016 unsigned long flags;
1017
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001018 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001019 return;
1020
1021 local_irq_save(flags);
1022
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001023#ifdef CONFIG_X86_32
1024 if (!enabled_via_apicbase)
1025 clear_local_APIC();
1026 else
1027#endif
1028 disable_local_APIC();
1029
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001030
1031 local_irq_restore(flags);
1032}
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034/*
1035 * This is to verify that we're looking at a real local APIC.
1036 * Check these against your board if the CPUs aren't getting
1037 * started for no apparent reason.
1038 */
1039int __init verify_local_APIC(void)
1040{
1041 unsigned int reg0, reg1;
1042
1043 /*
1044 * The version register is read-only in a real APIC.
1045 */
1046 reg0 = apic_read(APIC_LVR);
1047 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1048 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1049 reg1 = apic_read(APIC_LVR);
1050 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1051
1052 /*
1053 * The two version reads above should print the same
1054 * numbers. If the second one is different, then we
1055 * poke at a non-APIC.
1056 */
1057 if (reg1 != reg0)
1058 return 0;
1059
1060 /*
1061 * Check if the version looks reasonably.
1062 */
1063 reg1 = GET_APIC_VERSION(reg0);
1064 if (reg1 == 0x00 || reg1 == 0xff)
1065 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001066 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 if (reg1 < 0x02 || reg1 == 0xff)
1068 return 0;
1069
1070 /*
1071 * The ID register is read/write in a real APIC.
1072 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001073 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001075 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001076 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1078 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001079 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 return 0;
1081
1082 /*
1083 * The next two are just to see if we have sane values.
1084 * They're only really relevant if we're in Virtual Wire
1085 * compatibility mode, but most boxes are anymore.
1086 */
1087 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001088 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 reg1 = apic_read(APIC_LVT1);
1090 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1091
1092 return 1;
1093}
1094
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001095/**
1096 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1097 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098void __init sync_Arb_IDs(void)
1099{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001100 /*
1101 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1102 * needed on AMD.
1103 */
1104 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 return;
1106
1107 /*
1108 * Wait for idle.
1109 */
1110 apic_wait_icr_idle();
1111
1112 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001113 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1114 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117/*
1118 * An initial setup of the virtual wire mode.
1119 */
1120void __init init_bsp_APIC(void)
1121{
Andi Kleen11a8e772006-01-11 22:46:51 +01001122 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /*
1125 * Don't do the setup now if we have a SMP BIOS as the
1126 * through-I/O-APIC virtual wire mode might be active.
1127 */
1128 if (smp_found_config || !cpu_has_apic)
1129 return;
1130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 /*
1132 * Do not trust the local APIC being empty at bootup.
1133 */
1134 clear_local_APIC();
1135
1136 /*
1137 * Enable APIC.
1138 */
1139 value = apic_read(APIC_SPIV);
1140 value &= ~APIC_VECTOR_MASK;
1141 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001142
1143#ifdef CONFIG_X86_32
1144 /* This bit is reserved on P4/Xeon and should be cleared */
1145 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1146 (boot_cpu_data.x86 == 15))
1147 value &= ~APIC_SPIV_FOCUS_DISABLED;
1148 else
1149#endif
1150 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001152 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 /*
1155 * Set up the virtual wire mode.
1156 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001157 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001159 if (!lapic_is_integrated()) /* 82489DX */
1160 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001161 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001164static void __cpuinit lapic_setup_esr(void)
1165{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001166 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001167
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001168 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001169 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001170 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001171 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001172
Ingo Molnar08125d32009-01-28 05:08:44 +01001173 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001174 /*
1175 * Something untraceable is creating bad interrupts on
1176 * secondary quads ... for the moment, just leave the
1177 * ESR disabled - we can't do anything useful with the
1178 * errors anyway - mbligh
1179 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001180 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001181 return;
1182 }
1183
1184 maxlvt = lapic_get_maxlvt();
1185 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1186 apic_write(APIC_ESR, 0);
1187 oldvalue = apic_read(APIC_ESR);
1188
1189 /* enables sending errors */
1190 value = ERROR_APIC_VECTOR;
1191 apic_write(APIC_LVTERR, value);
1192
1193 /*
1194 * spec says clear errors after enabling vector.
1195 */
1196 if (maxlvt > 3)
1197 apic_write(APIC_ESR, 0);
1198 value = apic_read(APIC_ESR);
1199 if (value != oldvalue)
1200 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1201 "vector: 0x%08x after: 0x%08x\n",
1202 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001203}
1204
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001205/**
1206 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001207 *
1208 * Used to setup local APIC while initializing BSP or bringin up APs.
1209 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001210 */
1211void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001213 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001214 unsigned int value, queued;
1215 int i, j, acked = 0;
1216 unsigned long long tsc = 0, ntsc;
1217 long long max_loops = cpu_khz;
1218
1219 if (cpu_has_tsc)
1220 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Jan Beulichf1182632009-01-14 12:27:35 +00001222 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001223 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001224 return;
1225 }
1226
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001227#ifdef CONFIG_X86_32
1228 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001229 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001230 apic_write(APIC_ESR, 0);
1231 apic_write(APIC_ESR, 0);
1232 apic_write(APIC_ESR, 0);
1233 apic_write(APIC_ESR, 0);
1234 }
1235#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001236 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /*
1239 * Double-check whether this APIC is really registered.
1240 * This is meaningless in clustered apic mode, so we skip it.
1241 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001242 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 /*
1245 * Intel recommends to set DFR, LDR and TPR before enabling
1246 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1247 * document number 292116). So here it goes...
1248 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001249 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Tejun Heo6f802c42011-01-23 14:37:31 +01001251#ifdef CONFIG_X86_32
1252 /*
1253 * APIC LDR is initialized. Fetch and store logical_apic_id.
1254 */
1255 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1256 logical_smp_processor_id();
1257#endif
1258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 /*
1260 * Set Task Priority to 'accept all'. We never change this
1261 * later on.
1262 */
1263 value = apic_read(APIC_TASKPRI);
1264 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001265 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001268 * After a crash, we no longer service the interrupts and a pending
1269 * interrupt from previous kernel might still have ISR bit set.
1270 *
1271 * Most probably by now CPU has serviced that pending interrupt and
1272 * it might not have done the ack_APIC_irq() because it thought,
1273 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1274 * does not clear the ISR bit and cpu thinks it has already serivced
1275 * the interrupt. Hence a vector might get locked. It was noticed
1276 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1277 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001278 do {
1279 queued = 0;
1280 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1281 queued |= apic_read(APIC_IRR + i*0x10);
1282
1283 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1284 value = apic_read(APIC_ISR + i*0x10);
1285 for (j = 31; j >= 0; j--) {
1286 if (value & (1<<j)) {
1287 ack_APIC_irq();
1288 acked++;
1289 }
1290 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001291 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001292 if (acked > 256) {
1293 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1294 acked);
1295 break;
1296 }
1297 if (cpu_has_tsc) {
1298 rdtscll(ntsc);
1299 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1300 } else
1301 max_loops--;
1302 } while (queued && max_loops > 0);
1303 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001304
1305 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 * Now that we are all set up, enable the APIC
1307 */
1308 value = apic_read(APIC_SPIV);
1309 value &= ~APIC_VECTOR_MASK;
1310 /*
1311 * Enable APIC
1312 */
1313 value |= APIC_SPIV_APIC_ENABLED;
1314
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001315#ifdef CONFIG_X86_32
1316 /*
1317 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1318 * certain networking cards. If high frequency interrupts are
1319 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1320 * entry is masked/unmasked at a high rate as well then sooner or
1321 * later IOAPIC line gets 'stuck', no more interrupts are received
1322 * from the device. If focus CPU is disabled then the hang goes
1323 * away, oh well :-(
1324 *
1325 * [ This bug can be reproduced easily with a level-triggered
1326 * PCI Ne2000 networking cards and PII/PIII processors, dual
1327 * BX chipset. ]
1328 */
1329 /*
1330 * Actually disabling the focus CPU check just makes the hang less
1331 * frequent as it makes the interrupt distributon model be more
1332 * like LRU than MRU (the short-term load is more even across CPUs).
1333 * See also the comment in end_level_ioapic_irq(). --macro
1334 */
1335
1336 /*
1337 * - enable focus processor (bit==0)
1338 * - 64bit mode always use processor focus
1339 * so no need to set it
1340 */
1341 value &= ~APIC_SPIV_FOCUS_DISABLED;
1342#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 /*
1345 * Set spurious IRQ vector
1346 */
1347 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001348 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
1350 /*
1351 * Set up LVT0, LVT1:
1352 *
1353 * set up through-local-APIC on the BP's LINT0. This is not
1354 * strictly necessary in pure symmetric-IO mode, but sometimes
1355 * we delegate interrupts to the 8259A.
1356 */
1357 /*
1358 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1359 */
1360 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001361 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001363 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 } else {
1365 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001366 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001368 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
1370 /*
1371 * only the BP should see the LINT1 NMI signal, obviously.
1372 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001373 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 value = APIC_DM_NMI;
1375 else
1376 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001377 if (!lapic_is_integrated()) /* 82489DX */
1378 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001379 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001380
Andi Kleenbe71b852009-02-12 13:49:38 +01001381#ifdef CONFIG_X86_MCE_INTEL
1382 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001383 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001384 cmci_recheck();
1385#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001386}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Andi Kleen739f33b2008-01-30 13:30:40 +01001388void __cpuinit end_local_APIC_setup(void)
1389{
1390 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001391
1392#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001393 {
1394 unsigned int value;
1395 /* Disable the local apic timer */
1396 value = apic_read(APIC_LVTT);
1397 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1398 apic_write(APIC_LVTT, value);
1399 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001400#endif
1401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 apic_pm_activate();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001403
1404 /*
1405 * Now that local APIC setup is completed for BP, configure the fault
1406 * handling for interrupt remapping.
1407 */
1408 if (!smp_processor_id() && intr_remapping_enabled)
1409 enable_drhd_fault_handling();
1410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411}
1412
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001413#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001414void check_x2apic(void)
1415{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001416 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001417 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001418 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001419 }
1420}
1421
1422void enable_x2apic(void)
1423{
1424 int msr, msr2;
1425
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001426 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001427 return;
1428
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001429 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1430 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001431 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001432 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1433 }
1434}
Weidong Han93758232009-04-17 16:42:14 +08001435#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001436
Gleb Natapovce69a782009-07-20 15:24:17 +03001437int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001438{
1439#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001440 if (!intr_remapping_supported()) {
1441 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001442 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001443 }
1444
Weidong Han93758232009-04-17 16:42:14 +08001445 if (!x2apic_preenabled && skip_ioapic_setup) {
1446 pr_info("Skipped enabling intr-remap because of skipping "
1447 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001448 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001449 }
1450
Gleb Natapovce69a782009-07-20 15:24:17 +03001451 if (enable_intr_remapping(x2apic_supported()))
1452 return 0;
1453
1454 pr_info("Enabled Interrupt-remapping\n");
1455
1456 return 1;
1457
1458#endif
1459 return 0;
1460}
1461
1462void __init enable_IR_x2apic(void)
1463{
1464 unsigned long flags;
1465 struct IO_APIC_route_entry **ioapic_entries = NULL;
1466 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001467 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001468
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001469 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001470 if (dmar_table_init_ret && !x2apic_supported())
1471 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001472
Fenghua Yub24696b2009-03-27 14:22:44 -07001473 ioapic_entries = alloc_ioapic_entries();
1474 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001475 pr_err("Allocate ioapic_entries failed\n");
1476 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001477 }
1478
1479 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001480 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001481 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001482 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001483 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001484
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001485 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001486 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001487 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001488
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001489 if (dmar_table_init_ret)
1490 ret = 0;
1491 else
1492 ret = enable_IR();
1493
Gleb Natapovce69a782009-07-20 15:24:17 +03001494 if (!ret) {
1495 /* IR is required if there is APIC ID > 255 even when running
1496 * under KVM
1497 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001498 if (max_physical_apicid > 255 ||
1499 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001500 goto nox2apic;
1501 /*
1502 * without IR all CPUs can be addressed by IOAPIC/MSI
1503 * only in physical mode
1504 */
1505 x2apic_force_phys();
1506 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001507
Gleb Natapovce69a782009-07-20 15:24:17 +03001508 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001509
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001510 if (x2apic_supported() && !x2apic_mode) {
1511 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001512 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001513 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001514 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001515
Gleb Natapovce69a782009-07-20 15:24:17 +03001516nox2apic:
1517 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001518 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001519 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001520 local_irq_restore(flags);
1521
Gleb Natapovce69a782009-07-20 15:24:17 +03001522out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001523 if (ioapic_entries)
1524 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001525
Gleb Natapovce69a782009-07-20 15:24:17 +03001526 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001527 return;
1528
Weidong Han93758232009-04-17 16:42:14 +08001529 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001530 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001531 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001532 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001533}
Weidong Han93758232009-04-17 16:42:14 +08001534
Yinghai Lube7a6562008-08-24 02:01:51 -07001535#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001536/*
1537 * Detect and enable local APICs on non-SMP boards.
1538 * Original code written by Keir Fraser.
1539 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1540 * not correctly set up (usually the APIC timer won't work etc.)
1541 */
1542static int __init detect_init_APIC(void)
1543{
1544 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001545 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001546 return -1;
1547 }
1548
1549 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001550 return 0;
1551}
Yinghai Lube7a6562008-08-24 02:01:51 -07001552#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001553
1554static int apic_verify(void)
1555{
1556 u32 features, h, l;
1557
1558 /*
1559 * The APIC feature bit should now be enabled
1560 * in `cpuid'
1561 */
1562 features = cpuid_edx(1);
1563 if (!(features & (1 << X86_FEATURE_APIC))) {
1564 pr_warning("Could not enable APIC!\n");
1565 return -1;
1566 }
1567 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1568 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1569
1570 /* The BIOS may have set up the APIC at some other address */
1571 rdmsr(MSR_IA32_APICBASE, l, h);
1572 if (l & MSR_IA32_APICBASE_ENABLE)
1573 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1574
1575 pr_info("Found and enabled local APIC!\n");
1576 return 0;
1577}
1578
1579int apic_force_enable(void)
1580{
1581 u32 h, l;
1582
1583 if (disable_apic)
1584 return -1;
1585
1586 /*
1587 * Some BIOSes disable the local APIC in the APIC_BASE
1588 * MSR. This can only be done in software for Intel P6 or later
1589 * and AMD K7 (Model > 1) or later.
1590 */
1591 rdmsr(MSR_IA32_APICBASE, l, h);
1592 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1593 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1594 l &= ~MSR_IA32_APICBASE_BASE;
1595 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1596 wrmsr(MSR_IA32_APICBASE, l, h);
1597 enabled_via_apicbase = 1;
1598 }
1599 return apic_verify();
1600}
1601
Yinghai Lube7a6562008-08-24 02:01:51 -07001602/*
1603 * Detect and initialize APIC
1604 */
1605static int __init detect_init_APIC(void)
1606{
Yinghai Lube7a6562008-08-24 02:01:51 -07001607 /* Disabled by kernel option? */
1608 if (disable_apic)
1609 return -1;
1610
1611 switch (boot_cpu_data.x86_vendor) {
1612 case X86_VENDOR_AMD:
1613 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001614 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001615 break;
1616 goto no_apic;
1617 case X86_VENDOR_INTEL:
1618 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1619 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1620 break;
1621 goto no_apic;
1622 default:
1623 goto no_apic;
1624 }
1625
1626 if (!cpu_has_apic) {
1627 /*
1628 * Over-ride BIOS and try to enable the local APIC only if
1629 * "lapic" specified.
1630 */
1631 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001632 pr_info("Local APIC disabled by BIOS -- "
1633 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001634 return -1;
1635 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001636 if (apic_force_enable())
1637 return -1;
1638 } else {
1639 if (apic_verify())
1640 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001641 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001642
1643 apic_pm_activate();
1644
1645 return 0;
1646
1647no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001648 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001649 return -1;
1650}
1651#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001652
1653/**
1654 * init_apic_mappings - initialize APIC mappings
1655 */
1656void __init init_apic_mappings(void)
1657{
Yinghai Lu4401da62009-05-02 10:40:57 -07001658 unsigned int new_apicid;
1659
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001660 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001661 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001662 return;
1663 }
1664
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001665 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001666 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001667 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001668 pr_info("APIC: disable apic facility\n");
1669 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001670 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001671 apic_phys = mp_lapic_addr;
1672
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001673 /*
1674 * acpi lapic path already maps that address in
1675 * acpi_register_lapic_address()
1676 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001677 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001678 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001679 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001680
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001681 /*
1682 * Fetch the APIC ID of the BSP in case we have a
1683 * default configuration (or the MP table is broken).
1684 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001685 new_apicid = read_apic_id();
1686 if (boot_cpu_physical_apicid != new_apicid) {
1687 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001688 /*
1689 * yeah -- we lie about apic_version
1690 * in case if apic was disabled via boot option
1691 * but it's not a problem for SMP compiled kernel
1692 * since smp_sanity_check is prepared for such a case
1693 * and disable smp mode
1694 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001695 apic_version[new_apicid] =
1696 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001697 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001698}
1699
Yinghai Luc0104d32010-12-07 00:55:17 -08001700void __init register_lapic_address(unsigned long address)
1701{
1702 mp_lapic_addr = address;
1703
Yinghai Lu04501932010-12-07 00:55:56 -08001704 if (!x2apic_mode) {
1705 set_fixmap_nocache(FIX_APIC_BASE, address);
1706 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1707 APIC_BASE, mp_lapic_addr);
1708 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001709 if (boot_cpu_physical_apicid == -1U) {
1710 boot_cpu_physical_apicid = read_apic_id();
1711 apic_version[boot_cpu_physical_apicid] =
1712 GET_APIC_VERSION(apic_read(APIC_LVR));
1713 }
1714}
1715
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001716/*
1717 * This initializes the IO-APIC and APIC hardware if this is
1718 * a UP kernel.
1719 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001720int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001721
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001722int __init APIC_init_uniprocessor(void)
1723{
1724 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001725 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001726 return -1;
1727 }
Jan Beulichf1182632009-01-14 12:27:35 +00001728#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001729 if (!cpu_has_apic) {
1730 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001731 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001732 return -1;
1733 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001734#else
1735 if (!smp_found_config && !cpu_has_apic)
1736 return -1;
1737
1738 /*
1739 * Complain if the BIOS pretends there is one.
1740 */
1741 if (!cpu_has_apic &&
1742 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001743 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1744 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001745 return -1;
1746 }
1747#endif
1748
Ingo Molnar72ce0162009-01-28 06:50:47 +01001749 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001750
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001751 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001752 connect_bsp_APIC();
1753
Yinghai Lufa2bd352008-08-24 02:01:50 -07001754#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001755 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001756#else
1757 /*
1758 * Hack: In case of kdump, after a crash, kernel might be booting
1759 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1760 * might be zero if read from MP tables. Get it from LAPIC.
1761 */
1762# ifdef CONFIG_CRASH_DUMP
1763 boot_cpu_physical_apicid = read_apic_id();
1764# endif
1765#endif
1766 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001767 setup_local_APIC();
1768
Yinghai Lu88d0f552009-02-14 23:57:28 -08001769#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001770 /*
1771 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001772 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001773 */
1774 if (!skip_ioapic_setup && nr_ioapics)
1775 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001776#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001777
1778 end_local_APIC_setup();
1779
Yinghai Lufa2bd352008-08-24 02:01:50 -07001780#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001781 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1782 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001783 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001784 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001785 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001786#endif
1787
Thomas Gleixner736deca2009-08-19 12:35:53 +02001788 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001789 return 0;
1790}
1791
1792/*
1793 * Local APIC interrupts
1794 */
1795
1796/*
1797 * This interrupt should _never_ happen with our APIC/SMP architecture
1798 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001799void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001800{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001801 u32 v;
1802
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001803 exit_idle();
1804 irq_enter();
1805 /*
1806 * Check if this really is a spurious interrupt and ACK it
1807 * if it is a vectored one. Just in case...
1808 * Spurious interrupts should not be ACKed.
1809 */
1810 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1811 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1812 ack_APIC_irq();
1813
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001814 inc_irq_stat(irq_spurious_count);
1815
Yinghai Ludc1528d2008-08-24 02:01:53 -07001816 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001817 pr_info("spurious APIC interrupt on CPU#%d, "
1818 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001819 irq_exit();
1820}
1821
1822/*
1823 * This interrupt should never happen with our APIC/SMP architecture
1824 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001825void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001826{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001827 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001828
1829 exit_idle();
1830 irq_enter();
1831 /* First tickle the hardware, only then report what went on. -- REW */
1832 v = apic_read(APIC_ESR);
1833 apic_write(APIC_ESR, 0);
1834 v1 = apic_read(APIC_ESR);
1835 ack_APIC_irq();
1836 atomic_inc(&irq_err_count);
1837
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001838 /*
1839 * Here is what the APIC error bits mean:
1840 * 0: Send CS error
1841 * 1: Receive CS error
1842 * 2: Send accept error
1843 * 3: Receive accept error
1844 * 4: Reserved
1845 * 5: Send illegal vector
1846 * 6: Received illegal vector
1847 * 7: Illegal register address
1848 */
1849 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001850 smp_processor_id(), v , v1);
1851 irq_exit();
1852}
1853
Glauber Costab5841762008-05-28 13:38:28 -03001854/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001855 * connect_bsp_APIC - attach the APIC to the interrupt system
1856 */
Glauber Costab5841762008-05-28 13:38:28 -03001857void __init connect_bsp_APIC(void)
1858{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001859#ifdef CONFIG_X86_32
1860 if (pic_mode) {
1861 /*
1862 * Do not trust the local APIC being empty at bootup.
1863 */
1864 clear_local_APIC();
1865 /*
1866 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1867 * local APIC to INT and NMI lines.
1868 */
1869 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1870 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001871 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001872 }
1873#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001874 if (apic->enable_apic_mode)
1875 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001876}
1877
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001878/**
1879 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1880 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1881 *
1882 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1883 * APIC is disabled.
1884 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001885void disconnect_bsp_APIC(int virt_wire_setup)
1886{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001887 unsigned int value;
1888
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001889#ifdef CONFIG_X86_32
1890 if (pic_mode) {
1891 /*
1892 * Put the board back into PIC mode (has an effect only on
1893 * certain older boards). Note that APIC interrupts, including
1894 * IPIs, won't work beyond this point! The only exception are
1895 * INIT IPIs.
1896 */
1897 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1898 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001899 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001900 return;
1901 }
1902#endif
1903
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001904 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001905
1906 /* For the spurious interrupt use vector F, and enable it */
1907 value = apic_read(APIC_SPIV);
1908 value &= ~APIC_VECTOR_MASK;
1909 value |= APIC_SPIV_APIC_ENABLED;
1910 value |= 0xf;
1911 apic_write(APIC_SPIV, value);
1912
1913 if (!virt_wire_setup) {
1914 /*
1915 * For LVT0 make it edge triggered, active high,
1916 * external and enabled
1917 */
1918 value = apic_read(APIC_LVT0);
1919 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1920 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1921 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1922 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1923 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1924 apic_write(APIC_LVT0, value);
1925 } else {
1926 /* Disable LVT0 */
1927 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1928 }
1929
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001930 /*
1931 * For LVT1 make it edge triggered, active high,
1932 * nmi and enabled
1933 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001934 value = apic_read(APIC_LVT1);
1935 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1936 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1937 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1938 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1939 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1940 apic_write(APIC_LVT1, value);
1941}
1942
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001943void __cpuinit generic_processor_info(int apicid, int version)
1944{
1945 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001946
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001947 /*
1948 * Validate version
1949 */
1950 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001951 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001952 "fixing up to 0x10. (tell your hw vendor)\n",
1953 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001954 version = 0x10;
1955 }
1956 apic_version[apicid] = version;
1957
Mike Travis3b11ce72008-12-17 15:21:39 -08001958 if (num_processors >= nr_cpu_ids) {
1959 int max = nr_cpu_ids;
1960 int thiscpu = max + disabled_cpus;
1961
1962 pr_warning(
1963 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1964 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1965
1966 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001967 return;
1968 }
1969
1970 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001971 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001972
Mike Travisb2b815d2009-01-16 15:22:16 -08001973 if (version != apic_version[boot_cpu_physical_apicid])
1974 WARN_ONCE(1,
1975 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1976 apic_version[boot_cpu_physical_apicid], cpu, version);
1977
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001978 physid_set(apicid, phys_cpu_present_map);
1979 if (apicid == boot_cpu_physical_apicid) {
1980 /*
1981 * x86_bios_cpu_apicid is required to have processors listed
1982 * in same order as logical cpu numbers. Hence the first
1983 * entry is BSP, and so on.
1984 */
1985 cpu = 0;
1986 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001987 if (apicid > max_physical_apicid)
1988 max_physical_apicid = apicid;
1989
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001990#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001991 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1992 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001993#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001994
Mike Travis1de88cd2008-12-16 17:34:02 -08001995 set_cpu_possible(cpu, true);
1996 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001997}
1998
Suresh Siddha0c81c742008-07-10 11:16:48 -07001999int hard_smp_processor_id(void)
2000{
2001 return read_apic_id();
2002}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002003
2004void default_init_apic_ldr(void)
2005{
2006 unsigned long val;
2007
2008 apic_write(APIC_DFR, APIC_DFR_VALUE);
2009 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2010 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2011 apic_write(APIC_LDR, val);
2012}
2013
2014#ifdef CONFIG_X86_32
2015int default_apicid_to_node(int logical_apicid)
2016{
2017#ifdef CONFIG_SMP
2018 return apicid_2_node[hard_smp_processor_id()];
2019#else
2020 return 0;
2021#endif
2022}
Yinghai Lu34919982008-08-24 02:01:48 -07002023#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07002024
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002025/*
2026 * Power management
2027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028#ifdef CONFIG_PM
2029
2030static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002031 /*
2032 * 'active' is true if the local APIC was enabled by us and
2033 * not the BIOS; this signifies that we are also responsible
2034 * for disabling it before entering apm/acpi suspend
2035 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 int active;
2037 /* r/w apic fields */
2038 unsigned int apic_id;
2039 unsigned int apic_taskpri;
2040 unsigned int apic_ldr;
2041 unsigned int apic_dfr;
2042 unsigned int apic_spiv;
2043 unsigned int apic_lvtt;
2044 unsigned int apic_lvtpc;
2045 unsigned int apic_lvt0;
2046 unsigned int apic_lvt1;
2047 unsigned int apic_lvterr;
2048 unsigned int apic_tmict;
2049 unsigned int apic_tdcr;
2050 unsigned int apic_thmr;
2051} apic_pm_state;
2052
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002053static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054{
2055 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002056 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
2058 if (!apic_pm_state.active)
2059 return 0;
2060
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002061 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002062
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002063 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2065 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2066 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2067 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2068 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002069 if (maxlvt >= 4)
2070 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2072 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2073 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2074 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2075 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002076#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002077 if (maxlvt >= 5)
2078 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2079#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002080
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002081 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002083
Fenghua Yub24696b2009-03-27 14:22:44 -07002084 if (intr_remapping_enabled)
2085 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002086
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 local_irq_restore(flags);
2088 return 0;
2089}
2090
2091static int lapic_resume(struct sys_device *dev)
2092{
2093 unsigned int l, h;
2094 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002095 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002096 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002097 struct IO_APIC_route_entry **ioapic_entries = NULL;
2098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 if (!apic_pm_state.active)
2100 return 0;
2101
Fenghua Yub24696b2009-03-27 14:22:44 -07002102 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002103 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002104 ioapic_entries = alloc_ioapic_entries();
2105 if (!ioapic_entries) {
2106 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002107 ret = -ENOMEM;
2108 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002109 }
2110
2111 ret = save_IO_APIC_setup(ioapic_entries);
2112 if (ret) {
2113 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2114 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002115 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002116 }
2117
2118 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002119 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002120 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002121
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002122 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002123 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002124 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002125 /*
2126 * Make sure the APICBASE points to the right address
2127 *
2128 * FIXME! This will be wrong if we ever support suspend on
2129 * SMP! We'll need to do this as part of the CPU restore!
2130 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002131 rdmsr(MSR_IA32_APICBASE, l, h);
2132 l &= ~MSR_IA32_APICBASE_BASE;
2133 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2134 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002135 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002136
Fenghua Yub24696b2009-03-27 14:22:44 -07002137 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2139 apic_write(APIC_ID, apic_pm_state.apic_id);
2140 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2141 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2142 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2143 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2144 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2145 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002146#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002147 if (maxlvt >= 5)
2148 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2149#endif
2150 if (maxlvt >= 4)
2151 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2153 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2154 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2155 apic_write(APIC_ESR, 0);
2156 apic_read(APIC_ESR);
2157 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2158 apic_write(APIC_ESR, 0);
2159 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002160
Weidong Han9a2755c2009-04-17 16:42:16 +08002161 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002162 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002163 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002164 restore_IO_APIC_setup(ioapic_entries);
2165 free_ioapic_entries(ioapic_entries);
2166 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002167restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002169
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002170 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171}
2172
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002173/*
2174 * This device has no shutdown method - fully functioning local APICs
2175 * are needed on every CPU up until machine_halt/restart/poweroff.
2176 */
2177
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002179 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 .resume = lapic_resume,
2181 .suspend = lapic_suspend,
2182};
2183
2184static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002185 .id = 0,
2186 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187};
2188
Ashok Raje6982c62005-06-25 14:54:58 -07002189static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190{
2191 apic_pm_state.active = 1;
2192}
2193
2194static int __init init_lapic_sysfs(void)
2195{
2196 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002197
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198 if (!cpu_has_apic)
2199 return 0;
2200 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002201
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 error = sysdev_class_register(&lapic_sysclass);
2203 if (!error)
2204 error = sysdev_register(&device_lapic);
2205 return error;
2206}
Fenghua Yub24696b2009-03-27 14:22:44 -07002207
2208/* local apic needs to resume before other devices access its registers. */
2209core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
2211#else /* CONFIG_PM */
2212
2213static void apic_pm_activate(void) { }
2214
2215#endif /* CONFIG_PM */
2216
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002217#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002218
2219static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220{
2221 int i, clusters, zeros;
2222 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002223 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2225
Mike Travis23ca4bb2008-05-12 21:21:12 +02002226 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002227 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
Mike Travis168ef542008-12-16 17:34:01 -08002229 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002230 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002231 if (bios_cpu_apicid) {
2232 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302233 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002234 if (cpu_present(i))
2235 id = per_cpu(x86_bios_cpu_apicid, i);
2236 else
2237 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302238 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002239 break;
2240
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 if (id != BAD_APICID)
2242 __set_bit(APIC_CLUSTERID(id), clustermap);
2243 }
2244
2245 /* Problem: Partially populated chassis may not have CPUs in some of
2246 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002247 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2248 * Since clusters are allocated sequentially, count zeros only if
2249 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 */
2251 clusters = 0;
2252 zeros = 0;
2253 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2254 if (test_bit(i, clustermap)) {
2255 clusters += 1 + zeros;
2256 zeros = 0;
2257 } else
2258 ++zeros;
2259 }
2260
Yinghai Lue0e42142009-04-26 23:39:38 -07002261 return clusters;
2262}
2263
2264static int __cpuinitdata multi_checked;
2265static int __cpuinitdata multi;
2266
2267static int __cpuinit set_multi(const struct dmi_system_id *d)
2268{
2269 if (multi)
2270 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002271 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002272 multi = 1;
2273 return 0;
2274}
2275
2276static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2277 {
2278 .callback = set_multi,
2279 .ident = "IBM System Summit2",
2280 .matches = {
2281 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2282 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2283 },
2284 },
2285 {}
2286};
2287
2288static void __cpuinit dmi_check_multi(void)
2289{
2290 if (multi_checked)
2291 return;
2292
2293 dmi_check_system(multi_dmi_table);
2294 multi_checked = 1;
2295}
2296
2297/*
2298 * apic_is_clustered_box() -- Check if we can expect good TSC
2299 *
2300 * Thus far, the major user of this is IBM's Summit2 series:
2301 * Clustered boxes may have unsynced TSC problems if they are
2302 * multi-chassis.
2303 * Use DMI to check them
2304 */
2305__cpuinit int apic_is_clustered_box(void)
2306{
2307 dmi_check_multi();
2308 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002309 return 1;
2310
Yinghai Lue0e42142009-04-26 23:39:38 -07002311 if (!is_vsmp_box())
2312 return 0;
2313
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002315 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2316 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002318 if (apic_cluster_num() > 1)
2319 return 1;
2320
2321 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002323#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
2325/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002326 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002328static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002329{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002331 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002332 return 0;
2333}
2334early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002336/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002337static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002338{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002339 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002340}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002341early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002343static int __init parse_lapic_timer_c2_ok(char *arg)
2344{
2345 local_apic_timer_c2_ok = 1;
2346 return 0;
2347}
2348early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2349
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002350static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002351{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002353 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002354}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002355early_param("noapictimer", parse_disable_apic_timer);
2356
2357static int __init parse_nolapic_timer(char *arg)
2358{
2359 disable_apic_timer = 1;
2360 return 0;
2361}
2362early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002363
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002364static int __init apic_set_verbosity(char *arg)
2365{
2366 if (!arg) {
2367#ifdef CONFIG_X86_64
2368 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002369 return 0;
2370#endif
2371 return -EINVAL;
2372 }
2373
2374 if (strcmp("debug", arg) == 0)
2375 apic_verbosity = APIC_DEBUG;
2376 else if (strcmp("verbose", arg) == 0)
2377 apic_verbosity = APIC_VERBOSE;
2378 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002379 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002380 " use apic=verbose or apic=debug\n", arg);
2381 return -EINVAL;
2382 }
2383
2384 return 0;
2385}
2386early_param("apic", apic_set_verbosity);
2387
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002388static int __init lapic_insert_resource(void)
2389{
2390 if (!apic_phys)
2391 return -1;
2392
2393 /* Put local APIC into the resource map. */
2394 lapic_resource.start = apic_phys;
2395 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2396 insert_resource(&iomem_resource, &lapic_resource);
2397
2398 return 0;
2399}
2400
2401/*
2402 * need call insert after e820_reserve_resources()
2403 * that is using request_resource
2404 */
2405late_initcall(lapic_insert_resource);