blob: e364af70e6cf5cc255a9be51ca569d7cb911dbf0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
4 * Copyright (C) 2001 Ralf Baechle
5 *
6 * This program is free software; you can distribute it and/or modify it
7 * under the terms of the GNU General Public License (Version 2) as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
13 * for more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation, Inc.,
17 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
18 *
19 * Routines for generic manipulation of the interrupts found on the MIPS
20 * Malta board.
21 * The interrupt controller is located in the South Bridge a PIIX4 device
22 * with two internal 82C95 interrupt controllers.
23 */
24#include <linux/init.h>
25#include <linux/irq.h>
26#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/interrupt.h>
Dmitri Vorobiev54bf0382008-01-24 19:52:49 +030029#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel_stat.h>
Ahmed S. Darwish25b8ac32007-02-05 04:42:11 +020031#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/random.h>
33
Ralf Baechle39b8d522008-04-28 17:14:26 +010034#include <asm/traps.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/i8259.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000036#include <asm/irq_cpu.h>
Ralf Baechleba38cdf2006-10-15 09:17:43 +010037#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/mips-boards/malta.h>
39#include <asm/mips-boards/maltaint.h>
40#include <asm/mips-boards/piix4.h>
41#include <asm/gt64120.h>
42#include <asm/mips-boards/generic.h>
43#include <asm/mips-boards/msc01_pci.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000044#include <asm/msc01_ic.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010045#include <asm/gic.h>
46#include <asm/gcmpregs.h>
David Howellsb81947c2012-03-28 18:30:02 +010047#include <asm/setup.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010048
49int gcmp_present = -1;
50int gic_present;
51static unsigned long _msc01_biu_base;
52static unsigned long _gcmp_base;
53static unsigned int ipi_map[NR_CPUS];
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Ralf Baechlea963dc72010-02-27 12:53:32 +010055static DEFINE_RAW_SPINLOCK(mips_irq_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57static inline int mips_pcibios_iack(void)
58{
59 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61 /*
62 * Determine highest priority pending interrupt by performing
63 * a PCI Interrupt Acknowledge cycle.
64 */
Chris Dearmanb72c0522007-04-27 15:58:41 +010065 switch (mips_revision_sconid) {
66 case MIPS_REVISION_SCON_SOCIT:
67 case MIPS_REVISION_SCON_ROCIT:
68 case MIPS_REVISION_SCON_SOCITSC:
69 case MIPS_REVISION_SCON_SOCITSCP:
Dmitri Vorobievaf825582008-01-24 19:52:45 +030070 MSC_READ(MSC01_PCI_IACK, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 irq &= 0xff;
72 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +010073 case MIPS_REVISION_SCON_GT64120:
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 irq = GT_READ(GT_PCI0_IACK_OFS);
75 irq &= 0xff;
76 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +010077 case MIPS_REVISION_SCON_BONITO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 /* The following will generate a PCI IACK cycle on the
79 * Bonito controller. It's a little bit kludgy, but it
80 * was the easiest way to implement it in hardware at
81 * the given time.
82 */
83 BONITO_PCIMAP_CFG = 0x20000;
84
85 /* Flush Bonito register block */
Ralf Baechle6be63bb2011-03-29 11:48:22 +020086 (void) BONITO_PCIMAP_CFG;
Ralf Baechle70342282013-01-22 12:59:30 +010087 iob(); /* sync */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Chris Dearmanaccfd352009-07-10 01:53:54 -070089 irq = __raw_readl((u32 *)_pcictrl_bonito_pcicfg);
Ralf Baechle70342282013-01-22 12:59:30 +010090 iob(); /* sync */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 irq &= 0xff;
92 BONITO_PCIMAP_CFG = 0;
93 break;
94 default:
Dmitri Vorobiev8216d342008-01-24 19:52:42 +030095 printk(KERN_WARNING "Unknown system controller.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 return -1;
97 }
98 return irq;
99}
100
Ralf Baechlee01402b2005-07-14 15:57:16 +0000101static inline int get_int(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102{
103 unsigned long flags;
Ralf Baechlee01402b2005-07-14 15:57:16 +0000104 int irq;
Ralf Baechlea963dc72010-02-27 12:53:32 +0100105 raw_spin_lock_irqsave(&mips_irq_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Ralf Baechlee01402b2005-07-14 15:57:16 +0000107 irq = mips_pcibios_iack();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109 /*
Ralf Baechle479a0e32005-08-16 15:44:06 +0000110 * The only way we can decide if an interrupt is spurious
111 * is by checking the 8259 registers. This needs a spinlock
112 * on an SMP system, so leave it up to the generic code...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Ralf Baechlea963dc72010-02-27 12:53:32 +0100115 raw_spin_unlock_irqrestore(&mips_irq_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Ralf Baechlee01402b2005-07-14 15:57:16 +0000117 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118}
119
Ralf Baechle937a8012006-10-07 19:44:33 +0100120static void malta_hw0_irqdispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 int irq;
123
Ralf Baechlee01402b2005-07-14 15:57:16 +0000124 irq = get_int();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100125 if (irq < 0) {
Dmitri Vorobievcd80d542008-01-24 19:52:54 +0300126 /* interrupt has already been cleared */
127 return;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100128 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Ralf Baechle937a8012006-10-07 19:44:33 +0100130 do_IRQ(MALTA_INT_BASE + irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131}
132
Ralf Baechle39b8d522008-04-28 17:14:26 +0100133static void malta_ipi_irqdispatch(void)
134{
135 int irq;
136
137 irq = gic_get_int();
138 if (irq < 0)
Ralf Baechle70342282013-01-22 12:59:30 +0100139 return; /* interrupt has already been cleared */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100140
141 do_IRQ(MIPS_GIC_IRQ_BASE + irq);
142}
143
Ralf Baechle937a8012006-10-07 19:44:33 +0100144static void corehi_irqdispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
Ralf Baechle937a8012006-10-07 19:44:33 +0100146 unsigned int intedge, intsteer, pcicmd, pcibadaddr;
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300147 unsigned int pcimstat, intisr, inten, intpol;
Ralf Baechle21a151d2007-10-11 23:46:15 +0100148 unsigned int intrcause, datalo, datahi;
Ralf Baechleba38cdf2006-10-15 09:17:43 +0100149 struct pt_regs *regs = get_irq_regs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Dmitri Vorobiev8216d342008-01-24 19:52:42 +0300151 printk(KERN_EMERG "CoreHI interrupt, shouldn't happen, we die here!\n");
Ralf Baechle70342282013-01-22 12:59:30 +0100152 printk(KERN_EMERG "epc : %08lx\nStatus: %08lx\n"
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300153 "Cause : %08lx\nbadVaddr : %08lx\n",
154 regs->cp0_epc, regs->cp0_status,
155 regs->cp0_cause, regs->cp0_badvaddr);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000156
157 /* Read all the registers and then print them as there is a
158 problem with interspersed printk's upsetting the Bonito controller.
159 Do it for the others too.
160 */
161
Chris Dearmanb72c0522007-04-27 15:58:41 +0100162 switch (mips_revision_sconid) {
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300163 case MIPS_REVISION_SCON_SOCIT:
Chris Dearmanb72c0522007-04-27 15:58:41 +0100164 case MIPS_REVISION_SCON_ROCIT:
165 case MIPS_REVISION_SCON_SOCITSC:
166 case MIPS_REVISION_SCON_SOCITSCP:
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300167 ll_msc_irq();
168 break;
169 case MIPS_REVISION_SCON_GT64120:
170 intrcause = GT_READ(GT_INTRCAUSE_OFS);
171 datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
172 datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
Dmitri Vorobiev8216d342008-01-24 19:52:42 +0300173 printk(KERN_EMERG "GT_INTRCAUSE = %08x\n", intrcause);
174 printk(KERN_EMERG "GT_CPUERR_ADDR = %02x%08x\n",
175 datahi, datalo);
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300176 break;
177 case MIPS_REVISION_SCON_BONITO:
178 pcibadaddr = BONITO_PCIBADADDR;
179 pcimstat = BONITO_PCIMSTAT;
180 intisr = BONITO_INTISR;
181 inten = BONITO_INTEN;
182 intpol = BONITO_INTPOL;
183 intedge = BONITO_INTEDGE;
184 intsteer = BONITO_INTSTEER;
185 pcicmd = BONITO_PCICMD;
Dmitri Vorobiev8216d342008-01-24 19:52:42 +0300186 printk(KERN_EMERG "BONITO_INTISR = %08x\n", intisr);
187 printk(KERN_EMERG "BONITO_INTEN = %08x\n", inten);
188 printk(KERN_EMERG "BONITO_INTPOL = %08x\n", intpol);
189 printk(KERN_EMERG "BONITO_INTEDGE = %08x\n", intedge);
190 printk(KERN_EMERG "BONITO_INTSTEER = %08x\n", intsteer);
191 printk(KERN_EMERG "BONITO_PCICMD = %08x\n", pcicmd);
192 printk(KERN_EMERG "BONITO_PCIBADADDR = %08x\n", pcibadaddr);
193 printk(KERN_EMERG "BONITO_PCIMSTAT = %08x\n", pcimstat);
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300194 break;
195 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300197 die("CoreHi interrupt", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100200static inline int clz(unsigned long x)
201{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100202 __asm__(
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100203 " .set push \n"
204 " .set mips32 \n"
205 " clz %0, %1 \n"
206 " .set pop \n"
207 : "=r" (x)
208 : "r" (x));
209
210 return x;
211}
212
213/*
214 * Version of ffs that only looks at bits 12..15.
215 */
216static inline unsigned int irq_ffs(unsigned int pending)
217{
218#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
219 return -clz(pending) + 31 - CAUSEB_IP;
220#else
221 unsigned int a0 = 7;
222 unsigned int t0;
223
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100224 t0 = pending & 0xf000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100225 t0 = t0 < 1;
226 t0 = t0 << 2;
227 a0 = a0 - t0;
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100228 pending = pending << t0;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100229
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100230 t0 = pending & 0xc000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100231 t0 = t0 < 1;
232 t0 = t0 << 1;
233 a0 = a0 - t0;
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100234 pending = pending << t0;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100235
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100236 t0 = pending & 0x8000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100237 t0 = t0 < 1;
Dmitri Vorobievae9cef02008-01-24 19:52:52 +0300238 /* t0 = t0 << 2; */
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100239 a0 = a0 - t0;
Dmitri Vorobievae9cef02008-01-24 19:52:52 +0300240 /* pending = pending << t0; */
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100241
242 return a0;
243#endif
244}
245
246/*
247 * IRQs on the Malta board look basically (barring software IRQs which we
248 * don't use at all and all external interrupt sources are combined together
249 * on hardware interrupt 0 (MIPS IRQ 2)) like:
250 *
251 * MIPS IRQ Source
Ralf Baechle70342282013-01-22 12:59:30 +0100252 * -------- ------
253 * 0 Software (ignored)
254 * 1 Software (ignored)
255 * 2 Combined hardware interrupt (hw0)
256 * 3 Hardware (ignored)
257 * 4 Hardware (ignored)
258 * 5 Hardware (ignored)
259 * 6 Hardware (ignored)
260 * 7 R4k timer (what we use)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100261 *
262 * We handle the IRQ according to _our_ priority which is:
263 *
Ralf Baechle70342282013-01-22 12:59:30 +0100264 * Highest ---- R4k Timer
265 * Lowest ---- Combined hardware interrupt
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100266 *
267 * then we just return, if multiple IRQs are pending then we will just take
268 * another exception, big deal.
269 */
270
Ralf Baechle937a8012006-10-07 19:44:33 +0100271asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100272{
273 unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
274 int irq;
275
Ralf Baechlee376fdf2012-09-17 01:23:21 +0200276 if (unlikely(!pending)) {
277 spurious_interrupt();
278 return;
279 }
280
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100281 irq = irq_ffs(pending);
282
283 if (irq == MIPSCPU_INT_I8259A)
Ralf Baechle937a8012006-10-07 19:44:33 +0100284 malta_hw0_irqdispatch();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100285 else if (gic_present && ((1 << irq) & ipi_map[smp_processor_id()]))
286 malta_ipi_irqdispatch();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100287 else
Ralf Baechlee376fdf2012-09-17 01:23:21 +0200288 do_IRQ(MIPS_CPU_IRQ_BASE + irq);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100289}
290
Ralf Baechle39b8d522008-04-28 17:14:26 +0100291#ifdef CONFIG_MIPS_MT_SMP
292
293
294#define GIC_MIPS_CPU_IPI_RESCHED_IRQ 3
295#define GIC_MIPS_CPU_IPI_CALL_IRQ 4
296
297#define MIPS_CPU_IPI_RESCHED_IRQ 0 /* SW int 0 for resched */
298#define C_RESCHED C_SW0
299#define MIPS_CPU_IPI_CALL_IRQ 1 /* SW int 1 for resched */
300#define C_CALL C_SW1
301static int cpu_ipi_resched_irq, cpu_ipi_call_irq;
302
303static void ipi_resched_dispatch(void)
304{
305 do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
306}
307
308static void ipi_call_dispatch(void)
309{
310 do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
311}
312
313static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
314{
Peter Zijlstra184748c2011-04-05 17:23:39 +0200315 scheduler_ipi();
316
Ralf Baechle39b8d522008-04-28 17:14:26 +0100317 return IRQ_HANDLED;
318}
319
320static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
321{
322 smp_call_function_interrupt();
323
324 return IRQ_HANDLED;
325}
326
327static struct irqaction irq_resched = {
328 .handler = ipi_resched_interrupt,
Yong Zhang8b5690f2011-11-22 14:38:03 +0000329 .flags = IRQF_PERCPU,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100330 .name = "IPI_resched"
331};
332
333static struct irqaction irq_call = {
334 .handler = ipi_call_interrupt,
Yong Zhang8b5690f2011-11-22 14:38:03 +0000335 .flags = IRQF_PERCPU,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100336 .name = "IPI_call"
337};
Raghu Gandham008ee962009-07-08 17:00:44 -0700338#endif /* CONFIG_MIPS_MT_SMP */
Tim Andersona214cef2009-06-17 16:22:25 -0700339
340static int gic_resched_int_base;
341static int gic_call_int_base;
342#define GIC_RESCHED_INT(cpu) (gic_resched_int_base+(cpu))
343#define GIC_CALL_INT(cpu) (gic_call_int_base+(cpu))
Tim Anderson03650702009-06-17 16:22:53 -0700344
345unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
346{
347 return GIC_CALL_INT(cpu);
348}
349
350unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
351{
352 return GIC_RESCHED_INT(cpu);
353}
Ralf Baechle39b8d522008-04-28 17:14:26 +0100354
Ralf Baechlee01402b2005-07-14 15:57:16 +0000355static struct irqaction i8259irq = {
356 .handler = no_action,
Wu Zhangjin5a4a4ad2011-07-23 12:41:24 +0000357 .name = "XT-PIC cascade",
358 .flags = IRQF_NO_THREAD,
Ralf Baechlee01402b2005-07-14 15:57:16 +0000359};
360
361static struct irqaction corehi_irqaction = {
362 .handler = no_action,
Wu Zhangjin5a4a4ad2011-07-23 12:41:24 +0000363 .name = "CoreHi",
364 .flags = IRQF_NO_THREAD,
Ralf Baechlee01402b2005-07-14 15:57:16 +0000365};
366
Dmitri Vorobievb57c1912008-04-01 02:03:25 +0400367static msc_irqmap_t __initdata msc_irqmap[] = {
Ralf Baechlee01402b2005-07-14 15:57:16 +0000368 {MSC01C_INT_TMR, MSC01_IRQ_EDGE, 0},
369 {MSC01C_INT_PCI, MSC01_IRQ_LEVEL, 0},
370};
Dmitri Vorobievb57c1912008-04-01 02:03:25 +0400371static int __initdata msc_nr_irqs = ARRAY_SIZE(msc_irqmap);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000372
Dmitri Vorobievb57c1912008-04-01 02:03:25 +0400373static msc_irqmap_t __initdata msc_eicirqmap[] = {
Ralf Baechlee01402b2005-07-14 15:57:16 +0000374 {MSC01E_INT_SW0, MSC01_IRQ_LEVEL, 0},
375 {MSC01E_INT_SW1, MSC01_IRQ_LEVEL, 0},
376 {MSC01E_INT_I8259A, MSC01_IRQ_LEVEL, 0},
377 {MSC01E_INT_SMI, MSC01_IRQ_LEVEL, 0},
378 {MSC01E_INT_COREHI, MSC01_IRQ_LEVEL, 0},
379 {MSC01E_INT_CORELO, MSC01_IRQ_LEVEL, 0},
380 {MSC01E_INT_TMR, MSC01_IRQ_EDGE, 0},
381 {MSC01E_INT_PCI, MSC01_IRQ_LEVEL, 0},
382 {MSC01E_INT_PERFCTR, MSC01_IRQ_LEVEL, 0},
383 {MSC01E_INT_CPUCTR, MSC01_IRQ_LEVEL, 0}
384};
Ralf Baechle39b8d522008-04-28 17:14:26 +0100385
Dmitri Vorobievb57c1912008-04-01 02:03:25 +0400386static int __initdata msc_nr_eicirqs = ARRAY_SIZE(msc_eicirqmap);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000387
Ralf Baechle39b8d522008-04-28 17:14:26 +0100388/*
389 * This GIC specific tabular array defines the association between External
390 * Interrupts and CPUs/Core Interrupts. The nature of the External
391 * Interrupts is also defined here - polarity/trigger.
392 */
Chris Dearman7098f742009-07-10 01:54:09 -0700393
394#define GIC_CPU_NMI GIC_MAP_TO_NMI_MSK
Ralf Baechle863cb9b2010-09-17 17:07:48 +0100395#define X GIC_UNUSED
396
Tim Andersona214cef2009-06-17 16:22:25 -0700397static struct gic_intr_map gic_intr_map[GIC_NUM_INTRS] = {
Chris Dearman7098f742009-07-10 01:54:09 -0700398 { X, X, X, X, 0 },
Ralf Baechle70342282013-01-22 12:59:30 +0100399 { X, X, X, X, 0 },
Chris Dearman7098f742009-07-10 01:54:09 -0700400 { X, X, X, X, 0 },
401 { 0, GIC_CPU_INT0, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
402 { 0, GIC_CPU_INT1, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
403 { 0, GIC_CPU_INT2, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
404 { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
405 { 0, GIC_CPU_INT4, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
406 { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
407 { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
408 { X, X, X, X, 0 },
409 { X, X, X, X, 0 },
410 { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
411 { 0, GIC_CPU_NMI, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
412 { 0, GIC_CPU_NMI, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
Ralf Baechle70342282013-01-22 12:59:30 +0100413 { X, X, X, X, 0 },
Chris Dearman7098f742009-07-10 01:54:09 -0700414 /* The remainder of this table is initialised by fill_ipi_map */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100415};
Ralf Baechle863cb9b2010-09-17 17:07:48 +0100416#undef X
Ralf Baechle39b8d522008-04-28 17:14:26 +0100417
418/*
419 * GCMP needs to be detected before any SMP initialisation
420 */
Tim Anderson47b178b2009-06-17 16:25:18 -0700421int __init gcmp_probe(unsigned long addr, unsigned long size)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100422{
Jaidev Patwardhan05cf2072009-07-10 01:54:25 -0700423 if (mips_revision_sconid != MIPS_REVISION_SCON_ROCIT) {
424 gcmp_present = 0;
425 return gcmp_present;
426 }
427
Ralf Baechle39b8d522008-04-28 17:14:26 +0100428 if (gcmp_present >= 0)
429 return gcmp_present;
430
431 _gcmp_base = (unsigned long) ioremap_nocache(GCMP_BASE_ADDR, GCMP_ADDRSPACE_SZ);
432 _msc01_biu_base = (unsigned long) ioremap_nocache(MSC01_BIU_REG_BASE, MSC01_BIU_ADDRSPACE_SZ);
433 gcmp_present = (GCMPGCB(GCMPB) & GCMP_GCB_GCMPB_GCMPBASE_MSK) == GCMP_BASE_ADDR;
434
435 if (gcmp_present)
Chris Dearman7098f742009-07-10 01:54:09 -0700436 pr_debug("GCMP present\n");
Ralf Baechle39b8d522008-04-28 17:14:26 +0100437 return gcmp_present;
438}
439
Chris Dearman7098f742009-07-10 01:54:09 -0700440/* Return the number of IOCU's present */
441int __init gcmp_niocu(void)
442{
443 return gcmp_present ?
444 (GCMPGCB(GC) & GCMP_GCB_GC_NUMIOCU_MSK) >> GCMP_GCB_GC_NUMIOCU_SHF :
445 0;
446}
447
448/* Set GCMP region attributes */
449void __init gcmp_setregion(int region, unsigned long base,
450 unsigned long mask, int type)
451{
452 GCMPGCBn(CMxBASE, region) = base;
453 GCMPGCBn(CMxMASK, region) = mask | type;
454}
455
Dmitri Vorobiev7afed6a2008-06-18 10:18:21 +0300456#if defined(CONFIG_MIPS_MT_SMP)
Tim Andersona214cef2009-06-17 16:22:25 -0700457static void __init fill_ipi_map1(int baseintr, int cpu, int cpupin)
458{
459 int intr = baseintr + cpu;
Tim Andersona214cef2009-06-17 16:22:25 -0700460 gic_intr_map[intr].cpunum = cpu;
461 gic_intr_map[intr].pin = cpupin;
462 gic_intr_map[intr].polarity = GIC_POL_POS;
463 gic_intr_map[intr].trigtype = GIC_TRIG_EDGE;
Chris Dearman7098f742009-07-10 01:54:09 -0700464 gic_intr_map[intr].flags = GIC_FLAG_IPI;
Tim Andersona214cef2009-06-17 16:22:25 -0700465 ipi_map[cpu] |= (1 << (cpupin + 2));
466}
467
Dmitri Vorobiev7afed6a2008-06-18 10:18:21 +0300468static void __init fill_ipi_map(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100469{
Tim Andersona214cef2009-06-17 16:22:25 -0700470 int cpu;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100471
Tim Andersona214cef2009-06-17 16:22:25 -0700472 for (cpu = 0; cpu < NR_CPUS; cpu++) {
473 fill_ipi_map1(gic_resched_int_base, cpu, GIC_CPU_INT1);
474 fill_ipi_map1(gic_call_int_base, cpu, GIC_CPU_INT2);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100475 }
476}
Dmitri Vorobiev7afed6a2008-06-18 10:18:21 +0300477#endif
Ralf Baechle39b8d522008-04-28 17:14:26 +0100478
Chris Dearman7098f742009-07-10 01:54:09 -0700479void __init arch_init_ipiirq(int irq, struct irqaction *action)
480{
481 setup_irq(irq, action);
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200482 irq_set_handler(irq, handle_percpu_irq);
Chris Dearman7098f742009-07-10 01:54:09 -0700483}
484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485void __init arch_init_irq(void)
486{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 init_i8259_irqs();
Ralf Baechlee01402b2005-07-14 15:57:16 +0000488
489 if (!cpu_has_veic)
Atsushi Nemoto97dcb822007-01-08 02:14:29 +0900490 mips_cpu_irq_init();
Ralf Baechlee01402b2005-07-14 15:57:16 +0000491
Ralf Baechle39b8d522008-04-28 17:14:26 +0100492 if (gcmp_present) {
493 GCMPGCB(GICBA) = GIC_BASE_ADDR | GCMP_GCB_GICBA_EN_MSK;
494 gic_present = 1;
495 } else {
Jaidev Patwardhan05cf2072009-07-10 01:54:25 -0700496 if (mips_revision_sconid == MIPS_REVISION_SCON_ROCIT) {
497 _msc01_biu_base = (unsigned long)
498 ioremap_nocache(MSC01_BIU_REG_BASE,
499 MSC01_BIU_ADDRSPACE_SZ);
500 gic_present = (REG(_msc01_biu_base, MSC01_SC_CFG) &
501 MSC01_SC_CFG_GICPRES_MSK) >>
502 MSC01_SC_CFG_GICPRES_SHF;
503 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100504 }
505 if (gic_present)
Chris Dearman7098f742009-07-10 01:54:09 -0700506 pr_debug("GIC present\n");
Ralf Baechle39b8d522008-04-28 17:14:26 +0100507
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300508 switch (mips_revision_sconid) {
509 case MIPS_REVISION_SCON_SOCIT:
510 case MIPS_REVISION_SCON_ROCIT:
Ralf Baechlee01402b2005-07-14 15:57:16 +0000511 if (cpu_has_veic)
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300512 init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
513 MSC01E_INT_BASE, msc_eicirqmap,
514 msc_nr_eicirqs);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000515 else
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300516 init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
517 MSC01C_INT_BASE, msc_irqmap,
518 msc_nr_irqs);
Chris Dearmand725cf32007-05-08 14:05:39 +0100519 break;
520
Dmitri Vorobievaf825582008-01-24 19:52:45 +0300521 case MIPS_REVISION_SCON_SOCITSC:
522 case MIPS_REVISION_SCON_SOCITSCP:
Chris Dearmand725cf32007-05-08 14:05:39 +0100523 if (cpu_has_veic)
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300524 init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
525 MSC01E_INT_BASE, msc_eicirqmap,
526 msc_nr_eicirqs);
Chris Dearmand725cf32007-05-08 14:05:39 +0100527 else
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300528 init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
529 MSC01C_INT_BASE, msc_irqmap,
530 msc_nr_irqs);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000531 }
532
533 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100534 set_vi_handler(MSC01E_INT_I8259A, malta_hw0_irqdispatch);
535 set_vi_handler(MSC01E_INT_COREHI, corehi_irqdispatch);
536 setup_irq(MSC01E_INT_BASE+MSC01E_INT_I8259A, &i8259irq);
537 setup_irq(MSC01E_INT_BASE+MSC01E_INT_COREHI, &corehi_irqaction);
Dmitri Vorobiev52b3fc02008-01-24 19:52:51 +0300538 } else if (cpu_has_vint) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100539 set_vi_handler(MIPSCPU_INT_I8259A, malta_hw0_irqdispatch);
540 set_vi_handler(MIPSCPU_INT_COREHI, corehi_irqdispatch);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100541#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100542 setup_irq_smtc(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq,
Ralf Baechle41c594a2006-04-05 09:45:45 +0100543 (0x100 << MIPSCPU_INT_I8259A));
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100544 setup_irq_smtc(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
Ralf Baechle41c594a2006-04-05 09:45:45 +0100545 &corehi_irqaction, (0x100 << MIPSCPU_INT_COREHI));
Kevin D. Kissellc3a005f2007-07-27 18:45:25 +0100546 /*
547 * Temporary hack to ensure that the subsidiary device
548 * interrupts coing in via the i8259A, but associated
549 * with low IRQ numbers, will restore the Status.IM
550 * value associated with the i8259A.
551 */
552 {
553 int i;
554
555 for (i = 0; i < 16; i++)
556 irq_hwmask[i] = (0x100 << MIPSCPU_INT_I8259A);
557 }
Ralf Baechle41c594a2006-04-05 09:45:45 +0100558#else /* Not SMTC */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100559 setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq);
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300560 setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
561 &corehi_irqaction);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100562#endif /* CONFIG_MIPS_MT_SMTC */
Dmitri Vorobiev52b3fc02008-01-24 19:52:51 +0300563 } else {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100564 setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq);
Dmitri Vorobievf8071492008-01-24 19:52:47 +0300565 setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
566 &corehi_irqaction);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000567 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100568
Ralf Baechle39b8d522008-04-28 17:14:26 +0100569 if (gic_present) {
570 /* FIXME */
571 int i;
Chris Dearman7098f742009-07-10 01:54:09 -0700572#if defined(CONFIG_MIPS_MT_SMP)
Tim Andersona214cef2009-06-17 16:22:25 -0700573 gic_call_int_base = GIC_NUM_INTRS - NR_CPUS;
574 gic_resched_int_base = gic_call_int_base - NR_CPUS;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100575 fill_ipi_map();
Chris Dearman7098f742009-07-10 01:54:09 -0700576#endif
577 gic_init(GIC_BASE_ADDR, GIC_ADDRSPACE_SZ, gic_intr_map,
578 ARRAY_SIZE(gic_intr_map), MIPS_GIC_IRQ_BASE);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100579 if (!gcmp_present) {
580 /* Enable the GIC */
581 i = REG(_msc01_biu_base, MSC01_SC_CFG);
582 REG(_msc01_biu_base, MSC01_SC_CFG) =
583 (i | (0x1 << MSC01_SC_CFG_GICENA_SHF));
584 pr_debug("GIC Enabled\n");
585 }
Chris Dearman7098f742009-07-10 01:54:09 -0700586#if defined(CONFIG_MIPS_MT_SMP)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100587 /* set up ipi interrupts */
588 if (cpu_has_vint) {
589 set_vi_handler(MIPSCPU_INT_IPI0, malta_ipi_irqdispatch);
590 set_vi_handler(MIPSCPU_INT_IPI1, malta_ipi_irqdispatch);
591 }
592 /* Argh.. this really needs sorting out.. */
593 printk("CPU%d: status register was %08x\n", smp_processor_id(), read_c0_status());
594 write_c0_status(read_c0_status() | STATUSF_IP3 | STATUSF_IP4);
595 printk("CPU%d: status register now %08x\n", smp_processor_id(), read_c0_status());
596 write_c0_status(0x1100dc00);
597 printk("CPU%d: status register frc %08x\n", smp_processor_id(), read_c0_status());
Tim Andersona214cef2009-06-17 16:22:25 -0700598 for (i = 0; i < NR_CPUS; i++) {
Chris Dearman7098f742009-07-10 01:54:09 -0700599 arch_init_ipiirq(MIPS_GIC_IRQ_BASE +
600 GIC_RESCHED_INT(i), &irq_resched);
601 arch_init_ipiirq(MIPS_GIC_IRQ_BASE +
602 GIC_CALL_INT(i), &irq_call);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100603 }
Chris Dearman7098f742009-07-10 01:54:09 -0700604#endif
Ralf Baechle39b8d522008-04-28 17:14:26 +0100605 } else {
Chris Dearman7098f742009-07-10 01:54:09 -0700606#if defined(CONFIG_MIPS_MT_SMP)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100607 /* set up ipi interrupts */
608 if (cpu_has_veic) {
609 set_vi_handler (MSC01E_INT_SW0, ipi_resched_dispatch);
610 set_vi_handler (MSC01E_INT_SW1, ipi_call_dispatch);
611 cpu_ipi_resched_irq = MSC01E_INT_SW0;
612 cpu_ipi_call_irq = MSC01E_INT_SW1;
613 } else {
614 if (cpu_has_vint) {
615 set_vi_handler (MIPS_CPU_IPI_RESCHED_IRQ, ipi_resched_dispatch);
616 set_vi_handler (MIPS_CPU_IPI_CALL_IRQ, ipi_call_dispatch);
617 }
618 cpu_ipi_resched_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ;
619 cpu_ipi_call_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ;
620 }
Chris Dearman7098f742009-07-10 01:54:09 -0700621 arch_init_ipiirq(cpu_ipi_resched_irq, &irq_resched);
622 arch_init_ipiirq(cpu_ipi_call_irq, &irq_call);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100623#endif
Chris Dearman7098f742009-07-10 01:54:09 -0700624 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100625}
626
627void malta_be_init(void)
628{
629 if (gcmp_present) {
630 /* Could change CM error mask register */
631 }
632}
633
634
635static char *tr[8] = {
636 "mem", "gcr", "gic", "mmio",
Ralf Baechle70342282013-01-22 12:59:30 +0100637 "0x04", "0x05", "0x06", "0x07"
Ralf Baechle39b8d522008-04-28 17:14:26 +0100638};
639
640static char *mcmd[32] = {
641 [0x00] = "0x00",
642 [0x01] = "Legacy Write",
643 [0x02] = "Legacy Read",
644 [0x03] = "0x03",
645 [0x04] = "0x04",
646 [0x05] = "0x05",
647 [0x06] = "0x06",
648 [0x07] = "0x07",
649 [0x08] = "Coherent Read Own",
650 [0x09] = "Coherent Read Share",
651 [0x0a] = "Coherent Read Discard",
652 [0x0b] = "Coherent Ready Share Always",
653 [0x0c] = "Coherent Upgrade",
654 [0x0d] = "Coherent Writeback",
655 [0x0e] = "0x0e",
656 [0x0f] = "0x0f",
657 [0x10] = "Coherent Copyback",
658 [0x11] = "Coherent Copyback Invalidate",
659 [0x12] = "Coherent Invalidate",
660 [0x13] = "Coherent Write Invalidate",
661 [0x14] = "Coherent Completion Sync",
662 [0x15] = "0x15",
663 [0x16] = "0x16",
664 [0x17] = "0x17",
665 [0x18] = "0x18",
666 [0x19] = "0x19",
667 [0x1a] = "0x1a",
668 [0x1b] = "0x1b",
669 [0x1c] = "0x1c",
670 [0x1d] = "0x1d",
671 [0x1e] = "0x1e",
672 [0x1f] = "0x1f"
673};
674
675static char *core[8] = {
Ralf Baechle70342282013-01-22 12:59:30 +0100676 "Invalid/OK", "Invalid/Data",
Ralf Baechle39b8d522008-04-28 17:14:26 +0100677 "Shared/OK", "Shared/Data",
678 "Modified/OK", "Modified/Data",
Ralf Baechle70342282013-01-22 12:59:30 +0100679 "Exclusive/OK", "Exclusive/Data"
Ralf Baechle39b8d522008-04-28 17:14:26 +0100680};
681
682static char *causes[32] = {
683 "None", "GC_WR_ERR", "GC_RD_ERR", "COH_WR_ERR",
684 "COH_RD_ERR", "MMIO_WR_ERR", "MMIO_RD_ERR", "0x07",
685 "0x08", "0x09", "0x0a", "0x0b",
686 "0x0c", "0x0d", "0x0e", "0x0f",
687 "0x10", "0x11", "0x12", "0x13",
688 "0x14", "0x15", "0x16", "INTVN_WR_ERR",
689 "INTVN_RD_ERR", "0x19", "0x1a", "0x1b",
690 "0x1c", "0x1d", "0x1e", "0x1f"
691};
692
693int malta_be_handler(struct pt_regs *regs, int is_fixup)
694{
695 /* This duplicates the handling in do_be which seems wrong */
696 int retval = is_fixup ? MIPS_BE_FIXUP : MIPS_BE_FATAL;
697
698 if (gcmp_present) {
699 unsigned long cm_error = GCMPGCB(GCMEC);
700 unsigned long cm_addr = GCMPGCB(GCMEA);
701 unsigned long cm_other = GCMPGCB(GCMEO);
702 unsigned long cause, ocause;
703 char buf[256];
704
705 cause = (cm_error & GCMP_GCB_GMEC_ERROR_TYPE_MSK);
706 if (cause != 0) {
707 cause >>= GCMP_GCB_GMEC_ERROR_TYPE_SHF;
708 if (cause < 16) {
709 unsigned long cca_bits = (cm_error >> 15) & 7;
710 unsigned long tr_bits = (cm_error >> 12) & 7;
711 unsigned long mcmd_bits = (cm_error >> 7) & 0x1f;
712 unsigned long stag_bits = (cm_error >> 3) & 15;
713 unsigned long sport_bits = (cm_error >> 0) & 7;
714
715 snprintf(buf, sizeof(buf),
716 "CCA=%lu TR=%s MCmd=%s STag=%lu "
717 "SPort=%lu\n",
718 cca_bits, tr[tr_bits], mcmd[mcmd_bits],
719 stag_bits, sport_bits);
720 } else {
721 /* glob state & sresp together */
722 unsigned long c3_bits = (cm_error >> 18) & 7;
723 unsigned long c2_bits = (cm_error >> 15) & 7;
724 unsigned long c1_bits = (cm_error >> 12) & 7;
725 unsigned long c0_bits = (cm_error >> 9) & 7;
726 unsigned long sc_bit = (cm_error >> 8) & 1;
727 unsigned long mcmd_bits = (cm_error >> 3) & 0x1f;
728 unsigned long sport_bits = (cm_error >> 0) & 7;
729 snprintf(buf, sizeof(buf),
730 "C3=%s C2=%s C1=%s C0=%s SC=%s "
731 "MCmd=%s SPort=%lu\n",
732 core[c3_bits], core[c2_bits],
733 core[c1_bits], core[c0_bits],
734 sc_bit ? "True" : "False",
735 mcmd[mcmd_bits], sport_bits);
736 }
737
738 ocause = (cm_other & GCMP_GCB_GMEO_ERROR_2ND_MSK) >>
739 GCMP_GCB_GMEO_ERROR_2ND_SHF;
740
741 printk("CM_ERROR=%08lx %s <%s>\n", cm_error,
742 causes[cause], buf);
743 printk("CM_ADDR =%08lx\n", cm_addr);
744 printk("CM_OTHER=%08lx %s\n", cm_other, causes[ocause]);
745
746 /* reprime cause register */
747 GCMPGCB(GCMEC) = 0;
748 }
749 }
750
751 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752}
Steven J. Hill0b271f52012-08-31 16:05:37 -0500753
754void gic_enable_interrupt(int irq_vec)
755{
756 GIC_SET_INTR_MASK(irq_vec);
757}
758
759void gic_disable_interrupt(int irq_vec)
760{
761 GIC_CLR_INTR_MASK(irq_vec);
762}
763
764void gic_irq_ack(struct irq_data *d)
765{
766 int irq = (d->irq - gic_irq_base);
767
768 GIC_CLR_INTR_MASK(irq);
769
770 if (gic_irq_flags[irq] & GIC_TRIG_EDGE)
771 GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), irq);
772}
773
774void gic_finish_irq(struct irq_data *d)
775{
776 /* Enable interrupts. */
777 GIC_SET_INTR_MASK(d->irq - gic_irq_base);
778}
779
780void __init gic_platform_init(int irqs, struct irq_chip *irq_controller)
781{
782 int i;
783
784 for (i = gic_irq_base; i < (gic_irq_base + irqs); i++)
785 irq_set_chip(i, irq_controller);
786}